ide-dma.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056
  1. /*
  2. * linux/drivers/ide/ide-dma.c Version 4.10 June 9, 2000
  3. *
  4. * Copyright (c) 1999-2000 Andre Hedrick <andre@linux-ide.org>
  5. * May be copied or modified under the terms of the GNU General Public License
  6. */
  7. /*
  8. * Special Thanks to Mark for his Six years of work.
  9. *
  10. * Copyright (c) 1995-1998 Mark Lord
  11. * May be copied or modified under the terms of the GNU General Public License
  12. */
  13. /*
  14. * This module provides support for the bus-master IDE DMA functions
  15. * of various PCI chipsets, including the Intel PIIX (i82371FB for
  16. * the 430 FX chipset), the PIIX3 (i82371SB for the 430 HX/VX and
  17. * 440 chipsets), and the PIIX4 (i82371AB for the 430 TX chipset)
  18. * ("PIIX" stands for "PCI ISA IDE Xcellerator").
  19. *
  20. * Pretty much the same code works for other IDE PCI bus-mastering chipsets.
  21. *
  22. * DMA is supported for all IDE devices (disk drives, cdroms, tapes, floppies).
  23. *
  24. * By default, DMA support is prepared for use, but is currently enabled only
  25. * for drives which already have DMA enabled (UltraDMA or mode 2 multi/single),
  26. * or which are recognized as "good" (see table below). Drives with only mode0
  27. * or mode1 (multi/single) DMA should also work with this chipset/driver
  28. * (eg. MC2112A) but are not enabled by default.
  29. *
  30. * Use "hdparm -i" to view modes supported by a given drive.
  31. *
  32. * The hdparm-3.5 (or later) utility can be used for manually enabling/disabling
  33. * DMA support, but must be (re-)compiled against this kernel version or later.
  34. *
  35. * To enable DMA, use "hdparm -d1 /dev/hd?" on a per-drive basis after booting.
  36. * If problems arise, ide.c will disable DMA operation after a few retries.
  37. * This error recovery mechanism works and has been extremely well exercised.
  38. *
  39. * IDE drives, depending on their vintage, may support several different modes
  40. * of DMA operation. The boot-time modes are indicated with a "*" in
  41. * the "hdparm -i" listing, and can be changed with *knowledgeable* use of
  42. * the "hdparm -X" feature. There is seldom a need to do this, as drives
  43. * normally power-up with their "best" PIO/DMA modes enabled.
  44. *
  45. * Testing has been done with a rather extensive number of drives,
  46. * with Quantum & Western Digital models generally outperforming the pack,
  47. * and Fujitsu & Conner (and some Seagate which are really Conner) drives
  48. * showing more lackluster throughput.
  49. *
  50. * Keep an eye on /var/adm/messages for "DMA disabled" messages.
  51. *
  52. * Some people have reported trouble with Intel Zappa motherboards.
  53. * This can be fixed by upgrading the AMI BIOS to version 1.00.04.BS0,
  54. * available from ftp://ftp.intel.com/pub/bios/10004bs0.exe
  55. * (thanks to Glen Morrell <glen@spin.Stanford.edu> for researching this).
  56. *
  57. * Thanks to "Christopher J. Reimer" <reimer@doe.carleton.ca> for
  58. * fixing the problem with the BIOS on some Acer motherboards.
  59. *
  60. * Thanks to "Benoit Poulot-Cazajous" <poulot@chorus.fr> for testing
  61. * "TX" chipset compatibility and for providing patches for the "TX" chipset.
  62. *
  63. * Thanks to Christian Brunner <chb@muc.de> for taking a good first crack
  64. * at generic DMA -- his patches were referred to when preparing this code.
  65. *
  66. * Most importantly, thanks to Robert Bringman <rob@mars.trion.com>
  67. * for supplying a Promise UDMA board & WD UDMA drive for this work!
  68. *
  69. * And, yes, Intel Zappa boards really *do* use both PIIX IDE ports.
  70. *
  71. * ATA-66/100 and recovery functions, I forgot the rest......
  72. *
  73. */
  74. #include <linux/module.h>
  75. #include <linux/types.h>
  76. #include <linux/kernel.h>
  77. #include <linux/timer.h>
  78. #include <linux/mm.h>
  79. #include <linux/interrupt.h>
  80. #include <linux/pci.h>
  81. #include <linux/init.h>
  82. #include <linux/ide.h>
  83. #include <linux/delay.h>
  84. #include <linux/scatterlist.h>
  85. #include <asm/io.h>
  86. #include <asm/irq.h>
  87. static const struct drive_list_entry drive_whitelist [] = {
  88. { "Micropolis 2112A" , NULL },
  89. { "CONNER CTMA 4000" , NULL },
  90. { "CONNER CTT8000-A" , NULL },
  91. { "ST34342A" , NULL },
  92. { NULL , NULL }
  93. };
  94. static const struct drive_list_entry drive_blacklist [] = {
  95. { "WDC AC11000H" , NULL },
  96. { "WDC AC22100H" , NULL },
  97. { "WDC AC32500H" , NULL },
  98. { "WDC AC33100H" , NULL },
  99. { "WDC AC31600H" , NULL },
  100. { "WDC AC32100H" , "24.09P07" },
  101. { "WDC AC23200L" , "21.10N21" },
  102. { "Compaq CRD-8241B" , NULL },
  103. { "CRD-8400B" , NULL },
  104. { "CRD-8480B", NULL },
  105. { "CRD-8482B", NULL },
  106. { "CRD-84" , NULL },
  107. { "SanDisk SDP3B" , NULL },
  108. { "SanDisk SDP3B-64" , NULL },
  109. { "SANYO CD-ROM CRD" , NULL },
  110. { "HITACHI CDR-8" , NULL },
  111. { "HITACHI CDR-8335" , NULL },
  112. { "HITACHI CDR-8435" , NULL },
  113. { "Toshiba CD-ROM XM-6202B" , NULL },
  114. { "TOSHIBA CD-ROM XM-1702BC", NULL },
  115. { "CD-532E-A" , NULL },
  116. { "E-IDE CD-ROM CR-840", NULL },
  117. { "CD-ROM Drive/F5A", NULL },
  118. { "WPI CDD-820", NULL },
  119. { "SAMSUNG CD-ROM SC-148C", NULL },
  120. { "SAMSUNG CD-ROM SC", NULL },
  121. { "ATAPI CD-ROM DRIVE 40X MAXIMUM", NULL },
  122. { "_NEC DV5800A", NULL },
  123. { "SAMSUNG CD-ROM SN-124", "N001" },
  124. { "Seagate STT20000A", NULL },
  125. { NULL , NULL }
  126. };
  127. /**
  128. * ide_dma_intr - IDE DMA interrupt handler
  129. * @drive: the drive the interrupt is for
  130. *
  131. * Handle an interrupt completing a read/write DMA transfer on an
  132. * IDE device
  133. */
  134. ide_startstop_t ide_dma_intr (ide_drive_t *drive)
  135. {
  136. u8 stat = 0, dma_stat = 0;
  137. dma_stat = HWIF(drive)->ide_dma_end(drive);
  138. stat = HWIF(drive)->INB(IDE_STATUS_REG); /* get drive status */
  139. if (OK_STAT(stat,DRIVE_READY,drive->bad_wstat|DRQ_STAT)) {
  140. if (!dma_stat) {
  141. struct request *rq = HWGROUP(drive)->rq;
  142. if (rq->rq_disk) {
  143. ide_driver_t *drv;
  144. drv = *(ide_driver_t **)rq->rq_disk->private_data;
  145. drv->end_request(drive, 1, rq->nr_sectors);
  146. } else
  147. ide_end_request(drive, 1, rq->nr_sectors);
  148. return ide_stopped;
  149. }
  150. printk(KERN_ERR "%s: dma_intr: bad DMA status (dma_stat=%x)\n",
  151. drive->name, dma_stat);
  152. }
  153. return ide_error(drive, "dma_intr", stat);
  154. }
  155. EXPORT_SYMBOL_GPL(ide_dma_intr);
  156. static int ide_dma_good_drive(ide_drive_t *drive)
  157. {
  158. return ide_in_drive_list(drive->id, drive_whitelist);
  159. }
  160. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  161. /**
  162. * ide_build_sglist - map IDE scatter gather for DMA I/O
  163. * @drive: the drive to build the DMA table for
  164. * @rq: the request holding the sg list
  165. *
  166. * Perform the PCI mapping magic necessary to access the source or
  167. * target buffers of a request via PCI DMA. The lower layers of the
  168. * kernel provide the necessary cache management so that we can
  169. * operate in a portable fashion
  170. */
  171. int ide_build_sglist(ide_drive_t *drive, struct request *rq)
  172. {
  173. ide_hwif_t *hwif = HWIF(drive);
  174. struct scatterlist *sg = hwif->sg_table;
  175. BUG_ON((rq->cmd_type == REQ_TYPE_ATA_TASKFILE) && rq->nr_sectors > 256);
  176. ide_map_sg(drive, rq);
  177. if (rq_data_dir(rq) == READ)
  178. hwif->sg_dma_direction = PCI_DMA_FROMDEVICE;
  179. else
  180. hwif->sg_dma_direction = PCI_DMA_TODEVICE;
  181. return pci_map_sg(hwif->pci_dev, sg, hwif->sg_nents, hwif->sg_dma_direction);
  182. }
  183. EXPORT_SYMBOL_GPL(ide_build_sglist);
  184. /**
  185. * ide_build_dmatable - build IDE DMA table
  186. *
  187. * ide_build_dmatable() prepares a dma request. We map the command
  188. * to get the pci bus addresses of the buffers and then build up
  189. * the PRD table that the IDE layer wants to be fed. The code
  190. * knows about the 64K wrap bug in the CS5530.
  191. *
  192. * Returns the number of built PRD entries if all went okay,
  193. * returns 0 otherwise.
  194. *
  195. * May also be invoked from trm290.c
  196. */
  197. int ide_build_dmatable (ide_drive_t *drive, struct request *rq)
  198. {
  199. ide_hwif_t *hwif = HWIF(drive);
  200. unsigned int *table = hwif->dmatable_cpu;
  201. unsigned int is_trm290 = (hwif->chipset == ide_trm290) ? 1 : 0;
  202. unsigned int count = 0;
  203. int i;
  204. struct scatterlist *sg;
  205. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  206. if (!i)
  207. return 0;
  208. sg = hwif->sg_table;
  209. while (i) {
  210. u32 cur_addr;
  211. u32 cur_len;
  212. cur_addr = sg_dma_address(sg);
  213. cur_len = sg_dma_len(sg);
  214. /*
  215. * Fill in the dma table, without crossing any 64kB boundaries.
  216. * Most hardware requires 16-bit alignment of all blocks,
  217. * but the trm290 requires 32-bit alignment.
  218. */
  219. while (cur_len) {
  220. if (count++ >= PRD_ENTRIES) {
  221. printk(KERN_ERR "%s: DMA table too small\n", drive->name);
  222. goto use_pio_instead;
  223. } else {
  224. u32 xcount, bcount = 0x10000 - (cur_addr & 0xffff);
  225. if (bcount > cur_len)
  226. bcount = cur_len;
  227. *table++ = cpu_to_le32(cur_addr);
  228. xcount = bcount & 0xffff;
  229. if (is_trm290)
  230. xcount = ((xcount >> 2) - 1) << 16;
  231. if (xcount == 0x0000) {
  232. /*
  233. * Most chipsets correctly interpret a length of 0x0000 as 64KB,
  234. * but at least one (e.g. CS5530) misinterprets it as zero (!).
  235. * So here we break the 64KB entry into two 32KB entries instead.
  236. */
  237. if (count++ >= PRD_ENTRIES) {
  238. printk(KERN_ERR "%s: DMA table too small\n", drive->name);
  239. goto use_pio_instead;
  240. }
  241. *table++ = cpu_to_le32(0x8000);
  242. *table++ = cpu_to_le32(cur_addr + 0x8000);
  243. xcount = 0x8000;
  244. }
  245. *table++ = cpu_to_le32(xcount);
  246. cur_addr += bcount;
  247. cur_len -= bcount;
  248. }
  249. }
  250. sg = sg_next(sg);
  251. i--;
  252. }
  253. if (count) {
  254. if (!is_trm290)
  255. *--table |= cpu_to_le32(0x80000000);
  256. return count;
  257. }
  258. printk(KERN_ERR "%s: empty DMA table?\n", drive->name);
  259. use_pio_instead:
  260. pci_unmap_sg(hwif->pci_dev,
  261. hwif->sg_table,
  262. hwif->sg_nents,
  263. hwif->sg_dma_direction);
  264. return 0; /* revert to PIO for this request */
  265. }
  266. EXPORT_SYMBOL_GPL(ide_build_dmatable);
  267. /**
  268. * ide_destroy_dmatable - clean up DMA mapping
  269. * @drive: The drive to unmap
  270. *
  271. * Teardown mappings after DMA has completed. This must be called
  272. * after the completion of each use of ide_build_dmatable and before
  273. * the next use of ide_build_dmatable. Failure to do so will cause
  274. * an oops as only one mapping can be live for each target at a given
  275. * time.
  276. */
  277. void ide_destroy_dmatable (ide_drive_t *drive)
  278. {
  279. struct pci_dev *dev = HWIF(drive)->pci_dev;
  280. struct scatterlist *sg = HWIF(drive)->sg_table;
  281. int nents = HWIF(drive)->sg_nents;
  282. pci_unmap_sg(dev, sg, nents, HWIF(drive)->sg_dma_direction);
  283. }
  284. EXPORT_SYMBOL_GPL(ide_destroy_dmatable);
  285. /**
  286. * config_drive_for_dma - attempt to activate IDE DMA
  287. * @drive: the drive to place in DMA mode
  288. *
  289. * If the drive supports at least mode 2 DMA or UDMA of any kind
  290. * then attempt to place it into DMA mode. Drives that are known to
  291. * support DMA but predate the DMA properties or that are known
  292. * to have DMA handling bugs are also set up appropriately based
  293. * on the good/bad drive lists.
  294. */
  295. static int config_drive_for_dma (ide_drive_t *drive)
  296. {
  297. ide_hwif_t *hwif = drive->hwif;
  298. struct hd_driveid *id = drive->id;
  299. if (drive->media != ide_disk) {
  300. if (hwif->host_flags & IDE_HFLAG_NO_ATAPI_DMA)
  301. return -1;
  302. }
  303. /*
  304. * Enable DMA on any drive that has
  305. * UltraDMA (mode 0/1/2/3/4/5/6) enabled
  306. */
  307. if ((id->field_valid & 4) && ((id->dma_ultra >> 8) & 0x7f))
  308. return 1;
  309. /*
  310. * Enable DMA on any drive that has mode2 DMA
  311. * (multi or single) enabled
  312. */
  313. if (id->field_valid & 2) /* regular DMA */
  314. if ((id->dma_mword & 0x404) == 0x404 ||
  315. (id->dma_1word & 0x404) == 0x404)
  316. return 1;
  317. /* Consult the list of known "good" drives */
  318. if (ide_dma_good_drive(drive))
  319. return 1;
  320. return 0;
  321. }
  322. /**
  323. * dma_timer_expiry - handle a DMA timeout
  324. * @drive: Drive that timed out
  325. *
  326. * An IDE DMA transfer timed out. In the event of an error we ask
  327. * the driver to resolve the problem, if a DMA transfer is still
  328. * in progress we continue to wait (arguably we need to add a
  329. * secondary 'I don't care what the drive thinks' timeout here)
  330. * Finally if we have an interrupt we let it complete the I/O.
  331. * But only one time - we clear expiry and if it's still not
  332. * completed after WAIT_CMD, we error and retry in PIO.
  333. * This can occur if an interrupt is lost or due to hang or bugs.
  334. */
  335. static int dma_timer_expiry (ide_drive_t *drive)
  336. {
  337. ide_hwif_t *hwif = HWIF(drive);
  338. u8 dma_stat = hwif->INB(hwif->dma_status);
  339. printk(KERN_WARNING "%s: dma_timer_expiry: dma status == 0x%02x\n",
  340. drive->name, dma_stat);
  341. if ((dma_stat & 0x18) == 0x18) /* BUSY Stupid Early Timer !! */
  342. return WAIT_CMD;
  343. HWGROUP(drive)->expiry = NULL; /* one free ride for now */
  344. /* 1 dmaing, 2 error, 4 intr */
  345. if (dma_stat & 2) /* ERROR */
  346. return -1;
  347. if (dma_stat & 1) /* DMAing */
  348. return WAIT_CMD;
  349. if (dma_stat & 4) /* Got an Interrupt */
  350. return WAIT_CMD;
  351. return 0; /* Status is unknown -- reset the bus */
  352. }
  353. /**
  354. * ide_dma_host_off - Generic DMA kill
  355. * @drive: drive to control
  356. *
  357. * Perform the generic IDE controller DMA off operation. This
  358. * works for most IDE bus mastering controllers
  359. */
  360. void ide_dma_host_off(ide_drive_t *drive)
  361. {
  362. ide_hwif_t *hwif = HWIF(drive);
  363. u8 unit = (drive->select.b.unit & 0x01);
  364. u8 dma_stat = hwif->INB(hwif->dma_status);
  365. hwif->OUTB((dma_stat & ~(1<<(5+unit))), hwif->dma_status);
  366. }
  367. EXPORT_SYMBOL(ide_dma_host_off);
  368. /**
  369. * ide_dma_off_quietly - Generic DMA kill
  370. * @drive: drive to control
  371. *
  372. * Turn off the current DMA on this IDE controller.
  373. */
  374. void ide_dma_off_quietly(ide_drive_t *drive)
  375. {
  376. drive->using_dma = 0;
  377. ide_toggle_bounce(drive, 0);
  378. drive->hwif->dma_host_off(drive);
  379. }
  380. EXPORT_SYMBOL(ide_dma_off_quietly);
  381. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  382. /**
  383. * ide_dma_off - disable DMA on a device
  384. * @drive: drive to disable DMA on
  385. *
  386. * Disable IDE DMA for a device on this IDE controller.
  387. * Inform the user that DMA has been disabled.
  388. */
  389. void ide_dma_off(ide_drive_t *drive)
  390. {
  391. printk(KERN_INFO "%s: DMA disabled\n", drive->name);
  392. drive->hwif->dma_off_quietly(drive);
  393. }
  394. EXPORT_SYMBOL(ide_dma_off);
  395. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  396. /**
  397. * ide_dma_host_on - Enable DMA on a host
  398. * @drive: drive to enable for DMA
  399. *
  400. * Enable DMA on an IDE controller following generic bus mastering
  401. * IDE controller behaviour
  402. */
  403. void ide_dma_host_on(ide_drive_t *drive)
  404. {
  405. if (drive->using_dma) {
  406. ide_hwif_t *hwif = HWIF(drive);
  407. u8 unit = (drive->select.b.unit & 0x01);
  408. u8 dma_stat = hwif->INB(hwif->dma_status);
  409. hwif->OUTB((dma_stat|(1<<(5+unit))), hwif->dma_status);
  410. }
  411. }
  412. EXPORT_SYMBOL(ide_dma_host_on);
  413. /**
  414. * __ide_dma_on - Enable DMA on a device
  415. * @drive: drive to enable DMA on
  416. *
  417. * Enable IDE DMA for a device on this IDE controller.
  418. */
  419. int __ide_dma_on (ide_drive_t *drive)
  420. {
  421. /* consult the list of known "bad" drives */
  422. if (__ide_dma_bad_drive(drive))
  423. return 1;
  424. drive->using_dma = 1;
  425. ide_toggle_bounce(drive, 1);
  426. drive->hwif->dma_host_on(drive);
  427. return 0;
  428. }
  429. EXPORT_SYMBOL(__ide_dma_on);
  430. /**
  431. * ide_dma_setup - begin a DMA phase
  432. * @drive: target device
  433. *
  434. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  435. * and then set up the DMA transfer registers for a device
  436. * that follows generic IDE PCI DMA behaviour. Controllers can
  437. * override this function if they need to
  438. *
  439. * Returns 0 on success. If a PIO fallback is required then 1
  440. * is returned.
  441. */
  442. int ide_dma_setup(ide_drive_t *drive)
  443. {
  444. ide_hwif_t *hwif = drive->hwif;
  445. struct request *rq = HWGROUP(drive)->rq;
  446. unsigned int reading;
  447. u8 dma_stat;
  448. if (rq_data_dir(rq))
  449. reading = 0;
  450. else
  451. reading = 1 << 3;
  452. /* fall back to pio! */
  453. if (!ide_build_dmatable(drive, rq)) {
  454. ide_map_sg(drive, rq);
  455. return 1;
  456. }
  457. /* PRD table */
  458. if (hwif->mmio)
  459. writel(hwif->dmatable_dma, (void __iomem *)hwif->dma_prdtable);
  460. else
  461. outl(hwif->dmatable_dma, hwif->dma_prdtable);
  462. /* specify r/w */
  463. hwif->OUTB(reading, hwif->dma_command);
  464. /* read dma_status for INTR & ERROR flags */
  465. dma_stat = hwif->INB(hwif->dma_status);
  466. /* clear INTR & ERROR flags */
  467. hwif->OUTB(dma_stat|6, hwif->dma_status);
  468. drive->waiting_for_dma = 1;
  469. return 0;
  470. }
  471. EXPORT_SYMBOL_GPL(ide_dma_setup);
  472. static void ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  473. {
  474. /* issue cmd to drive */
  475. ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, dma_timer_expiry);
  476. }
  477. void ide_dma_start(ide_drive_t *drive)
  478. {
  479. ide_hwif_t *hwif = HWIF(drive);
  480. u8 dma_cmd = hwif->INB(hwif->dma_command);
  481. /* Note that this is done *after* the cmd has
  482. * been issued to the drive, as per the BM-IDE spec.
  483. * The Promise Ultra33 doesn't work correctly when
  484. * we do this part before issuing the drive cmd.
  485. */
  486. /* start DMA */
  487. hwif->OUTB(dma_cmd|1, hwif->dma_command);
  488. hwif->dma = 1;
  489. wmb();
  490. }
  491. EXPORT_SYMBOL_GPL(ide_dma_start);
  492. /* returns 1 on error, 0 otherwise */
  493. int __ide_dma_end (ide_drive_t *drive)
  494. {
  495. ide_hwif_t *hwif = HWIF(drive);
  496. u8 dma_stat = 0, dma_cmd = 0;
  497. drive->waiting_for_dma = 0;
  498. /* get dma_command mode */
  499. dma_cmd = hwif->INB(hwif->dma_command);
  500. /* stop DMA */
  501. hwif->OUTB(dma_cmd&~1, hwif->dma_command);
  502. /* get DMA status */
  503. dma_stat = hwif->INB(hwif->dma_status);
  504. /* clear the INTR & ERROR bits */
  505. hwif->OUTB(dma_stat|6, hwif->dma_status);
  506. /* purge DMA mappings */
  507. ide_destroy_dmatable(drive);
  508. /* verify good DMA status */
  509. hwif->dma = 0;
  510. wmb();
  511. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  512. }
  513. EXPORT_SYMBOL(__ide_dma_end);
  514. /* returns 1 if dma irq issued, 0 otherwise */
  515. static int __ide_dma_test_irq(ide_drive_t *drive)
  516. {
  517. ide_hwif_t *hwif = HWIF(drive);
  518. u8 dma_stat = hwif->INB(hwif->dma_status);
  519. #if 0 /* do not set unless you know what you are doing */
  520. if (dma_stat & 4) {
  521. u8 stat = hwif->INB(IDE_STATUS_REG);
  522. hwif->OUTB(hwif->dma_status, dma_stat & 0xE4);
  523. }
  524. #endif
  525. /* return 1 if INTR asserted */
  526. if ((dma_stat & 4) == 4)
  527. return 1;
  528. if (!drive->waiting_for_dma)
  529. printk(KERN_WARNING "%s: (%s) called while not waiting\n",
  530. drive->name, __FUNCTION__);
  531. return 0;
  532. }
  533. #else
  534. static inline int config_drive_for_dma(ide_drive_t *drive) { return 0; }
  535. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  536. int __ide_dma_bad_drive (ide_drive_t *drive)
  537. {
  538. struct hd_driveid *id = drive->id;
  539. int blacklist = ide_in_drive_list(id, drive_blacklist);
  540. if (blacklist) {
  541. printk(KERN_WARNING "%s: Disabling (U)DMA for %s (blacklisted)\n",
  542. drive->name, id->model);
  543. return blacklist;
  544. }
  545. return 0;
  546. }
  547. EXPORT_SYMBOL(__ide_dma_bad_drive);
  548. static const u8 xfer_mode_bases[] = {
  549. XFER_UDMA_0,
  550. XFER_MW_DMA_0,
  551. XFER_SW_DMA_0,
  552. };
  553. static unsigned int ide_get_mode_mask(ide_drive_t *drive, u8 base, u8 req_mode)
  554. {
  555. struct hd_driveid *id = drive->id;
  556. ide_hwif_t *hwif = drive->hwif;
  557. unsigned int mask = 0;
  558. switch(base) {
  559. case XFER_UDMA_0:
  560. if ((id->field_valid & 4) == 0)
  561. break;
  562. if (hwif->udma_filter)
  563. mask = hwif->udma_filter(drive);
  564. else
  565. mask = hwif->ultra_mask;
  566. mask &= id->dma_ultra;
  567. /*
  568. * avoid false cable warning from eighty_ninty_three()
  569. */
  570. if (req_mode > XFER_UDMA_2) {
  571. if ((mask & 0x78) && (eighty_ninty_three(drive) == 0))
  572. mask &= 0x07;
  573. }
  574. break;
  575. case XFER_MW_DMA_0:
  576. if ((id->field_valid & 2) == 0)
  577. break;
  578. if (hwif->mdma_filter)
  579. mask = hwif->mdma_filter(drive);
  580. else
  581. mask = hwif->mwdma_mask;
  582. mask &= id->dma_mword;
  583. break;
  584. case XFER_SW_DMA_0:
  585. if (id->field_valid & 2) {
  586. mask = id->dma_1word & hwif->swdma_mask;
  587. } else if (id->tDMA) {
  588. /*
  589. * ide_fix_driveid() doesn't convert ->tDMA to the
  590. * CPU endianness so we need to do it here
  591. */
  592. u8 mode = le16_to_cpu(id->tDMA);
  593. /*
  594. * if the mode is valid convert it to the mask
  595. * (the maximum allowed mode is XFER_SW_DMA_2)
  596. */
  597. if (mode <= 2)
  598. mask = ((2 << mode) - 1) & hwif->swdma_mask;
  599. }
  600. break;
  601. default:
  602. BUG();
  603. break;
  604. }
  605. return mask;
  606. }
  607. /**
  608. * ide_find_dma_mode - compute DMA speed
  609. * @drive: IDE device
  610. * @req_mode: requested mode
  611. *
  612. * Checks the drive/host capabilities and finds the speed to use for
  613. * the DMA transfer. The speed is then limited by the requested mode.
  614. *
  615. * Returns 0 if the drive/host combination is incapable of DMA transfers
  616. * or if the requested mode is not a DMA mode.
  617. */
  618. u8 ide_find_dma_mode(ide_drive_t *drive, u8 req_mode)
  619. {
  620. ide_hwif_t *hwif = drive->hwif;
  621. unsigned int mask;
  622. int x, i;
  623. u8 mode = 0;
  624. if (drive->media != ide_disk) {
  625. if (hwif->host_flags & IDE_HFLAG_NO_ATAPI_DMA)
  626. return 0;
  627. }
  628. for (i = 0; i < ARRAY_SIZE(xfer_mode_bases); i++) {
  629. if (req_mode < xfer_mode_bases[i])
  630. continue;
  631. mask = ide_get_mode_mask(drive, xfer_mode_bases[i], req_mode);
  632. x = fls(mask) - 1;
  633. if (x >= 0) {
  634. mode = xfer_mode_bases[i] + x;
  635. break;
  636. }
  637. }
  638. if (hwif->chipset == ide_acorn && mode == 0) {
  639. /*
  640. * is this correct?
  641. */
  642. if (ide_dma_good_drive(drive) && drive->id->eide_dma_time < 150)
  643. mode = XFER_MW_DMA_1;
  644. }
  645. printk(KERN_DEBUG "%s: selected mode 0x%x\n", drive->name, mode);
  646. return min(mode, req_mode);
  647. }
  648. EXPORT_SYMBOL_GPL(ide_find_dma_mode);
  649. static int ide_tune_dma(ide_drive_t *drive)
  650. {
  651. u8 speed;
  652. if (noautodma || drive->nodma || (drive->id->capability & 1) == 0)
  653. return 0;
  654. /* consult the list of known "bad" drives */
  655. if (__ide_dma_bad_drive(drive))
  656. return 0;
  657. if (drive->hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  658. return config_drive_for_dma(drive);
  659. speed = ide_max_dma_mode(drive);
  660. if (!speed)
  661. return 0;
  662. if (drive->hwif->host_flags & IDE_HFLAG_NO_SET_MODE)
  663. return 0;
  664. if (ide_set_dma_mode(drive, speed))
  665. return 0;
  666. return 1;
  667. }
  668. static int ide_dma_check(ide_drive_t *drive)
  669. {
  670. ide_hwif_t *hwif = drive->hwif;
  671. int vdma = (hwif->host_flags & IDE_HFLAG_VDMA)? 1 : 0;
  672. if (!vdma && ide_tune_dma(drive))
  673. return 0;
  674. /* TODO: always do PIO fallback */
  675. if (hwif->host_flags & IDE_HFLAG_TRUST_BIOS_FOR_DMA)
  676. return -1;
  677. ide_set_max_pio(drive);
  678. return vdma ? 0 : -1;
  679. }
  680. void ide_dma_verbose(ide_drive_t *drive)
  681. {
  682. struct hd_driveid *id = drive->id;
  683. ide_hwif_t *hwif = HWIF(drive);
  684. if (id->field_valid & 4) {
  685. if ((id->dma_ultra >> 8) && (id->dma_mword >> 8))
  686. goto bug_dma_off;
  687. if (id->dma_ultra & ((id->dma_ultra >> 8) & hwif->ultra_mask)) {
  688. if (((id->dma_ultra >> 11) & 0x1F) &&
  689. eighty_ninty_three(drive)) {
  690. if ((id->dma_ultra >> 15) & 1) {
  691. printk(", UDMA(mode 7)");
  692. } else if ((id->dma_ultra >> 14) & 1) {
  693. printk(", UDMA(133)");
  694. } else if ((id->dma_ultra >> 13) & 1) {
  695. printk(", UDMA(100)");
  696. } else if ((id->dma_ultra >> 12) & 1) {
  697. printk(", UDMA(66)");
  698. } else if ((id->dma_ultra >> 11) & 1) {
  699. printk(", UDMA(44)");
  700. } else
  701. goto mode_two;
  702. } else {
  703. mode_two:
  704. if ((id->dma_ultra >> 10) & 1) {
  705. printk(", UDMA(33)");
  706. } else if ((id->dma_ultra >> 9) & 1) {
  707. printk(", UDMA(25)");
  708. } else if ((id->dma_ultra >> 8) & 1) {
  709. printk(", UDMA(16)");
  710. }
  711. }
  712. } else {
  713. printk(", (U)DMA"); /* Can be BIOS-enabled! */
  714. }
  715. } else if (id->field_valid & 2) {
  716. if ((id->dma_mword >> 8) && (id->dma_1word >> 8))
  717. goto bug_dma_off;
  718. printk(", DMA");
  719. } else if (id->field_valid & 1) {
  720. goto bug_dma_off;
  721. }
  722. return;
  723. bug_dma_off:
  724. printk(", BUG DMA OFF");
  725. hwif->dma_off_quietly(drive);
  726. return;
  727. }
  728. EXPORT_SYMBOL(ide_dma_verbose);
  729. int ide_set_dma(ide_drive_t *drive)
  730. {
  731. ide_hwif_t *hwif = drive->hwif;
  732. int rc;
  733. rc = ide_dma_check(drive);
  734. switch(rc) {
  735. case -1: /* DMA needs to be disabled */
  736. hwif->dma_off_quietly(drive);
  737. return -1;
  738. case 0: /* DMA needs to be enabled */
  739. return hwif->ide_dma_on(drive);
  740. case 1: /* DMA setting cannot be changed */
  741. break;
  742. default:
  743. BUG();
  744. break;
  745. }
  746. return rc;
  747. }
  748. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  749. void ide_dma_lost_irq (ide_drive_t *drive)
  750. {
  751. printk("%s: DMA interrupt recovery\n", drive->name);
  752. }
  753. EXPORT_SYMBOL(ide_dma_lost_irq);
  754. void ide_dma_timeout (ide_drive_t *drive)
  755. {
  756. ide_hwif_t *hwif = HWIF(drive);
  757. printk(KERN_ERR "%s: timeout waiting for DMA\n", drive->name);
  758. if (hwif->ide_dma_test_irq(drive))
  759. return;
  760. hwif->ide_dma_end(drive);
  761. }
  762. EXPORT_SYMBOL(ide_dma_timeout);
  763. static void ide_release_dma_engine(ide_hwif_t *hwif)
  764. {
  765. if (hwif->dmatable_cpu) {
  766. pci_free_consistent(hwif->pci_dev,
  767. PRD_ENTRIES * PRD_BYTES,
  768. hwif->dmatable_cpu,
  769. hwif->dmatable_dma);
  770. hwif->dmatable_cpu = NULL;
  771. }
  772. }
  773. static int ide_release_iomio_dma(ide_hwif_t *hwif)
  774. {
  775. release_region(hwif->dma_base, 8);
  776. if (hwif->extra_ports)
  777. release_region(hwif->extra_base, hwif->extra_ports);
  778. return 1;
  779. }
  780. /*
  781. * Needed for allowing full modular support of ide-driver
  782. */
  783. int ide_release_dma(ide_hwif_t *hwif)
  784. {
  785. ide_release_dma_engine(hwif);
  786. if (hwif->mmio)
  787. return 1;
  788. else
  789. return ide_release_iomio_dma(hwif);
  790. }
  791. static int ide_allocate_dma_engine(ide_hwif_t *hwif)
  792. {
  793. hwif->dmatable_cpu = pci_alloc_consistent(hwif->pci_dev,
  794. PRD_ENTRIES * PRD_BYTES,
  795. &hwif->dmatable_dma);
  796. if (hwif->dmatable_cpu)
  797. return 0;
  798. printk(KERN_ERR "%s: -- Error, unable to allocate DMA table.\n",
  799. hwif->cds->name);
  800. return 1;
  801. }
  802. static int ide_mapped_mmio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  803. {
  804. printk(KERN_INFO " %s: MMIO-DMA ", hwif->name);
  805. return 0;
  806. }
  807. static int ide_iomio_dma(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  808. {
  809. printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx",
  810. hwif->name, base, base + ports - 1);
  811. if (!request_region(base, ports, hwif->name)) {
  812. printk(" -- Error, ports in use.\n");
  813. return 1;
  814. }
  815. if (hwif->cds->extra) {
  816. hwif->extra_base = base + (hwif->channel ? 8 : 16);
  817. if (!hwif->mate || !hwif->mate->extra_ports) {
  818. if (!request_region(hwif->extra_base,
  819. hwif->cds->extra, hwif->cds->name)) {
  820. printk(" -- Error, extra ports in use.\n");
  821. release_region(base, ports);
  822. return 1;
  823. }
  824. hwif->extra_ports = hwif->cds->extra;
  825. }
  826. }
  827. return 0;
  828. }
  829. static int ide_dma_iobase(ide_hwif_t *hwif, unsigned long base, unsigned int ports)
  830. {
  831. if (hwif->mmio)
  832. return ide_mapped_mmio_dma(hwif, base,ports);
  833. return ide_iomio_dma(hwif, base, ports);
  834. }
  835. void ide_setup_dma(ide_hwif_t *hwif, unsigned long base, unsigned num_ports)
  836. {
  837. if (ide_dma_iobase(hwif, base, num_ports))
  838. return;
  839. if (ide_allocate_dma_engine(hwif)) {
  840. ide_release_dma(hwif);
  841. return;
  842. }
  843. hwif->dma_base = base;
  844. if (hwif->mate)
  845. hwif->dma_master = hwif->channel ? hwif->mate->dma_base : base;
  846. else
  847. hwif->dma_master = base;
  848. if (!(hwif->dma_command))
  849. hwif->dma_command = hwif->dma_base;
  850. if (!(hwif->dma_vendor1))
  851. hwif->dma_vendor1 = (hwif->dma_base + 1);
  852. if (!(hwif->dma_status))
  853. hwif->dma_status = (hwif->dma_base + 2);
  854. if (!(hwif->dma_vendor3))
  855. hwif->dma_vendor3 = (hwif->dma_base + 3);
  856. if (!(hwif->dma_prdtable))
  857. hwif->dma_prdtable = (hwif->dma_base + 4);
  858. if (!hwif->dma_off_quietly)
  859. hwif->dma_off_quietly = &ide_dma_off_quietly;
  860. if (!hwif->dma_host_off)
  861. hwif->dma_host_off = &ide_dma_host_off;
  862. if (!hwif->ide_dma_on)
  863. hwif->ide_dma_on = &__ide_dma_on;
  864. if (!hwif->dma_host_on)
  865. hwif->dma_host_on = &ide_dma_host_on;
  866. if (!hwif->dma_setup)
  867. hwif->dma_setup = &ide_dma_setup;
  868. if (!hwif->dma_exec_cmd)
  869. hwif->dma_exec_cmd = &ide_dma_exec_cmd;
  870. if (!hwif->dma_start)
  871. hwif->dma_start = &ide_dma_start;
  872. if (!hwif->ide_dma_end)
  873. hwif->ide_dma_end = &__ide_dma_end;
  874. if (!hwif->ide_dma_test_irq)
  875. hwif->ide_dma_test_irq = &__ide_dma_test_irq;
  876. if (!hwif->dma_timeout)
  877. hwif->dma_timeout = &ide_dma_timeout;
  878. if (!hwif->dma_lost_irq)
  879. hwif->dma_lost_irq = &ide_dma_lost_irq;
  880. if (hwif->chipset != ide_trm290) {
  881. u8 dma_stat = hwif->INB(hwif->dma_status);
  882. printk(", BIOS settings: %s:%s, %s:%s",
  883. hwif->drives[0].name, (dma_stat & 0x20) ? "DMA" : "pio",
  884. hwif->drives[1].name, (dma_stat & 0x40) ? "DMA" : "pio");
  885. }
  886. printk("\n");
  887. BUG_ON(!hwif->dma_master);
  888. }
  889. EXPORT_SYMBOL_GPL(ide_setup_dma);
  890. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */