i2c-bfin-twi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * drivers/i2c/busses/i2c-bfin-twi.c
  3. *
  4. * Description: Driver for Blackfin Two Wire Interface
  5. *
  6. * Author: sonicz <sonic.zhang@analog.com>
  7. *
  8. * Copyright (c) 2005-2007 Analog Devices, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. */
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/init.h>
  27. #include <linux/i2c.h>
  28. #include <linux/mm.h>
  29. #include <linux/timer.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/completion.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/platform_device.h>
  34. #include <asm/blackfin.h>
  35. #include <asm/irq.h>
  36. #define POLL_TIMEOUT (2 * HZ)
  37. /* SMBus mode*/
  38. #define TWI_I2C_MODE_STANDARD 0x01
  39. #define TWI_I2C_MODE_STANDARDSUB 0x02
  40. #define TWI_I2C_MODE_COMBINED 0x04
  41. struct bfin_twi_iface {
  42. int irq;
  43. spinlock_t lock;
  44. char read_write;
  45. u8 command;
  46. u8 *transPtr;
  47. int readNum;
  48. int writeNum;
  49. int cur_mode;
  50. int manual_stop;
  51. int result;
  52. int timeout_count;
  53. struct timer_list timeout_timer;
  54. struct i2c_adapter adap;
  55. struct completion complete;
  56. };
  57. static struct bfin_twi_iface twi_iface;
  58. static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface)
  59. {
  60. unsigned short twi_int_status = bfin_read_TWI_INT_STAT();
  61. unsigned short mast_stat = bfin_read_TWI_MASTER_STAT();
  62. if (twi_int_status & XMTSERV) {
  63. /* Transmit next data */
  64. if (iface->writeNum > 0) {
  65. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  66. iface->writeNum--;
  67. }
  68. /* start receive immediately after complete sending in
  69. * combine mode.
  70. */
  71. else if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  72. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  73. | MDIR | RSTART);
  74. } else if (iface->manual_stop)
  75. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  76. | STOP);
  77. SSYNC();
  78. /* Clear status */
  79. bfin_write_TWI_INT_STAT(XMTSERV);
  80. SSYNC();
  81. }
  82. if (twi_int_status & RCVSERV) {
  83. if (iface->readNum > 0) {
  84. /* Receive next data */
  85. *(iface->transPtr) = bfin_read_TWI_RCV_DATA8();
  86. if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  87. /* Change combine mode into sub mode after
  88. * read first data.
  89. */
  90. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  91. /* Get read number from first byte in block
  92. * combine mode.
  93. */
  94. if (iface->readNum == 1 && iface->manual_stop)
  95. iface->readNum = *iface->transPtr + 1;
  96. }
  97. iface->transPtr++;
  98. iface->readNum--;
  99. } else if (iface->manual_stop) {
  100. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL()
  101. | STOP);
  102. SSYNC();
  103. }
  104. /* Clear interrupt source */
  105. bfin_write_TWI_INT_STAT(RCVSERV);
  106. SSYNC();
  107. }
  108. if (twi_int_status & MERR) {
  109. bfin_write_TWI_INT_STAT(MERR);
  110. bfin_write_TWI_INT_MASK(0);
  111. bfin_write_TWI_MASTER_STAT(0x3e);
  112. bfin_write_TWI_MASTER_CTL(0);
  113. SSYNC();
  114. iface->result = -1;
  115. /* if both err and complete int stats are set, return proper
  116. * results.
  117. */
  118. if (twi_int_status & MCOMP) {
  119. bfin_write_TWI_INT_STAT(MCOMP);
  120. bfin_write_TWI_INT_MASK(0);
  121. bfin_write_TWI_MASTER_CTL(0);
  122. SSYNC();
  123. /* If it is a quick transfer, only address bug no data,
  124. * not an err, return 1.
  125. */
  126. if (iface->writeNum == 0 && (mast_stat & BUFRDERR))
  127. iface->result = 1;
  128. /* If address not acknowledged return -1,
  129. * else return 0.
  130. */
  131. else if (!(mast_stat & ANAK))
  132. iface->result = 0;
  133. }
  134. complete(&iface->complete);
  135. return;
  136. }
  137. if (twi_int_status & MCOMP) {
  138. bfin_write_TWI_INT_STAT(MCOMP);
  139. SSYNC();
  140. if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
  141. if (iface->readNum == 0) {
  142. /* set the read number to 1 and ask for manual
  143. * stop in block combine mode
  144. */
  145. iface->readNum = 1;
  146. iface->manual_stop = 1;
  147. bfin_write_TWI_MASTER_CTL(
  148. bfin_read_TWI_MASTER_CTL()
  149. | (0xff << 6));
  150. } else {
  151. /* set the readd number in other
  152. * combine mode.
  153. */
  154. bfin_write_TWI_MASTER_CTL(
  155. (bfin_read_TWI_MASTER_CTL() &
  156. (~(0xff << 6))) |
  157. ( iface->readNum << 6));
  158. }
  159. /* remove restart bit and enable master receive */
  160. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() &
  161. ~RSTART);
  162. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() |
  163. MEN | MDIR);
  164. SSYNC();
  165. } else {
  166. iface->result = 1;
  167. bfin_write_TWI_INT_MASK(0);
  168. bfin_write_TWI_MASTER_CTL(0);
  169. SSYNC();
  170. complete(&iface->complete);
  171. }
  172. }
  173. }
  174. /* Interrupt handler */
  175. static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
  176. {
  177. struct bfin_twi_iface *iface = dev_id;
  178. unsigned long flags;
  179. spin_lock_irqsave(&iface->lock, flags);
  180. del_timer(&iface->timeout_timer);
  181. bfin_twi_handle_interrupt(iface);
  182. spin_unlock_irqrestore(&iface->lock, flags);
  183. return IRQ_HANDLED;
  184. }
  185. static void bfin_twi_timeout(unsigned long data)
  186. {
  187. struct bfin_twi_iface *iface = (struct bfin_twi_iface *)data;
  188. unsigned long flags;
  189. spin_lock_irqsave(&iface->lock, flags);
  190. bfin_twi_handle_interrupt(iface);
  191. if (iface->result == 0) {
  192. iface->timeout_count--;
  193. if (iface->timeout_count > 0) {
  194. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  195. add_timer(&iface->timeout_timer);
  196. } else {
  197. iface->result = -1;
  198. complete(&iface->complete);
  199. }
  200. }
  201. spin_unlock_irqrestore(&iface->lock, flags);
  202. }
  203. /*
  204. * Generic i2c master transfer entrypoint
  205. */
  206. static int bfin_twi_master_xfer(struct i2c_adapter *adap,
  207. struct i2c_msg *msgs, int num)
  208. {
  209. struct bfin_twi_iface *iface = adap->algo_data;
  210. struct i2c_msg *pmsg;
  211. int i, ret;
  212. int rc = 0;
  213. if (!(bfin_read_TWI_CONTROL() & TWI_ENA))
  214. return -ENXIO;
  215. while (bfin_read_TWI_MASTER_STAT() & BUSBUSY) {
  216. yield();
  217. }
  218. ret = 0;
  219. for (i = 0; rc >= 0 && i < num; i++) {
  220. pmsg = &msgs[i];
  221. if (pmsg->flags & I2C_M_TEN) {
  222. dev_err(&(adap->dev), "i2c-bfin-twi: 10 bits addr "
  223. "not supported !\n");
  224. rc = -EINVAL;
  225. break;
  226. }
  227. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  228. iface->manual_stop = 0;
  229. iface->transPtr = pmsg->buf;
  230. iface->writeNum = iface->readNum = pmsg->len;
  231. iface->result = 0;
  232. iface->timeout_count = 10;
  233. /* Set Transmit device address */
  234. bfin_write_TWI_MASTER_ADDR(pmsg->addr);
  235. /* FIFO Initiation. Data in FIFO should be
  236. * discarded before start a new operation.
  237. */
  238. bfin_write_TWI_FIFO_CTL(0x3);
  239. SSYNC();
  240. bfin_write_TWI_FIFO_CTL(0);
  241. SSYNC();
  242. if (pmsg->flags & I2C_M_RD)
  243. iface->read_write = I2C_SMBUS_READ;
  244. else {
  245. iface->read_write = I2C_SMBUS_WRITE;
  246. /* Transmit first data */
  247. if (iface->writeNum > 0) {
  248. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  249. iface->writeNum--;
  250. SSYNC();
  251. }
  252. }
  253. /* clear int stat */
  254. bfin_write_TWI_INT_STAT(MERR|MCOMP|XMTSERV|RCVSERV);
  255. /* Interrupt mask . Enable XMT, RCV interrupt */
  256. bfin_write_TWI_INT_MASK(MCOMP | MERR |
  257. ((iface->read_write == I2C_SMBUS_READ)?
  258. RCVSERV : XMTSERV));
  259. SSYNC();
  260. if (pmsg->len > 0 && pmsg->len <= 255)
  261. bfin_write_TWI_MASTER_CTL(pmsg->len << 6);
  262. else if (pmsg->len > 255) {
  263. bfin_write_TWI_MASTER_CTL(0xff << 6);
  264. iface->manual_stop = 1;
  265. } else
  266. break;
  267. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  268. add_timer(&iface->timeout_timer);
  269. /* Master enable */
  270. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  271. ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
  272. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  273. SSYNC();
  274. wait_for_completion(&iface->complete);
  275. rc = iface->result;
  276. if (rc == 1)
  277. ret++;
  278. else if (rc == -1)
  279. break;
  280. }
  281. return ret;
  282. }
  283. /*
  284. * SMBus type transfer entrypoint
  285. */
  286. int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
  287. unsigned short flags, char read_write,
  288. u8 command, int size, union i2c_smbus_data *data)
  289. {
  290. struct bfin_twi_iface *iface = adap->algo_data;
  291. int rc = 0;
  292. if (!(bfin_read_TWI_CONTROL() & TWI_ENA))
  293. return -ENXIO;
  294. while (bfin_read_TWI_MASTER_STAT() & BUSBUSY) {
  295. yield();
  296. }
  297. iface->writeNum = 0;
  298. iface->readNum = 0;
  299. /* Prepare datas & select mode */
  300. switch (size) {
  301. case I2C_SMBUS_QUICK:
  302. iface->transPtr = NULL;
  303. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  304. break;
  305. case I2C_SMBUS_BYTE:
  306. if (data == NULL)
  307. iface->transPtr = NULL;
  308. else {
  309. if (read_write == I2C_SMBUS_READ)
  310. iface->readNum = 1;
  311. else
  312. iface->writeNum = 1;
  313. iface->transPtr = &data->byte;
  314. }
  315. iface->cur_mode = TWI_I2C_MODE_STANDARD;
  316. break;
  317. case I2C_SMBUS_BYTE_DATA:
  318. if (read_write == I2C_SMBUS_READ) {
  319. iface->readNum = 1;
  320. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  321. } else {
  322. iface->writeNum = 1;
  323. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  324. }
  325. iface->transPtr = &data->byte;
  326. break;
  327. case I2C_SMBUS_WORD_DATA:
  328. if (read_write == I2C_SMBUS_READ) {
  329. iface->readNum = 2;
  330. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  331. } else {
  332. iface->writeNum = 2;
  333. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  334. }
  335. iface->transPtr = (u8 *)&data->word;
  336. break;
  337. case I2C_SMBUS_PROC_CALL:
  338. iface->writeNum = 2;
  339. iface->readNum = 2;
  340. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  341. iface->transPtr = (u8 *)&data->word;
  342. break;
  343. case I2C_SMBUS_BLOCK_DATA:
  344. if (read_write == I2C_SMBUS_READ) {
  345. iface->readNum = 0;
  346. iface->cur_mode = TWI_I2C_MODE_COMBINED;
  347. } else {
  348. iface->writeNum = data->block[0] + 1;
  349. iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
  350. }
  351. iface->transPtr = data->block;
  352. break;
  353. default:
  354. return -1;
  355. }
  356. iface->result = 0;
  357. iface->manual_stop = 0;
  358. iface->read_write = read_write;
  359. iface->command = command;
  360. iface->timeout_count = 10;
  361. /* FIFO Initiation. Data in FIFO should be discarded before
  362. * start a new operation.
  363. */
  364. bfin_write_TWI_FIFO_CTL(0x3);
  365. SSYNC();
  366. bfin_write_TWI_FIFO_CTL(0);
  367. /* clear int stat */
  368. bfin_write_TWI_INT_STAT(MERR|MCOMP|XMTSERV|RCVSERV);
  369. /* Set Transmit device address */
  370. bfin_write_TWI_MASTER_ADDR(addr);
  371. SSYNC();
  372. iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
  373. add_timer(&iface->timeout_timer);
  374. switch (iface->cur_mode) {
  375. case TWI_I2C_MODE_STANDARDSUB:
  376. bfin_write_TWI_XMT_DATA8(iface->command);
  377. bfin_write_TWI_INT_MASK(MCOMP | MERR |
  378. ((iface->read_write == I2C_SMBUS_READ) ?
  379. RCVSERV : XMTSERV));
  380. SSYNC();
  381. if (iface->writeNum + 1 <= 255)
  382. bfin_write_TWI_MASTER_CTL((iface->writeNum + 1) << 6);
  383. else {
  384. bfin_write_TWI_MASTER_CTL(0xff << 6);
  385. iface->manual_stop = 1;
  386. }
  387. /* Master enable */
  388. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  389. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  390. break;
  391. case TWI_I2C_MODE_COMBINED:
  392. bfin_write_TWI_XMT_DATA8(iface->command);
  393. bfin_write_TWI_INT_MASK(MCOMP | MERR | RCVSERV | XMTSERV);
  394. SSYNC();
  395. if (iface->writeNum > 0)
  396. bfin_write_TWI_MASTER_CTL((iface->writeNum + 1) << 6);
  397. else
  398. bfin_write_TWI_MASTER_CTL(0x1 << 6);
  399. /* Master enable */
  400. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  401. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
  402. break;
  403. default:
  404. bfin_write_TWI_MASTER_CTL(0);
  405. if (size != I2C_SMBUS_QUICK) {
  406. /* Don't access xmit data register when this is a
  407. * read operation.
  408. */
  409. if (iface->read_write != I2C_SMBUS_READ) {
  410. if (iface->writeNum > 0) {
  411. bfin_write_TWI_XMT_DATA8(*(iface->transPtr++));
  412. if (iface->writeNum <= 255)
  413. bfin_write_TWI_MASTER_CTL(iface->writeNum << 6);
  414. else {
  415. bfin_write_TWI_MASTER_CTL(0xff << 6);
  416. iface->manual_stop = 1;
  417. }
  418. iface->writeNum--;
  419. } else {
  420. bfin_write_TWI_XMT_DATA8(iface->command);
  421. bfin_write_TWI_MASTER_CTL(1 << 6);
  422. }
  423. } else {
  424. if (iface->readNum > 0 && iface->readNum <= 255)
  425. bfin_write_TWI_MASTER_CTL(iface->readNum << 6);
  426. else if (iface->readNum > 255) {
  427. bfin_write_TWI_MASTER_CTL(0xff << 6);
  428. iface->manual_stop = 1;
  429. } else {
  430. del_timer(&iface->timeout_timer);
  431. break;
  432. }
  433. }
  434. }
  435. bfin_write_TWI_INT_MASK(MCOMP | MERR |
  436. ((iface->read_write == I2C_SMBUS_READ) ?
  437. RCVSERV : XMTSERV));
  438. SSYNC();
  439. /* Master enable */
  440. bfin_write_TWI_MASTER_CTL(bfin_read_TWI_MASTER_CTL() | MEN |
  441. ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
  442. ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
  443. break;
  444. }
  445. SSYNC();
  446. wait_for_completion(&iface->complete);
  447. rc = (iface->result >= 0) ? 0 : -1;
  448. return rc;
  449. }
  450. /*
  451. * Return what the adapter supports
  452. */
  453. static u32 bfin_twi_functionality(struct i2c_adapter *adap)
  454. {
  455. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  456. I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
  457. I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
  458. I2C_FUNC_I2C;
  459. }
  460. static struct i2c_algorithm bfin_twi_algorithm = {
  461. .master_xfer = bfin_twi_master_xfer,
  462. .smbus_xfer = bfin_twi_smbus_xfer,
  463. .functionality = bfin_twi_functionality,
  464. };
  465. static int i2c_bfin_twi_suspend(struct platform_device *dev, pm_message_t state)
  466. {
  467. /* struct bfin_twi_iface *iface = platform_get_drvdata(dev);*/
  468. /* Disable TWI */
  469. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() & ~TWI_ENA);
  470. SSYNC();
  471. return 0;
  472. }
  473. static int i2c_bfin_twi_resume(struct platform_device *dev)
  474. {
  475. /* struct bfin_twi_iface *iface = platform_get_drvdata(dev);*/
  476. /* Enable TWI */
  477. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() | TWI_ENA);
  478. SSYNC();
  479. return 0;
  480. }
  481. static int i2c_bfin_twi_probe(struct platform_device *dev)
  482. {
  483. struct bfin_twi_iface *iface = &twi_iface;
  484. struct i2c_adapter *p_adap;
  485. int rc;
  486. spin_lock_init(&(iface->lock));
  487. init_completion(&(iface->complete));
  488. iface->irq = IRQ_TWI;
  489. init_timer(&(iface->timeout_timer));
  490. iface->timeout_timer.function = bfin_twi_timeout;
  491. iface->timeout_timer.data = (unsigned long)iface;
  492. p_adap = &iface->adap;
  493. p_adap->id = I2C_HW_BLACKFIN;
  494. strlcpy(p_adap->name, dev->name, sizeof(p_adap->name));
  495. p_adap->algo = &bfin_twi_algorithm;
  496. p_adap->algo_data = iface;
  497. p_adap->class = I2C_CLASS_ALL;
  498. p_adap->dev.parent = &dev->dev;
  499. rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
  500. IRQF_DISABLED, dev->name, iface);
  501. if (rc) {
  502. dev_err(&(p_adap->dev), "i2c-bfin-twi: can't get IRQ %d !\n",
  503. iface->irq);
  504. return -ENODEV;
  505. }
  506. /* Set TWI internal clock as 10MHz */
  507. bfin_write_TWI_CONTROL(((get_sclk() / 1024 / 1024 + 5) / 10) & 0x7F);
  508. /* Set Twi interface clock as specified */
  509. bfin_write_TWI_CLKDIV((( 5*1024 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ )
  510. << 8) | (( 5*1024 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ )
  511. & 0xFF));
  512. /* Enable TWI */
  513. bfin_write_TWI_CONTROL(bfin_read_TWI_CONTROL() | TWI_ENA);
  514. SSYNC();
  515. rc = i2c_add_adapter(p_adap);
  516. if (rc < 0)
  517. free_irq(iface->irq, iface);
  518. else
  519. platform_set_drvdata(dev, iface);
  520. return rc;
  521. }
  522. static int i2c_bfin_twi_remove(struct platform_device *pdev)
  523. {
  524. struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
  525. platform_set_drvdata(pdev, NULL);
  526. i2c_del_adapter(&(iface->adap));
  527. free_irq(iface->irq, iface);
  528. return 0;
  529. }
  530. static struct platform_driver i2c_bfin_twi_driver = {
  531. .probe = i2c_bfin_twi_probe,
  532. .remove = i2c_bfin_twi_remove,
  533. .suspend = i2c_bfin_twi_suspend,
  534. .resume = i2c_bfin_twi_resume,
  535. .driver = {
  536. .name = "i2c-bfin-twi",
  537. .owner = THIS_MODULE,
  538. },
  539. };
  540. static int __init i2c_bfin_twi_init(void)
  541. {
  542. pr_info("I2C: Blackfin I2C TWI driver\n");
  543. return platform_driver_register(&i2c_bfin_twi_driver);
  544. }
  545. static void __exit i2c_bfin_twi_exit(void)
  546. {
  547. platform_driver_unregister(&i2c_bfin_twi_driver);
  548. }
  549. MODULE_AUTHOR("Sonic Zhang <sonic.zhang@analog.com>");
  550. MODULE_DESCRIPTION("I2C-Bus adapter routines for Blackfin TWI");
  551. MODULE_LICENSE("GPL");
  552. module_init(i2c_bfin_twi_init);
  553. module_exit(i2c_bfin_twi_exit);