vr41xx_giu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678
  1. /*
  2. * Driver for NEC VR4100 series General-purpose I/O Unit.
  3. *
  4. * Copyright (C) 2002 MontaVista Software Inc.
  5. * Author: Yoichi Yuasa <yyuasa@mvista.com or source@mvista.com>
  6. * Copyright (C) 2003-2007 Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/errno.h>
  23. #include <linux/fs.h>
  24. #include <linux/init.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/irq.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/types.h>
  32. #include <asm/io.h>
  33. #include <asm/vr41xx/giu.h>
  34. #include <asm/vr41xx/irq.h>
  35. #include <asm/vr41xx/vr41xx.h>
  36. MODULE_AUTHOR("Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>");
  37. MODULE_DESCRIPTION("NEC VR4100 series General-purpose I/O Unit driver");
  38. MODULE_LICENSE("GPL");
  39. static int major; /* default is dynamic major device number */
  40. module_param(major, int, 0);
  41. MODULE_PARM_DESC(major, "Major device number");
  42. #define GIUIOSELL 0x00
  43. #define GIUIOSELH 0x02
  44. #define GIUPIODL 0x04
  45. #define GIUPIODH 0x06
  46. #define GIUINTSTATL 0x08
  47. #define GIUINTSTATH 0x0a
  48. #define GIUINTENL 0x0c
  49. #define GIUINTENH 0x0e
  50. #define GIUINTTYPL 0x10
  51. #define GIUINTTYPH 0x12
  52. #define GIUINTALSELL 0x14
  53. #define GIUINTALSELH 0x16
  54. #define GIUINTHTSELL 0x18
  55. #define GIUINTHTSELH 0x1a
  56. #define GIUPODATL 0x1c
  57. #define GIUPODATEN 0x1c
  58. #define GIUPODATH 0x1e
  59. #define PIOEN0 0x0100
  60. #define PIOEN1 0x0200
  61. #define GIUPODAT 0x1e
  62. #define GIUFEDGEINHL 0x20
  63. #define GIUFEDGEINHH 0x22
  64. #define GIUREDGEINHL 0x24
  65. #define GIUREDGEINHH 0x26
  66. #define GIUUSEUPDN 0x1e0
  67. #define GIUTERMUPDN 0x1e2
  68. #define GPIO_HAS_PULLUPDOWN_IO 0x0001
  69. #define GPIO_HAS_OUTPUT_ENABLE 0x0002
  70. #define GPIO_HAS_INTERRUPT_EDGE_SELECT 0x0100
  71. static spinlock_t giu_lock;
  72. static unsigned long giu_flags;
  73. static unsigned int giu_nr_pins;
  74. static void __iomem *giu_base;
  75. #define giu_read(offset) readw(giu_base + (offset))
  76. #define giu_write(offset, value) writew((value), giu_base + (offset))
  77. #define GPIO_PIN_OF_IRQ(irq) ((irq) - GIU_IRQ_BASE)
  78. #define GIUINT_HIGH_OFFSET 16
  79. #define GIUINT_HIGH_MAX 32
  80. static inline uint16_t giu_set(uint16_t offset, uint16_t set)
  81. {
  82. uint16_t data;
  83. data = giu_read(offset);
  84. data |= set;
  85. giu_write(offset, data);
  86. return data;
  87. }
  88. static inline uint16_t giu_clear(uint16_t offset, uint16_t clear)
  89. {
  90. uint16_t data;
  91. data = giu_read(offset);
  92. data &= ~clear;
  93. giu_write(offset, data);
  94. return data;
  95. }
  96. static void ack_giuint_low(unsigned int irq)
  97. {
  98. giu_write(GIUINTSTATL, 1 << GPIO_PIN_OF_IRQ(irq));
  99. }
  100. static void mask_giuint_low(unsigned int irq)
  101. {
  102. giu_clear(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  103. }
  104. static void mask_ack_giuint_low(unsigned int irq)
  105. {
  106. unsigned int pin;
  107. pin = GPIO_PIN_OF_IRQ(irq);
  108. giu_clear(GIUINTENL, 1 << pin);
  109. giu_write(GIUINTSTATL, 1 << pin);
  110. }
  111. static void unmask_giuint_low(unsigned int irq)
  112. {
  113. giu_set(GIUINTENL, 1 << GPIO_PIN_OF_IRQ(irq));
  114. }
  115. static struct irq_chip giuint_low_irq_chip = {
  116. .name = "GIUINTL",
  117. .ack = ack_giuint_low,
  118. .mask = mask_giuint_low,
  119. .mask_ack = mask_ack_giuint_low,
  120. .unmask = unmask_giuint_low,
  121. };
  122. static void ack_giuint_high(unsigned int irq)
  123. {
  124. giu_write(GIUINTSTATH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  125. }
  126. static void mask_giuint_high(unsigned int irq)
  127. {
  128. giu_clear(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  129. }
  130. static void mask_ack_giuint_high(unsigned int irq)
  131. {
  132. unsigned int pin;
  133. pin = GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET;
  134. giu_clear(GIUINTENH, 1 << pin);
  135. giu_write(GIUINTSTATH, 1 << pin);
  136. }
  137. static void unmask_giuint_high(unsigned int irq)
  138. {
  139. giu_set(GIUINTENH, 1 << (GPIO_PIN_OF_IRQ(irq) - GIUINT_HIGH_OFFSET));
  140. }
  141. static struct irq_chip giuint_high_irq_chip = {
  142. .name = "GIUINTH",
  143. .ack = ack_giuint_high,
  144. .mask = mask_giuint_high,
  145. .mask_ack = mask_ack_giuint_high,
  146. .unmask = unmask_giuint_high,
  147. };
  148. static int giu_get_irq(unsigned int irq)
  149. {
  150. uint16_t pendl, pendh, maskl, maskh;
  151. int i;
  152. pendl = giu_read(GIUINTSTATL);
  153. pendh = giu_read(GIUINTSTATH);
  154. maskl = giu_read(GIUINTENL);
  155. maskh = giu_read(GIUINTENH);
  156. maskl &= pendl;
  157. maskh &= pendh;
  158. if (maskl) {
  159. for (i = 0; i < 16; i++) {
  160. if (maskl & (1 << i))
  161. return GIU_IRQ(i);
  162. }
  163. } else if (maskh) {
  164. for (i = 0; i < 16; i++) {
  165. if (maskh & (1 << i))
  166. return GIU_IRQ(i + GIUINT_HIGH_OFFSET);
  167. }
  168. }
  169. printk(KERN_ERR "spurious GIU interrupt: %04x(%04x),%04x(%04x)\n",
  170. maskl, pendl, maskh, pendh);
  171. atomic_inc(&irq_err_count);
  172. return -EINVAL;
  173. }
  174. void vr41xx_set_irq_trigger(unsigned int pin, irq_trigger_t trigger, irq_signal_t signal)
  175. {
  176. uint16_t mask;
  177. if (pin < GIUINT_HIGH_OFFSET) {
  178. mask = 1 << pin;
  179. if (trigger != IRQ_TRIGGER_LEVEL) {
  180. giu_set(GIUINTTYPL, mask);
  181. if (signal == IRQ_SIGNAL_HOLD)
  182. giu_set(GIUINTHTSELL, mask);
  183. else
  184. giu_clear(GIUINTHTSELL, mask);
  185. if (giu_flags & GPIO_HAS_INTERRUPT_EDGE_SELECT) {
  186. switch (trigger) {
  187. case IRQ_TRIGGER_EDGE_FALLING:
  188. giu_set(GIUFEDGEINHL, mask);
  189. giu_clear(GIUREDGEINHL, mask);
  190. break;
  191. case IRQ_TRIGGER_EDGE_RISING:
  192. giu_clear(GIUFEDGEINHL, mask);
  193. giu_set(GIUREDGEINHL, mask);
  194. break;
  195. default:
  196. giu_set(GIUFEDGEINHL, mask);
  197. giu_set(GIUREDGEINHL, mask);
  198. break;
  199. }
  200. }
  201. set_irq_chip_and_handler(GIU_IRQ(pin),
  202. &giuint_low_irq_chip,
  203. handle_edge_irq);
  204. } else {
  205. giu_clear(GIUINTTYPL, mask);
  206. giu_clear(GIUINTHTSELL, mask);
  207. set_irq_chip_and_handler(GIU_IRQ(pin),
  208. &giuint_low_irq_chip,
  209. handle_level_irq);
  210. }
  211. giu_write(GIUINTSTATL, mask);
  212. } else if (pin < GIUINT_HIGH_MAX) {
  213. mask = 1 << (pin - GIUINT_HIGH_OFFSET);
  214. if (trigger != IRQ_TRIGGER_LEVEL) {
  215. giu_set(GIUINTTYPH, mask);
  216. if (signal == IRQ_SIGNAL_HOLD)
  217. giu_set(GIUINTHTSELH, mask);
  218. else
  219. giu_clear(GIUINTHTSELH, mask);
  220. if (giu_flags & GPIO_HAS_INTERRUPT_EDGE_SELECT) {
  221. switch (trigger) {
  222. case IRQ_TRIGGER_EDGE_FALLING:
  223. giu_set(GIUFEDGEINHH, mask);
  224. giu_clear(GIUREDGEINHH, mask);
  225. break;
  226. case IRQ_TRIGGER_EDGE_RISING:
  227. giu_clear(GIUFEDGEINHH, mask);
  228. giu_set(GIUREDGEINHH, mask);
  229. break;
  230. default:
  231. giu_set(GIUFEDGEINHH, mask);
  232. giu_set(GIUREDGEINHH, mask);
  233. break;
  234. }
  235. }
  236. set_irq_chip_and_handler(GIU_IRQ(pin),
  237. &giuint_high_irq_chip,
  238. handle_edge_irq);
  239. } else {
  240. giu_clear(GIUINTTYPH, mask);
  241. giu_clear(GIUINTHTSELH, mask);
  242. set_irq_chip_and_handler(GIU_IRQ(pin),
  243. &giuint_high_irq_chip,
  244. handle_level_irq);
  245. }
  246. giu_write(GIUINTSTATH, mask);
  247. }
  248. }
  249. EXPORT_SYMBOL_GPL(vr41xx_set_irq_trigger);
  250. void vr41xx_set_irq_level(unsigned int pin, irq_level_t level)
  251. {
  252. uint16_t mask;
  253. if (pin < GIUINT_HIGH_OFFSET) {
  254. mask = 1 << pin;
  255. if (level == IRQ_LEVEL_HIGH)
  256. giu_set(GIUINTALSELL, mask);
  257. else
  258. giu_clear(GIUINTALSELL, mask);
  259. giu_write(GIUINTSTATL, mask);
  260. } else if (pin < GIUINT_HIGH_MAX) {
  261. mask = 1 << (pin - GIUINT_HIGH_OFFSET);
  262. if (level == IRQ_LEVEL_HIGH)
  263. giu_set(GIUINTALSELH, mask);
  264. else
  265. giu_clear(GIUINTALSELH, mask);
  266. giu_write(GIUINTSTATH, mask);
  267. }
  268. }
  269. EXPORT_SYMBOL_GPL(vr41xx_set_irq_level);
  270. gpio_data_t vr41xx_gpio_get_pin(unsigned int pin)
  271. {
  272. uint16_t reg, mask;
  273. if (pin >= giu_nr_pins)
  274. return GPIO_DATA_INVAL;
  275. if (pin < 16) {
  276. reg = giu_read(GIUPIODL);
  277. mask = (uint16_t)1 << pin;
  278. } else if (pin < 32) {
  279. reg = giu_read(GIUPIODH);
  280. mask = (uint16_t)1 << (pin - 16);
  281. } else if (pin < 48) {
  282. reg = giu_read(GIUPODATL);
  283. mask = (uint16_t)1 << (pin - 32);
  284. } else {
  285. reg = giu_read(GIUPODATH);
  286. mask = (uint16_t)1 << (pin - 48);
  287. }
  288. if (reg & mask)
  289. return GPIO_DATA_HIGH;
  290. return GPIO_DATA_LOW;
  291. }
  292. EXPORT_SYMBOL_GPL(vr41xx_gpio_get_pin);
  293. int vr41xx_gpio_set_pin(unsigned int pin, gpio_data_t data)
  294. {
  295. uint16_t offset, mask, reg;
  296. unsigned long flags;
  297. if (pin >= giu_nr_pins)
  298. return -EINVAL;
  299. if (pin < 16) {
  300. offset = GIUPIODL;
  301. mask = (uint16_t)1 << pin;
  302. } else if (pin < 32) {
  303. offset = GIUPIODH;
  304. mask = (uint16_t)1 << (pin - 16);
  305. } else if (pin < 48) {
  306. offset = GIUPODATL;
  307. mask = (uint16_t)1 << (pin - 32);
  308. } else {
  309. offset = GIUPODATH;
  310. mask = (uint16_t)1 << (pin - 48);
  311. }
  312. spin_lock_irqsave(&giu_lock, flags);
  313. reg = giu_read(offset);
  314. if (data == GPIO_DATA_HIGH)
  315. reg |= mask;
  316. else
  317. reg &= ~mask;
  318. giu_write(offset, reg);
  319. spin_unlock_irqrestore(&giu_lock, flags);
  320. return 0;
  321. }
  322. EXPORT_SYMBOL_GPL(vr41xx_gpio_set_pin);
  323. int vr41xx_gpio_set_direction(unsigned int pin, gpio_direction_t dir)
  324. {
  325. uint16_t offset, mask, reg;
  326. unsigned long flags;
  327. if (pin >= giu_nr_pins)
  328. return -EINVAL;
  329. if (pin < 16) {
  330. offset = GIUIOSELL;
  331. mask = (uint16_t)1 << pin;
  332. } else if (pin < 32) {
  333. offset = GIUIOSELH;
  334. mask = (uint16_t)1 << (pin - 16);
  335. } else {
  336. if (giu_flags & GPIO_HAS_OUTPUT_ENABLE) {
  337. offset = GIUPODATEN;
  338. mask = (uint16_t)1 << (pin - 32);
  339. } else {
  340. switch (pin) {
  341. case 48:
  342. offset = GIUPODATH;
  343. mask = PIOEN0;
  344. break;
  345. case 49:
  346. offset = GIUPODATH;
  347. mask = PIOEN1;
  348. break;
  349. default:
  350. return -EINVAL;
  351. }
  352. }
  353. }
  354. spin_lock_irqsave(&giu_lock, flags);
  355. reg = giu_read(offset);
  356. if (dir == GPIO_OUTPUT)
  357. reg |= mask;
  358. else
  359. reg &= ~mask;
  360. giu_write(offset, reg);
  361. spin_unlock_irqrestore(&giu_lock, flags);
  362. return 0;
  363. }
  364. EXPORT_SYMBOL_GPL(vr41xx_gpio_set_direction);
  365. int vr41xx_gpio_pullupdown(unsigned int pin, gpio_pull_t pull)
  366. {
  367. uint16_t reg, mask;
  368. unsigned long flags;
  369. if ((giu_flags & GPIO_HAS_PULLUPDOWN_IO) != GPIO_HAS_PULLUPDOWN_IO)
  370. return -EPERM;
  371. if (pin >= 15)
  372. return -EINVAL;
  373. mask = (uint16_t)1 << pin;
  374. spin_lock_irqsave(&giu_lock, flags);
  375. if (pull == GPIO_PULL_UP || pull == GPIO_PULL_DOWN) {
  376. reg = giu_read(GIUTERMUPDN);
  377. if (pull == GPIO_PULL_UP)
  378. reg |= mask;
  379. else
  380. reg &= ~mask;
  381. giu_write(GIUTERMUPDN, reg);
  382. reg = giu_read(GIUUSEUPDN);
  383. reg |= mask;
  384. giu_write(GIUUSEUPDN, reg);
  385. } else {
  386. reg = giu_read(GIUUSEUPDN);
  387. reg &= ~mask;
  388. giu_write(GIUUSEUPDN, reg);
  389. }
  390. spin_unlock_irqrestore(&giu_lock, flags);
  391. return 0;
  392. }
  393. EXPORT_SYMBOL_GPL(vr41xx_gpio_pullupdown);
  394. static ssize_t gpio_read(struct file *file, char __user *buf, size_t len,
  395. loff_t *ppos)
  396. {
  397. unsigned int pin;
  398. char value = '0';
  399. pin = iminor(file->f_path.dentry->d_inode);
  400. if (pin >= giu_nr_pins)
  401. return -EBADF;
  402. if (vr41xx_gpio_get_pin(pin) == GPIO_DATA_HIGH)
  403. value = '1';
  404. if (len <= 0)
  405. return -EFAULT;
  406. if (put_user(value, buf))
  407. return -EFAULT;
  408. return 1;
  409. }
  410. static ssize_t gpio_write(struct file *file, const char __user *data,
  411. size_t len, loff_t *ppos)
  412. {
  413. unsigned int pin;
  414. size_t i;
  415. char c;
  416. int retval = 0;
  417. pin = iminor(file->f_path.dentry->d_inode);
  418. if (pin >= giu_nr_pins)
  419. return -EBADF;
  420. for (i = 0; i < len; i++) {
  421. if (get_user(c, data + i))
  422. return -EFAULT;
  423. switch (c) {
  424. case '0':
  425. retval = vr41xx_gpio_set_pin(pin, GPIO_DATA_LOW);
  426. break;
  427. case '1':
  428. retval = vr41xx_gpio_set_pin(pin, GPIO_DATA_HIGH);
  429. break;
  430. case 'D':
  431. printk(KERN_INFO "GPIO%d: pull down\n", pin);
  432. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DOWN);
  433. break;
  434. case 'd':
  435. printk(KERN_INFO "GPIO%d: pull up/down disable\n", pin);
  436. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DISABLE);
  437. break;
  438. case 'I':
  439. printk(KERN_INFO "GPIO%d: input\n", pin);
  440. retval = vr41xx_gpio_set_direction(pin, GPIO_INPUT);
  441. break;
  442. case 'O':
  443. printk(KERN_INFO "GPIO%d: output\n", pin);
  444. retval = vr41xx_gpio_set_direction(pin, GPIO_OUTPUT);
  445. break;
  446. case 'o':
  447. printk(KERN_INFO "GPIO%d: output disable\n", pin);
  448. retval = vr41xx_gpio_set_direction(pin, GPIO_OUTPUT_DISABLE);
  449. break;
  450. case 'P':
  451. printk(KERN_INFO "GPIO%d: pull up\n", pin);
  452. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_UP);
  453. break;
  454. case 'p':
  455. printk(KERN_INFO "GPIO%d: pull up/down disable\n", pin);
  456. retval = vr41xx_gpio_pullupdown(pin, GPIO_PULL_DISABLE);
  457. break;
  458. default:
  459. break;
  460. }
  461. if (retval < 0)
  462. break;
  463. }
  464. return i;
  465. }
  466. static int gpio_open(struct inode *inode, struct file *file)
  467. {
  468. unsigned int pin;
  469. pin = iminor(inode);
  470. if (pin >= giu_nr_pins)
  471. return -EBADF;
  472. return nonseekable_open(inode, file);
  473. }
  474. static int gpio_release(struct inode *inode, struct file *file)
  475. {
  476. unsigned int pin;
  477. pin = iminor(inode);
  478. if (pin >= giu_nr_pins)
  479. return -EBADF;
  480. return 0;
  481. }
  482. static const struct file_operations gpio_fops = {
  483. .owner = THIS_MODULE,
  484. .read = gpio_read,
  485. .write = gpio_write,
  486. .open = gpio_open,
  487. .release = gpio_release,
  488. };
  489. static int __devinit giu_probe(struct platform_device *dev)
  490. {
  491. struct resource *res;
  492. unsigned int trigger, i, pin;
  493. struct irq_chip *chip;
  494. int irq, retval;
  495. switch (dev->id) {
  496. case GPIO_50PINS_PULLUPDOWN:
  497. giu_flags = GPIO_HAS_PULLUPDOWN_IO;
  498. giu_nr_pins = 50;
  499. break;
  500. case GPIO_36PINS:
  501. giu_nr_pins = 36;
  502. break;
  503. case GPIO_48PINS_EDGE_SELECT:
  504. giu_flags = GPIO_HAS_INTERRUPT_EDGE_SELECT;
  505. giu_nr_pins = 48;
  506. break;
  507. default:
  508. printk(KERN_ERR "GIU: unknown ID %d\n", dev->id);
  509. return -ENODEV;
  510. }
  511. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  512. if (!res)
  513. return -EBUSY;
  514. giu_base = ioremap(res->start, res->end - res->start + 1);
  515. if (!giu_base)
  516. return -ENOMEM;
  517. retval = register_chrdev(major, "GIU", &gpio_fops);
  518. if (retval < 0) {
  519. iounmap(giu_base);
  520. giu_base = NULL;
  521. return retval;
  522. }
  523. if (major == 0) {
  524. major = retval;
  525. printk(KERN_INFO "GIU: major number %d\n", major);
  526. }
  527. spin_lock_init(&giu_lock);
  528. giu_write(GIUINTENL, 0);
  529. giu_write(GIUINTENH, 0);
  530. trigger = giu_read(GIUINTTYPH) << 16;
  531. trigger |= giu_read(GIUINTTYPL);
  532. for (i = GIU_IRQ_BASE; i <= GIU_IRQ_LAST; i++) {
  533. pin = GPIO_PIN_OF_IRQ(i);
  534. if (pin < GIUINT_HIGH_OFFSET)
  535. chip = &giuint_low_irq_chip;
  536. else
  537. chip = &giuint_high_irq_chip;
  538. if (trigger & (1 << pin))
  539. set_irq_chip_and_handler(i, chip, handle_edge_irq);
  540. else
  541. set_irq_chip_and_handler(i, chip, handle_level_irq);
  542. }
  543. irq = platform_get_irq(dev, 0);
  544. if (irq < 0 || irq >= NR_IRQS)
  545. return -EBUSY;
  546. return cascade_irq(irq, giu_get_irq);
  547. }
  548. static int __devexit giu_remove(struct platform_device *dev)
  549. {
  550. if (giu_base) {
  551. iounmap(giu_base);
  552. giu_base = NULL;
  553. }
  554. return 0;
  555. }
  556. static struct platform_driver giu_device_driver = {
  557. .probe = giu_probe,
  558. .remove = __devexit_p(giu_remove),
  559. .driver = {
  560. .name = "GIU",
  561. .owner = THIS_MODULE,
  562. },
  563. };
  564. static int __init vr41xx_giu_init(void)
  565. {
  566. return platform_driver_register(&giu_device_driver);
  567. }
  568. static void __exit vr41xx_giu_exit(void)
  569. {
  570. platform_driver_unregister(&giu_device_driver);
  571. }
  572. module_init(vr41xx_giu_init);
  573. module_exit(vr41xx_giu_exit);