mbcs.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (c) 2005 Silicon Graphics, Inc. All rights reserved.
  7. */
  8. /*
  9. * MOATB Core Services driver.
  10. */
  11. #include <linux/interrupt.h>
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/types.h>
  15. #include <linux/ioport.h>
  16. #include <linux/notifier.h>
  17. #include <linux/reboot.h>
  18. #include <linux/init.h>
  19. #include <linux/fs.h>
  20. #include <linux/delay.h>
  21. #include <linux/device.h>
  22. #include <linux/mm.h>
  23. #include <linux/uio.h>
  24. #include <asm/io.h>
  25. #include <asm/uaccess.h>
  26. #include <asm/system.h>
  27. #include <asm/pgtable.h>
  28. #include <asm/sn/addrs.h>
  29. #include <asm/sn/intr.h>
  30. #include <asm/sn/tiocx.h>
  31. #include "mbcs.h"
  32. #define MBCS_DEBUG 0
  33. #if MBCS_DEBUG
  34. #define DBG(fmt...) printk(KERN_ALERT fmt)
  35. #else
  36. #define DBG(fmt...)
  37. #endif
  38. static int mbcs_major;
  39. static LIST_HEAD(soft_list);
  40. /*
  41. * file operations
  42. */
  43. static const struct file_operations mbcs_ops = {
  44. .open = mbcs_open,
  45. .llseek = mbcs_sram_llseek,
  46. .read = mbcs_sram_read,
  47. .write = mbcs_sram_write,
  48. .mmap = mbcs_gscr_mmap,
  49. };
  50. struct mbcs_callback_arg {
  51. int minor;
  52. struct cx_dev *cx_dev;
  53. };
  54. static inline void mbcs_getdma_init(struct getdma *gdma)
  55. {
  56. memset(gdma, 0, sizeof(struct getdma));
  57. gdma->DoneIntEnable = 1;
  58. }
  59. static inline void mbcs_putdma_init(struct putdma *pdma)
  60. {
  61. memset(pdma, 0, sizeof(struct putdma));
  62. pdma->DoneIntEnable = 1;
  63. }
  64. static inline void mbcs_algo_init(struct algoblock *algo_soft)
  65. {
  66. memset(algo_soft, 0, sizeof(struct algoblock));
  67. }
  68. static inline void mbcs_getdma_set(void *mmr,
  69. uint64_t hostAddr,
  70. uint64_t localAddr,
  71. uint64_t localRamSel,
  72. uint64_t numPkts,
  73. uint64_t amoEnable,
  74. uint64_t intrEnable,
  75. uint64_t peerIO,
  76. uint64_t amoHostDest,
  77. uint64_t amoModType, uint64_t intrHostDest,
  78. uint64_t intrVector)
  79. {
  80. union dma_control rdma_control;
  81. union dma_amo_dest amo_dest;
  82. union intr_dest intr_dest;
  83. union dma_localaddr local_addr;
  84. union dma_hostaddr host_addr;
  85. rdma_control.dma_control_reg = 0;
  86. amo_dest.dma_amo_dest_reg = 0;
  87. intr_dest.intr_dest_reg = 0;
  88. local_addr.dma_localaddr_reg = 0;
  89. host_addr.dma_hostaddr_reg = 0;
  90. host_addr.dma_sys_addr = hostAddr;
  91. MBCS_MMR_SET(mmr, MBCS_RD_DMA_SYS_ADDR, host_addr.dma_hostaddr_reg);
  92. local_addr.dma_ram_addr = localAddr;
  93. local_addr.dma_ram_sel = localRamSel;
  94. MBCS_MMR_SET(mmr, MBCS_RD_DMA_LOC_ADDR, local_addr.dma_localaddr_reg);
  95. rdma_control.dma_op_length = numPkts;
  96. rdma_control.done_amo_en = amoEnable;
  97. rdma_control.done_int_en = intrEnable;
  98. rdma_control.pio_mem_n = peerIO;
  99. MBCS_MMR_SET(mmr, MBCS_RD_DMA_CTRL, rdma_control.dma_control_reg);
  100. amo_dest.dma_amo_sys_addr = amoHostDest;
  101. amo_dest.dma_amo_mod_type = amoModType;
  102. MBCS_MMR_SET(mmr, MBCS_RD_DMA_AMO_DEST, amo_dest.dma_amo_dest_reg);
  103. intr_dest.address = intrHostDest;
  104. intr_dest.int_vector = intrVector;
  105. MBCS_MMR_SET(mmr, MBCS_RD_DMA_INT_DEST, intr_dest.intr_dest_reg);
  106. }
  107. static inline void mbcs_putdma_set(void *mmr,
  108. uint64_t hostAddr,
  109. uint64_t localAddr,
  110. uint64_t localRamSel,
  111. uint64_t numPkts,
  112. uint64_t amoEnable,
  113. uint64_t intrEnable,
  114. uint64_t peerIO,
  115. uint64_t amoHostDest,
  116. uint64_t amoModType,
  117. uint64_t intrHostDest, uint64_t intrVector)
  118. {
  119. union dma_control wdma_control;
  120. union dma_amo_dest amo_dest;
  121. union intr_dest intr_dest;
  122. union dma_localaddr local_addr;
  123. union dma_hostaddr host_addr;
  124. wdma_control.dma_control_reg = 0;
  125. amo_dest.dma_amo_dest_reg = 0;
  126. intr_dest.intr_dest_reg = 0;
  127. local_addr.dma_localaddr_reg = 0;
  128. host_addr.dma_hostaddr_reg = 0;
  129. host_addr.dma_sys_addr = hostAddr;
  130. MBCS_MMR_SET(mmr, MBCS_WR_DMA_SYS_ADDR, host_addr.dma_hostaddr_reg);
  131. local_addr.dma_ram_addr = localAddr;
  132. local_addr.dma_ram_sel = localRamSel;
  133. MBCS_MMR_SET(mmr, MBCS_WR_DMA_LOC_ADDR, local_addr.dma_localaddr_reg);
  134. wdma_control.dma_op_length = numPkts;
  135. wdma_control.done_amo_en = amoEnable;
  136. wdma_control.done_int_en = intrEnable;
  137. wdma_control.pio_mem_n = peerIO;
  138. MBCS_MMR_SET(mmr, MBCS_WR_DMA_CTRL, wdma_control.dma_control_reg);
  139. amo_dest.dma_amo_sys_addr = amoHostDest;
  140. amo_dest.dma_amo_mod_type = amoModType;
  141. MBCS_MMR_SET(mmr, MBCS_WR_DMA_AMO_DEST, amo_dest.dma_amo_dest_reg);
  142. intr_dest.address = intrHostDest;
  143. intr_dest.int_vector = intrVector;
  144. MBCS_MMR_SET(mmr, MBCS_WR_DMA_INT_DEST, intr_dest.intr_dest_reg);
  145. }
  146. static inline void mbcs_algo_set(void *mmr,
  147. uint64_t amoHostDest,
  148. uint64_t amoModType,
  149. uint64_t intrHostDest,
  150. uint64_t intrVector, uint64_t algoStepCount)
  151. {
  152. union dma_amo_dest amo_dest;
  153. union intr_dest intr_dest;
  154. union algo_step step;
  155. step.algo_step_reg = 0;
  156. intr_dest.intr_dest_reg = 0;
  157. amo_dest.dma_amo_dest_reg = 0;
  158. amo_dest.dma_amo_sys_addr = amoHostDest;
  159. amo_dest.dma_amo_mod_type = amoModType;
  160. MBCS_MMR_SET(mmr, MBCS_ALG_AMO_DEST, amo_dest.dma_amo_dest_reg);
  161. intr_dest.address = intrHostDest;
  162. intr_dest.int_vector = intrVector;
  163. MBCS_MMR_SET(mmr, MBCS_ALG_INT_DEST, intr_dest.intr_dest_reg);
  164. step.alg_step_cnt = algoStepCount;
  165. MBCS_MMR_SET(mmr, MBCS_ALG_STEP, step.algo_step_reg);
  166. }
  167. static inline int mbcs_getdma_start(struct mbcs_soft *soft)
  168. {
  169. void *mmr_base;
  170. struct getdma *gdma;
  171. uint64_t numPkts;
  172. union cm_control cm_control;
  173. mmr_base = soft->mmr_base;
  174. gdma = &soft->getdma;
  175. /* check that host address got setup */
  176. if (!gdma->hostAddr)
  177. return -1;
  178. numPkts =
  179. (gdma->bytes + (MBCS_CACHELINE_SIZE - 1)) / MBCS_CACHELINE_SIZE;
  180. /* program engine */
  181. mbcs_getdma_set(mmr_base, tiocx_dma_addr(gdma->hostAddr),
  182. gdma->localAddr,
  183. (gdma->localAddr < MB2) ? 0 :
  184. (gdma->localAddr < MB4) ? 1 :
  185. (gdma->localAddr < MB6) ? 2 : 3,
  186. numPkts,
  187. gdma->DoneAmoEnable,
  188. gdma->DoneIntEnable,
  189. gdma->peerIO,
  190. gdma->amoHostDest,
  191. gdma->amoModType,
  192. gdma->intrHostDest, gdma->intrVector);
  193. /* start engine */
  194. cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  195. cm_control.rd_dma_go = 1;
  196. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
  197. return 0;
  198. }
  199. static inline int mbcs_putdma_start(struct mbcs_soft *soft)
  200. {
  201. void *mmr_base;
  202. struct putdma *pdma;
  203. uint64_t numPkts;
  204. union cm_control cm_control;
  205. mmr_base = soft->mmr_base;
  206. pdma = &soft->putdma;
  207. /* check that host address got setup */
  208. if (!pdma->hostAddr)
  209. return -1;
  210. numPkts =
  211. (pdma->bytes + (MBCS_CACHELINE_SIZE - 1)) / MBCS_CACHELINE_SIZE;
  212. /* program engine */
  213. mbcs_putdma_set(mmr_base, tiocx_dma_addr(pdma->hostAddr),
  214. pdma->localAddr,
  215. (pdma->localAddr < MB2) ? 0 :
  216. (pdma->localAddr < MB4) ? 1 :
  217. (pdma->localAddr < MB6) ? 2 : 3,
  218. numPkts,
  219. pdma->DoneAmoEnable,
  220. pdma->DoneIntEnable,
  221. pdma->peerIO,
  222. pdma->amoHostDest,
  223. pdma->amoModType,
  224. pdma->intrHostDest, pdma->intrVector);
  225. /* start engine */
  226. cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  227. cm_control.wr_dma_go = 1;
  228. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
  229. return 0;
  230. }
  231. static inline int mbcs_algo_start(struct mbcs_soft *soft)
  232. {
  233. struct algoblock *algo_soft = &soft->algo;
  234. void *mmr_base = soft->mmr_base;
  235. union cm_control cm_control;
  236. if (down_interruptible(&soft->algolock))
  237. return -ERESTARTSYS;
  238. atomic_set(&soft->algo_done, 0);
  239. mbcs_algo_set(mmr_base,
  240. algo_soft->amoHostDest,
  241. algo_soft->amoModType,
  242. algo_soft->intrHostDest,
  243. algo_soft->intrVector, algo_soft->algoStepCount);
  244. /* start algorithm */
  245. cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  246. cm_control.alg_done_int_en = 1;
  247. cm_control.alg_go = 1;
  248. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
  249. up(&soft->algolock);
  250. return 0;
  251. }
  252. static inline ssize_t
  253. do_mbcs_sram_dmawrite(struct mbcs_soft *soft, uint64_t hostAddr,
  254. size_t len, loff_t * off)
  255. {
  256. int rv = 0;
  257. if (down_interruptible(&soft->dmawritelock))
  258. return -ERESTARTSYS;
  259. atomic_set(&soft->dmawrite_done, 0);
  260. soft->putdma.hostAddr = hostAddr;
  261. soft->putdma.localAddr = *off;
  262. soft->putdma.bytes = len;
  263. if (mbcs_putdma_start(soft) < 0) {
  264. DBG(KERN_ALERT "do_mbcs_sram_dmawrite: "
  265. "mbcs_putdma_start failed\n");
  266. rv = -EAGAIN;
  267. goto dmawrite_exit;
  268. }
  269. if (wait_event_interruptible(soft->dmawrite_queue,
  270. atomic_read(&soft->dmawrite_done))) {
  271. rv = -ERESTARTSYS;
  272. goto dmawrite_exit;
  273. }
  274. rv = len;
  275. *off += len;
  276. dmawrite_exit:
  277. up(&soft->dmawritelock);
  278. return rv;
  279. }
  280. static inline ssize_t
  281. do_mbcs_sram_dmaread(struct mbcs_soft *soft, uint64_t hostAddr,
  282. size_t len, loff_t * off)
  283. {
  284. int rv = 0;
  285. if (down_interruptible(&soft->dmareadlock))
  286. return -ERESTARTSYS;
  287. atomic_set(&soft->dmawrite_done, 0);
  288. soft->getdma.hostAddr = hostAddr;
  289. soft->getdma.localAddr = *off;
  290. soft->getdma.bytes = len;
  291. if (mbcs_getdma_start(soft) < 0) {
  292. DBG(KERN_ALERT "mbcs_strategy: mbcs_getdma_start failed\n");
  293. rv = -EAGAIN;
  294. goto dmaread_exit;
  295. }
  296. if (wait_event_interruptible(soft->dmaread_queue,
  297. atomic_read(&soft->dmaread_done))) {
  298. rv = -ERESTARTSYS;
  299. goto dmaread_exit;
  300. }
  301. rv = len;
  302. *off += len;
  303. dmaread_exit:
  304. up(&soft->dmareadlock);
  305. return rv;
  306. }
  307. static int mbcs_open(struct inode *ip, struct file *fp)
  308. {
  309. struct mbcs_soft *soft;
  310. int minor;
  311. minor = iminor(ip);
  312. list_for_each_entry(soft, &soft_list, list) {
  313. if (soft->nasid == minor) {
  314. fp->private_data = soft->cxdev;
  315. return 0;
  316. }
  317. }
  318. return -ENODEV;
  319. }
  320. static ssize_t mbcs_sram_read(struct file * fp, char __user *buf, size_t len, loff_t * off)
  321. {
  322. struct cx_dev *cx_dev = fp->private_data;
  323. struct mbcs_soft *soft = cx_dev->soft;
  324. uint64_t hostAddr;
  325. int rv = 0;
  326. hostAddr = __get_dma_pages(GFP_KERNEL, get_order(len));
  327. if (hostAddr == 0)
  328. return -ENOMEM;
  329. rv = do_mbcs_sram_dmawrite(soft, hostAddr, len, off);
  330. if (rv < 0)
  331. goto exit;
  332. if (copy_to_user(buf, (void *)hostAddr, len))
  333. rv = -EFAULT;
  334. exit:
  335. free_pages(hostAddr, get_order(len));
  336. return rv;
  337. }
  338. static ssize_t
  339. mbcs_sram_write(struct file * fp, const char __user *buf, size_t len, loff_t * off)
  340. {
  341. struct cx_dev *cx_dev = fp->private_data;
  342. struct mbcs_soft *soft = cx_dev->soft;
  343. uint64_t hostAddr;
  344. int rv = 0;
  345. hostAddr = __get_dma_pages(GFP_KERNEL, get_order(len));
  346. if (hostAddr == 0)
  347. return -ENOMEM;
  348. if (copy_from_user((void *)hostAddr, buf, len)) {
  349. rv = -EFAULT;
  350. goto exit;
  351. }
  352. rv = do_mbcs_sram_dmaread(soft, hostAddr, len, off);
  353. exit:
  354. free_pages(hostAddr, get_order(len));
  355. return rv;
  356. }
  357. static loff_t mbcs_sram_llseek(struct file * filp, loff_t off, int whence)
  358. {
  359. loff_t newpos;
  360. switch (whence) {
  361. case SEEK_SET:
  362. newpos = off;
  363. break;
  364. case SEEK_CUR:
  365. newpos = filp->f_pos + off;
  366. break;
  367. case SEEK_END:
  368. newpos = MBCS_SRAM_SIZE + off;
  369. break;
  370. default: /* can't happen */
  371. return -EINVAL;
  372. }
  373. if (newpos < 0)
  374. return -EINVAL;
  375. filp->f_pos = newpos;
  376. return newpos;
  377. }
  378. static uint64_t mbcs_pioaddr(struct mbcs_soft *soft, uint64_t offset)
  379. {
  380. uint64_t mmr_base;
  381. mmr_base = (uint64_t) (soft->mmr_base + offset);
  382. return mmr_base;
  383. }
  384. static void mbcs_debug_pioaddr_set(struct mbcs_soft *soft)
  385. {
  386. soft->debug_addr = mbcs_pioaddr(soft, MBCS_DEBUG_START);
  387. }
  388. static void mbcs_gscr_pioaddr_set(struct mbcs_soft *soft)
  389. {
  390. soft->gscr_addr = mbcs_pioaddr(soft, MBCS_GSCR_START);
  391. }
  392. static int mbcs_gscr_mmap(struct file *fp, struct vm_area_struct *vma)
  393. {
  394. struct cx_dev *cx_dev = fp->private_data;
  395. struct mbcs_soft *soft = cx_dev->soft;
  396. if (vma->vm_pgoff != 0)
  397. return -EINVAL;
  398. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  399. /* Remap-pfn-range will mark the range VM_IO and VM_RESERVED */
  400. if (remap_pfn_range(vma,
  401. vma->vm_start,
  402. __pa(soft->gscr_addr) >> PAGE_SHIFT,
  403. PAGE_SIZE,
  404. vma->vm_page_prot))
  405. return -EAGAIN;
  406. return 0;
  407. }
  408. /**
  409. * mbcs_completion_intr_handler - Primary completion handler.
  410. * @irq: irq
  411. * @arg: soft struct for device
  412. *
  413. */
  414. static irqreturn_t
  415. mbcs_completion_intr_handler(int irq, void *arg)
  416. {
  417. struct mbcs_soft *soft = (struct mbcs_soft *)arg;
  418. void *mmr_base;
  419. union cm_status cm_status;
  420. union cm_control cm_control;
  421. mmr_base = soft->mmr_base;
  422. cm_status.cm_status_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_STATUS);
  423. if (cm_status.rd_dma_done) {
  424. /* stop dma-read engine, clear status */
  425. cm_control.cm_control_reg =
  426. MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  427. cm_control.rd_dma_clr = 1;
  428. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
  429. cm_control.cm_control_reg);
  430. atomic_set(&soft->dmaread_done, 1);
  431. wake_up(&soft->dmaread_queue);
  432. }
  433. if (cm_status.wr_dma_done) {
  434. /* stop dma-write engine, clear status */
  435. cm_control.cm_control_reg =
  436. MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  437. cm_control.wr_dma_clr = 1;
  438. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
  439. cm_control.cm_control_reg);
  440. atomic_set(&soft->dmawrite_done, 1);
  441. wake_up(&soft->dmawrite_queue);
  442. }
  443. if (cm_status.alg_done) {
  444. /* clear status */
  445. cm_control.cm_control_reg =
  446. MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  447. cm_control.alg_done_clr = 1;
  448. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL,
  449. cm_control.cm_control_reg);
  450. atomic_set(&soft->algo_done, 1);
  451. wake_up(&soft->algo_queue);
  452. }
  453. return IRQ_HANDLED;
  454. }
  455. /**
  456. * mbcs_intr_alloc - Allocate interrupts.
  457. * @dev: device pointer
  458. *
  459. */
  460. static int mbcs_intr_alloc(struct cx_dev *dev)
  461. {
  462. struct sn_irq_info *sn_irq;
  463. struct mbcs_soft *soft;
  464. struct getdma *getdma;
  465. struct putdma *putdma;
  466. struct algoblock *algo;
  467. soft = dev->soft;
  468. getdma = &soft->getdma;
  469. putdma = &soft->putdma;
  470. algo = &soft->algo;
  471. soft->get_sn_irq = NULL;
  472. soft->put_sn_irq = NULL;
  473. soft->algo_sn_irq = NULL;
  474. sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
  475. if (sn_irq == NULL)
  476. return -EAGAIN;
  477. soft->get_sn_irq = sn_irq;
  478. getdma->intrHostDest = sn_irq->irq_xtalkaddr;
  479. getdma->intrVector = sn_irq->irq_irq;
  480. if (request_irq(sn_irq->irq_irq,
  481. (void *)mbcs_completion_intr_handler, IRQF_SHARED,
  482. "MBCS get intr", (void *)soft)) {
  483. tiocx_irq_free(soft->get_sn_irq);
  484. return -EAGAIN;
  485. }
  486. sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
  487. if (sn_irq == NULL) {
  488. free_irq(soft->get_sn_irq->irq_irq, soft);
  489. tiocx_irq_free(soft->get_sn_irq);
  490. return -EAGAIN;
  491. }
  492. soft->put_sn_irq = sn_irq;
  493. putdma->intrHostDest = sn_irq->irq_xtalkaddr;
  494. putdma->intrVector = sn_irq->irq_irq;
  495. if (request_irq(sn_irq->irq_irq,
  496. (void *)mbcs_completion_intr_handler, IRQF_SHARED,
  497. "MBCS put intr", (void *)soft)) {
  498. tiocx_irq_free(soft->put_sn_irq);
  499. free_irq(soft->get_sn_irq->irq_irq, soft);
  500. tiocx_irq_free(soft->get_sn_irq);
  501. return -EAGAIN;
  502. }
  503. sn_irq = tiocx_irq_alloc(dev->cx_id.nasid, TIOCX_CORELET, -1, -1, -1);
  504. if (sn_irq == NULL) {
  505. free_irq(soft->put_sn_irq->irq_irq, soft);
  506. tiocx_irq_free(soft->put_sn_irq);
  507. free_irq(soft->get_sn_irq->irq_irq, soft);
  508. tiocx_irq_free(soft->get_sn_irq);
  509. return -EAGAIN;
  510. }
  511. soft->algo_sn_irq = sn_irq;
  512. algo->intrHostDest = sn_irq->irq_xtalkaddr;
  513. algo->intrVector = sn_irq->irq_irq;
  514. if (request_irq(sn_irq->irq_irq,
  515. (void *)mbcs_completion_intr_handler, IRQF_SHARED,
  516. "MBCS algo intr", (void *)soft)) {
  517. tiocx_irq_free(soft->algo_sn_irq);
  518. free_irq(soft->put_sn_irq->irq_irq, soft);
  519. tiocx_irq_free(soft->put_sn_irq);
  520. free_irq(soft->get_sn_irq->irq_irq, soft);
  521. tiocx_irq_free(soft->get_sn_irq);
  522. return -EAGAIN;
  523. }
  524. return 0;
  525. }
  526. /**
  527. * mbcs_intr_dealloc - Remove interrupts.
  528. * @dev: device pointer
  529. *
  530. */
  531. static void mbcs_intr_dealloc(struct cx_dev *dev)
  532. {
  533. struct mbcs_soft *soft;
  534. soft = dev->soft;
  535. free_irq(soft->get_sn_irq->irq_irq, soft);
  536. tiocx_irq_free(soft->get_sn_irq);
  537. free_irq(soft->put_sn_irq->irq_irq, soft);
  538. tiocx_irq_free(soft->put_sn_irq);
  539. free_irq(soft->algo_sn_irq->irq_irq, soft);
  540. tiocx_irq_free(soft->algo_sn_irq);
  541. }
  542. static inline int mbcs_hw_init(struct mbcs_soft *soft)
  543. {
  544. void *mmr_base = soft->mmr_base;
  545. union cm_control cm_control;
  546. union cm_req_timeout cm_req_timeout;
  547. uint64_t err_stat;
  548. cm_req_timeout.cm_req_timeout_reg =
  549. MBCS_MMR_GET(mmr_base, MBCS_CM_REQ_TOUT);
  550. cm_req_timeout.time_out = MBCS_CM_CONTROL_REQ_TOUT_MASK;
  551. MBCS_MMR_SET(mmr_base, MBCS_CM_REQ_TOUT,
  552. cm_req_timeout.cm_req_timeout_reg);
  553. mbcs_gscr_pioaddr_set(soft);
  554. mbcs_debug_pioaddr_set(soft);
  555. /* clear errors */
  556. err_stat = MBCS_MMR_GET(mmr_base, MBCS_CM_ERR_STAT);
  557. MBCS_MMR_SET(mmr_base, MBCS_CM_CLR_ERR_STAT, err_stat);
  558. MBCS_MMR_ZERO(mmr_base, MBCS_CM_ERROR_DETAIL1);
  559. /* enable interrupts */
  560. /* turn off 2^23 (INT_EN_PIO_REQ_ADDR_INV) */
  561. MBCS_MMR_SET(mmr_base, MBCS_CM_ERR_INT_EN, 0x3ffffff7e00ffUL);
  562. /* arm status regs and clear engines */
  563. cm_control.cm_control_reg = MBCS_MMR_GET(mmr_base, MBCS_CM_CONTROL);
  564. cm_control.rearm_stat_regs = 1;
  565. cm_control.alg_clr = 1;
  566. cm_control.wr_dma_clr = 1;
  567. cm_control.rd_dma_clr = 1;
  568. MBCS_MMR_SET(mmr_base, MBCS_CM_CONTROL, cm_control.cm_control_reg);
  569. return 0;
  570. }
  571. static ssize_t show_algo(struct device *dev, struct device_attribute *attr, char *buf)
  572. {
  573. struct cx_dev *cx_dev = to_cx_dev(dev);
  574. struct mbcs_soft *soft = cx_dev->soft;
  575. uint64_t debug0;
  576. /*
  577. * By convention, the first debug register contains the
  578. * algorithm number and revision.
  579. */
  580. debug0 = *(uint64_t *) soft->debug_addr;
  581. return sprintf(buf, "0x%lx 0x%lx\n",
  582. (debug0 >> 32), (debug0 & 0xffffffff));
  583. }
  584. static ssize_t store_algo(struct device *dev, struct device_attribute *attr, const char *buf, size_t count)
  585. {
  586. int n;
  587. struct cx_dev *cx_dev = to_cx_dev(dev);
  588. struct mbcs_soft *soft = cx_dev->soft;
  589. if (count <= 0)
  590. return 0;
  591. n = simple_strtoul(buf, NULL, 0);
  592. if (n == 1) {
  593. mbcs_algo_start(soft);
  594. if (wait_event_interruptible(soft->algo_queue,
  595. atomic_read(&soft->algo_done)))
  596. return -ERESTARTSYS;
  597. }
  598. return count;
  599. }
  600. DEVICE_ATTR(algo, 0644, show_algo, store_algo);
  601. /**
  602. * mbcs_probe - Initialize for device
  603. * @dev: device pointer
  604. * @device_id: id table pointer
  605. *
  606. */
  607. static int mbcs_probe(struct cx_dev *dev, const struct cx_device_id *id)
  608. {
  609. struct mbcs_soft *soft;
  610. dev->soft = NULL;
  611. soft = kzalloc(sizeof(struct mbcs_soft), GFP_KERNEL);
  612. if (soft == NULL)
  613. return -ENOMEM;
  614. soft->nasid = dev->cx_id.nasid;
  615. list_add(&soft->list, &soft_list);
  616. soft->mmr_base = (void *)tiocx_swin_base(dev->cx_id.nasid);
  617. dev->soft = soft;
  618. soft->cxdev = dev;
  619. init_waitqueue_head(&soft->dmawrite_queue);
  620. init_waitqueue_head(&soft->dmaread_queue);
  621. init_waitqueue_head(&soft->algo_queue);
  622. init_MUTEX(&soft->dmawritelock);
  623. init_MUTEX(&soft->dmareadlock);
  624. init_MUTEX(&soft->algolock);
  625. mbcs_getdma_init(&soft->getdma);
  626. mbcs_putdma_init(&soft->putdma);
  627. mbcs_algo_init(&soft->algo);
  628. mbcs_hw_init(soft);
  629. /* Allocate interrupts */
  630. mbcs_intr_alloc(dev);
  631. device_create_file(&dev->dev, &dev_attr_algo);
  632. return 0;
  633. }
  634. static int mbcs_remove(struct cx_dev *dev)
  635. {
  636. if (dev->soft) {
  637. mbcs_intr_dealloc(dev);
  638. kfree(dev->soft);
  639. }
  640. device_remove_file(&dev->dev, &dev_attr_algo);
  641. return 0;
  642. }
  643. static const struct cx_device_id __devinitdata mbcs_id_table[] = {
  644. {
  645. .part_num = MBCS_PART_NUM,
  646. .mfg_num = MBCS_MFG_NUM,
  647. },
  648. {
  649. .part_num = MBCS_PART_NUM_ALG0,
  650. .mfg_num = MBCS_MFG_NUM,
  651. },
  652. {0, 0}
  653. };
  654. MODULE_DEVICE_TABLE(cx, mbcs_id_table);
  655. static struct cx_drv mbcs_driver = {
  656. .name = DEVICE_NAME,
  657. .id_table = mbcs_id_table,
  658. .probe = mbcs_probe,
  659. .remove = mbcs_remove,
  660. };
  661. static void __exit mbcs_exit(void)
  662. {
  663. unregister_chrdev(mbcs_major, DEVICE_NAME);
  664. cx_driver_unregister(&mbcs_driver);
  665. }
  666. static int __init mbcs_init(void)
  667. {
  668. int rv;
  669. if (!ia64_platform_is("sn2"))
  670. return -ENODEV;
  671. // Put driver into chrdevs[]. Get major number.
  672. rv = register_chrdev(mbcs_major, DEVICE_NAME, &mbcs_ops);
  673. if (rv < 0) {
  674. DBG(KERN_ALERT "mbcs_init: can't get major number. %d\n", rv);
  675. return rv;
  676. }
  677. mbcs_major = rv;
  678. return cx_driver_register(&mbcs_driver);
  679. }
  680. module_init(mbcs_init);
  681. module_exit(mbcs_exit);
  682. MODULE_AUTHOR("Bruce Losure <blosure@sgi.com>");
  683. MODULE_DESCRIPTION("Driver for MOATB Core Services");
  684. MODULE_LICENSE("GPL");