via_dma.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714
  1. /* via_dma.c -- DMA support for the VIA Unichrome/Pro
  2. *
  3. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  4. * All Rights Reserved.
  5. *
  6. * Copyright 2004 Digeo, Inc., Palo Alto, CA, U.S.A.
  7. * All Rights Reserved.
  8. *
  9. * Copyright 2004 The Unichrome project.
  10. * All Rights Reserved.
  11. *
  12. * Permission is hereby granted, free of charge, to any person obtaining a
  13. * copy of this software and associated documentation files (the "Software"),
  14. * to deal in the Software without restriction, including without limitation
  15. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  16. * and/or sell copies of the Software, and to permit persons to whom the
  17. * Software is furnished to do so, subject to the following conditions:
  18. *
  19. * The above copyright notice and this permission notice (including the
  20. * next paragraph) shall be included in all copies or substantial portions
  21. * of the Software.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  24. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  25. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  26. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  27. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  28. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  29. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  30. *
  31. * Authors:
  32. * Tungsten Graphics,
  33. * Erdi Chen,
  34. * Thomas Hellstrom.
  35. */
  36. #include "drmP.h"
  37. #include "drm.h"
  38. #include "via_drm.h"
  39. #include "via_drv.h"
  40. #include "via_3d_reg.h"
  41. #define CMDBUF_ALIGNMENT_SIZE (0x100)
  42. #define CMDBUF_ALIGNMENT_MASK (0x0ff)
  43. /* defines for VIA 3D registers */
  44. #define VIA_REG_STATUS 0x400
  45. #define VIA_REG_TRANSET 0x43C
  46. #define VIA_REG_TRANSPACE 0x440
  47. /* VIA_REG_STATUS(0x400): Engine Status */
  48. #define VIA_CMD_RGTR_BUSY 0x00000080 /* Command Regulator is busy */
  49. #define VIA_2D_ENG_BUSY 0x00000001 /* 2D Engine is busy */
  50. #define VIA_3D_ENG_BUSY 0x00000002 /* 3D Engine is busy */
  51. #define VIA_VR_QUEUE_BUSY 0x00020000 /* Virtual Queue is busy */
  52. #define SetReg2DAGP(nReg, nData) { \
  53. *((uint32_t *)(vb)) = ((nReg) >> 2) | HALCYON_HEADER1; \
  54. *((uint32_t *)(vb) + 1) = (nData); \
  55. vb = ((uint32_t *)vb) + 2; \
  56. dev_priv->dma_low +=8; \
  57. }
  58. #define via_flush_write_combine() DRM_MEMORYBARRIER()
  59. #define VIA_OUT_RING_QW(w1,w2) \
  60. *vb++ = (w1); \
  61. *vb++ = (w2); \
  62. dev_priv->dma_low += 8;
  63. static void via_cmdbuf_start(drm_via_private_t * dev_priv);
  64. static void via_cmdbuf_pause(drm_via_private_t * dev_priv);
  65. static void via_cmdbuf_reset(drm_via_private_t * dev_priv);
  66. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv);
  67. static int via_wait_idle(drm_via_private_t * dev_priv);
  68. static void via_pad_cache(drm_via_private_t * dev_priv, int qwords);
  69. /*
  70. * Free space in command buffer.
  71. */
  72. static uint32_t via_cmdbuf_space(drm_via_private_t * dev_priv)
  73. {
  74. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  75. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  76. return ((hw_addr <= dev_priv->dma_low) ?
  77. (dev_priv->dma_high + hw_addr - dev_priv->dma_low) :
  78. (hw_addr - dev_priv->dma_low));
  79. }
  80. /*
  81. * How much does the command regulator lag behind?
  82. */
  83. static uint32_t via_cmdbuf_lag(drm_via_private_t * dev_priv)
  84. {
  85. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  86. uint32_t hw_addr = *(dev_priv->hw_addr_ptr) - agp_base;
  87. return ((hw_addr <= dev_priv->dma_low) ?
  88. (dev_priv->dma_low - hw_addr) :
  89. (dev_priv->dma_wrap + dev_priv->dma_low - hw_addr));
  90. }
  91. /*
  92. * Check that the given size fits in the buffer, otherwise wait.
  93. */
  94. static inline int
  95. via_cmdbuf_wait(drm_via_private_t * dev_priv, unsigned int size)
  96. {
  97. uint32_t agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  98. uint32_t cur_addr, hw_addr, next_addr;
  99. volatile uint32_t *hw_addr_ptr;
  100. uint32_t count;
  101. hw_addr_ptr = dev_priv->hw_addr_ptr;
  102. cur_addr = dev_priv->dma_low;
  103. next_addr = cur_addr + size + 512 * 1024;
  104. count = 1000000;
  105. do {
  106. hw_addr = *hw_addr_ptr - agp_base;
  107. if (count-- == 0) {
  108. DRM_ERROR
  109. ("via_cmdbuf_wait timed out hw %x cur_addr %x next_addr %x\n",
  110. hw_addr, cur_addr, next_addr);
  111. return -1;
  112. }
  113. } while ((cur_addr < hw_addr) && (next_addr >= hw_addr));
  114. return 0;
  115. }
  116. /*
  117. * Checks whether buffer head has reach the end. Rewind the ring buffer
  118. * when necessary.
  119. *
  120. * Returns virtual pointer to ring buffer.
  121. */
  122. static inline uint32_t *via_check_dma(drm_via_private_t * dev_priv,
  123. unsigned int size)
  124. {
  125. if ((dev_priv->dma_low + size + 4 * CMDBUF_ALIGNMENT_SIZE) >
  126. dev_priv->dma_high) {
  127. via_cmdbuf_rewind(dev_priv);
  128. }
  129. if (via_cmdbuf_wait(dev_priv, size) != 0) {
  130. return NULL;
  131. }
  132. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  133. }
  134. int via_dma_cleanup(struct drm_device * dev)
  135. {
  136. if (dev->dev_private) {
  137. drm_via_private_t *dev_priv =
  138. (drm_via_private_t *) dev->dev_private;
  139. if (dev_priv->ring.virtual_start) {
  140. via_cmdbuf_reset(dev_priv);
  141. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  142. dev_priv->ring.virtual_start = NULL;
  143. }
  144. }
  145. return 0;
  146. }
  147. static int via_initialize(struct drm_device * dev,
  148. drm_via_private_t * dev_priv,
  149. drm_via_dma_init_t * init)
  150. {
  151. if (!dev_priv || !dev_priv->mmio) {
  152. DRM_ERROR("via_dma_init called before via_map_init\n");
  153. return -EFAULT;
  154. }
  155. if (dev_priv->ring.virtual_start != NULL) {
  156. DRM_ERROR("%s called again without calling cleanup\n",
  157. __FUNCTION__);
  158. return -EFAULT;
  159. }
  160. if (!dev->agp || !dev->agp->base) {
  161. DRM_ERROR("%s called with no agp memory available\n",
  162. __FUNCTION__);
  163. return -EFAULT;
  164. }
  165. if (dev_priv->chipset == VIA_DX9_0) {
  166. DRM_ERROR("AGP DMA is not supported on this chip\n");
  167. return -EINVAL;
  168. }
  169. dev_priv->ring.map.offset = dev->agp->base + init->offset;
  170. dev_priv->ring.map.size = init->size;
  171. dev_priv->ring.map.type = 0;
  172. dev_priv->ring.map.flags = 0;
  173. dev_priv->ring.map.mtrr = 0;
  174. drm_core_ioremap(&dev_priv->ring.map, dev);
  175. if (dev_priv->ring.map.handle == NULL) {
  176. via_dma_cleanup(dev);
  177. DRM_ERROR("can not ioremap virtual address for"
  178. " ring buffer\n");
  179. return -ENOMEM;
  180. }
  181. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  182. dev_priv->dma_ptr = dev_priv->ring.virtual_start;
  183. dev_priv->dma_low = 0;
  184. dev_priv->dma_high = init->size;
  185. dev_priv->dma_wrap = init->size;
  186. dev_priv->dma_offset = init->offset;
  187. dev_priv->last_pause_ptr = NULL;
  188. dev_priv->hw_addr_ptr =
  189. (volatile uint32_t *)((char *)dev_priv->mmio->handle +
  190. init->reg_pause_addr);
  191. via_cmdbuf_start(dev_priv);
  192. return 0;
  193. }
  194. static int via_dma_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  195. {
  196. drm_via_private_t *dev_priv = (drm_via_private_t *) dev->dev_private;
  197. drm_via_dma_init_t *init = data;
  198. int retcode = 0;
  199. switch (init->func) {
  200. case VIA_INIT_DMA:
  201. if (!DRM_SUSER(DRM_CURPROC))
  202. retcode = -EPERM;
  203. else
  204. retcode = via_initialize(dev, dev_priv, init);
  205. break;
  206. case VIA_CLEANUP_DMA:
  207. if (!DRM_SUSER(DRM_CURPROC))
  208. retcode = -EPERM;
  209. else
  210. retcode = via_dma_cleanup(dev);
  211. break;
  212. case VIA_DMA_INITIALIZED:
  213. retcode = (dev_priv->ring.virtual_start != NULL) ?
  214. 0 : -EFAULT;
  215. break;
  216. default:
  217. retcode = -EINVAL;
  218. break;
  219. }
  220. return retcode;
  221. }
  222. static int via_dispatch_cmdbuffer(struct drm_device * dev, drm_via_cmdbuffer_t * cmd)
  223. {
  224. drm_via_private_t *dev_priv;
  225. uint32_t *vb;
  226. int ret;
  227. dev_priv = (drm_via_private_t *) dev->dev_private;
  228. if (dev_priv->ring.virtual_start == NULL) {
  229. DRM_ERROR("%s called without initializing AGP ring buffer.\n",
  230. __FUNCTION__);
  231. return -EFAULT;
  232. }
  233. if (cmd->size > VIA_PCI_BUF_SIZE) {
  234. return -ENOMEM;
  235. }
  236. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  237. return -EFAULT;
  238. /*
  239. * Running this function on AGP memory is dead slow. Therefore
  240. * we run it on a temporary cacheable system memory buffer and
  241. * copy it to AGP memory when ready.
  242. */
  243. if ((ret =
  244. via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
  245. cmd->size, dev, 1))) {
  246. return ret;
  247. }
  248. vb = via_check_dma(dev_priv, (cmd->size < 0x100) ? 0x102 : cmd->size);
  249. if (vb == NULL) {
  250. return -EAGAIN;
  251. }
  252. memcpy(vb, dev_priv->pci_buf, cmd->size);
  253. dev_priv->dma_low += cmd->size;
  254. /*
  255. * Small submissions somehow stalls the CPU. (AGP cache effects?)
  256. * pad to greater size.
  257. */
  258. if (cmd->size < 0x100)
  259. via_pad_cache(dev_priv, (0x100 - cmd->size) >> 3);
  260. via_cmdbuf_pause(dev_priv);
  261. return 0;
  262. }
  263. int via_driver_dma_quiescent(struct drm_device * dev)
  264. {
  265. drm_via_private_t *dev_priv = dev->dev_private;
  266. if (!via_wait_idle(dev_priv)) {
  267. return -EBUSY;
  268. }
  269. return 0;
  270. }
  271. static int via_flush_ioctl(struct drm_device *dev, void *data, struct drm_file *file_priv)
  272. {
  273. LOCK_TEST_WITH_RETURN(dev, file_priv);
  274. return via_driver_dma_quiescent(dev);
  275. }
  276. static int via_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
  277. {
  278. drm_via_cmdbuffer_t *cmdbuf = data;
  279. int ret;
  280. LOCK_TEST_WITH_RETURN(dev, file_priv);
  281. DRM_DEBUG("via cmdbuffer, buf %p size %lu\n", cmdbuf->buf,
  282. cmdbuf->size);
  283. ret = via_dispatch_cmdbuffer(dev, cmdbuf);
  284. if (ret) {
  285. return ret;
  286. }
  287. return 0;
  288. }
  289. static int via_dispatch_pci_cmdbuffer(struct drm_device * dev,
  290. drm_via_cmdbuffer_t * cmd)
  291. {
  292. drm_via_private_t *dev_priv = dev->dev_private;
  293. int ret;
  294. if (cmd->size > VIA_PCI_BUF_SIZE) {
  295. return -ENOMEM;
  296. }
  297. if (DRM_COPY_FROM_USER(dev_priv->pci_buf, cmd->buf, cmd->size))
  298. return -EFAULT;
  299. if ((ret =
  300. via_verify_command_stream((uint32_t *) dev_priv->pci_buf,
  301. cmd->size, dev, 0))) {
  302. return ret;
  303. }
  304. ret =
  305. via_parse_command_stream(dev, (const uint32_t *)dev_priv->pci_buf,
  306. cmd->size);
  307. return ret;
  308. }
  309. static int via_pci_cmdbuffer(struct drm_device *dev, void *data, struct drm_file *file_priv)
  310. {
  311. drm_via_cmdbuffer_t *cmdbuf = data;
  312. int ret;
  313. LOCK_TEST_WITH_RETURN(dev, file_priv);
  314. DRM_DEBUG("via_pci_cmdbuffer, buf %p size %lu\n", cmdbuf->buf,
  315. cmdbuf->size);
  316. ret = via_dispatch_pci_cmdbuffer(dev, cmdbuf);
  317. if (ret) {
  318. return ret;
  319. }
  320. return 0;
  321. }
  322. static inline uint32_t *via_align_buffer(drm_via_private_t * dev_priv,
  323. uint32_t * vb, int qw_count)
  324. {
  325. for (; qw_count > 0; --qw_count) {
  326. VIA_OUT_RING_QW(HC_DUMMY, HC_DUMMY);
  327. }
  328. return vb;
  329. }
  330. /*
  331. * This function is used internally by ring buffer mangement code.
  332. *
  333. * Returns virtual pointer to ring buffer.
  334. */
  335. static inline uint32_t *via_get_dma(drm_via_private_t * dev_priv)
  336. {
  337. return (uint32_t *) (dev_priv->dma_ptr + dev_priv->dma_low);
  338. }
  339. /*
  340. * Hooks a segment of data into the tail of the ring-buffer by
  341. * modifying the pause address stored in the buffer itself. If
  342. * the regulator has already paused, restart it.
  343. */
  344. static int via_hook_segment(drm_via_private_t * dev_priv,
  345. uint32_t pause_addr_hi, uint32_t pause_addr_lo,
  346. int no_pci_fire)
  347. {
  348. int paused, count;
  349. volatile uint32_t *paused_at = dev_priv->last_pause_ptr;
  350. uint32_t reader,ptr;
  351. paused = 0;
  352. via_flush_write_combine();
  353. (void) *(volatile uint32_t *)(via_get_dma(dev_priv) -1);
  354. *paused_at = pause_addr_lo;
  355. via_flush_write_combine();
  356. (void) *paused_at;
  357. reader = *(dev_priv->hw_addr_ptr);
  358. ptr = ((volatile char *)paused_at - dev_priv->dma_ptr) +
  359. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
  360. dev_priv->last_pause_ptr = via_get_dma(dev_priv) - 1;
  361. if ((ptr - reader) <= dev_priv->dma_diff ) {
  362. count = 10000000;
  363. while (!(paused = (VIA_READ(0x41c) & 0x80000000)) && count--);
  364. }
  365. if (paused && !no_pci_fire) {
  366. reader = *(dev_priv->hw_addr_ptr);
  367. if ((ptr - reader) == dev_priv->dma_diff) {
  368. /*
  369. * There is a concern that these writes may stall the PCI bus
  370. * if the GPU is not idle. However, idling the GPU first
  371. * doesn't make a difference.
  372. */
  373. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  374. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  375. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  376. VIA_READ(VIA_REG_TRANSPACE);
  377. }
  378. }
  379. return paused;
  380. }
  381. static int via_wait_idle(drm_via_private_t * dev_priv)
  382. {
  383. int count = 10000000;
  384. while (!(VIA_READ(VIA_REG_STATUS) & VIA_VR_QUEUE_BUSY) && count--);
  385. while (count-- && (VIA_READ(VIA_REG_STATUS) &
  386. (VIA_CMD_RGTR_BUSY | VIA_2D_ENG_BUSY |
  387. VIA_3D_ENG_BUSY))) ;
  388. return count;
  389. }
  390. static uint32_t *via_align_cmd(drm_via_private_t * dev_priv, uint32_t cmd_type,
  391. uint32_t addr, uint32_t * cmd_addr_hi,
  392. uint32_t * cmd_addr_lo, int skip_wait)
  393. {
  394. uint32_t agp_base;
  395. uint32_t cmd_addr, addr_lo, addr_hi;
  396. uint32_t *vb;
  397. uint32_t qw_pad_count;
  398. if (!skip_wait)
  399. via_cmdbuf_wait(dev_priv, 2 * CMDBUF_ALIGNMENT_SIZE);
  400. vb = via_get_dma(dev_priv);
  401. VIA_OUT_RING_QW(HC_HEADER2 | ((VIA_REG_TRANSET >> 2) << 12) |
  402. (VIA_REG_TRANSPACE >> 2), HC_ParaType_PreCR << 16);
  403. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  404. qw_pad_count = (CMDBUF_ALIGNMENT_SIZE >> 3) -
  405. ((dev_priv->dma_low & CMDBUF_ALIGNMENT_MASK) >> 3);
  406. cmd_addr = (addr) ? addr :
  407. agp_base + dev_priv->dma_low - 8 + (qw_pad_count << 3);
  408. addr_lo = ((HC_SubA_HAGPBpL << 24) | (cmd_type & HC_HAGPBpID_MASK) |
  409. (cmd_addr & HC_HAGPBpL_MASK));
  410. addr_hi = ((HC_SubA_HAGPBpH << 24) | (cmd_addr >> 24));
  411. vb = via_align_buffer(dev_priv, vb, qw_pad_count - 1);
  412. VIA_OUT_RING_QW(*cmd_addr_hi = addr_hi, *cmd_addr_lo = addr_lo);
  413. return vb;
  414. }
  415. static void via_cmdbuf_start(drm_via_private_t * dev_priv)
  416. {
  417. uint32_t pause_addr_lo, pause_addr_hi;
  418. uint32_t start_addr, start_addr_lo;
  419. uint32_t end_addr, end_addr_lo;
  420. uint32_t command;
  421. uint32_t agp_base;
  422. uint32_t ptr;
  423. uint32_t reader;
  424. int count;
  425. dev_priv->dma_low = 0;
  426. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  427. start_addr = agp_base;
  428. end_addr = agp_base + dev_priv->dma_high;
  429. start_addr_lo = ((HC_SubA_HAGPBstL << 24) | (start_addr & 0xFFFFFF));
  430. end_addr_lo = ((HC_SubA_HAGPBendL << 24) | (end_addr & 0xFFFFFF));
  431. command = ((HC_SubA_HAGPCMNT << 24) | (start_addr >> 24) |
  432. ((end_addr & 0xff000000) >> 16));
  433. dev_priv->last_pause_ptr =
  434. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0,
  435. &pause_addr_hi, &pause_addr_lo, 1) - 1;
  436. via_flush_write_combine();
  437. (void) *(volatile uint32_t *)dev_priv->last_pause_ptr;
  438. VIA_WRITE(VIA_REG_TRANSET, (HC_ParaType_PreCR << 16));
  439. VIA_WRITE(VIA_REG_TRANSPACE, command);
  440. VIA_WRITE(VIA_REG_TRANSPACE, start_addr_lo);
  441. VIA_WRITE(VIA_REG_TRANSPACE, end_addr_lo);
  442. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_hi);
  443. VIA_WRITE(VIA_REG_TRANSPACE, pause_addr_lo);
  444. DRM_WRITEMEMORYBARRIER();
  445. VIA_WRITE(VIA_REG_TRANSPACE, command | HC_HAGPCMNT_MASK);
  446. VIA_READ(VIA_REG_TRANSPACE);
  447. dev_priv->dma_diff = 0;
  448. count = 10000000;
  449. while (!(VIA_READ(0x41c) & 0x80000000) && count--);
  450. reader = *(dev_priv->hw_addr_ptr);
  451. ptr = ((volatile char *)dev_priv->last_pause_ptr - dev_priv->dma_ptr) +
  452. dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr + 4;
  453. /*
  454. * This is the difference between where we tell the
  455. * command reader to pause and where it actually pauses.
  456. * This differs between hw implementation so we need to
  457. * detect it.
  458. */
  459. dev_priv->dma_diff = ptr - reader;
  460. }
  461. static void via_pad_cache(drm_via_private_t * dev_priv, int qwords)
  462. {
  463. uint32_t *vb;
  464. via_cmdbuf_wait(dev_priv, qwords + 2);
  465. vb = via_get_dma(dev_priv);
  466. VIA_OUT_RING_QW(HC_HEADER2, HC_ParaType_NotTex << 16);
  467. via_align_buffer(dev_priv, vb, qwords);
  468. }
  469. static inline void via_dummy_bitblt(drm_via_private_t * dev_priv)
  470. {
  471. uint32_t *vb = via_get_dma(dev_priv);
  472. SetReg2DAGP(0x0C, (0 | (0 << 16)));
  473. SetReg2DAGP(0x10, 0 | (0 << 16));
  474. SetReg2DAGP(0x0, 0x1 | 0x2000 | 0xAA000000);
  475. }
  476. static void via_cmdbuf_jump(drm_via_private_t * dev_priv)
  477. {
  478. uint32_t agp_base;
  479. uint32_t pause_addr_lo, pause_addr_hi;
  480. uint32_t jump_addr_lo, jump_addr_hi;
  481. volatile uint32_t *last_pause_ptr;
  482. agp_base = dev_priv->dma_offset + (uint32_t) dev_priv->agpAddr;
  483. via_align_cmd(dev_priv, HC_HAGPBpID_JUMP, 0, &jump_addr_hi,
  484. &jump_addr_lo, 0);
  485. dev_priv->dma_wrap = dev_priv->dma_low;
  486. /*
  487. * Wrap command buffer to the beginning.
  488. */
  489. dev_priv->dma_low = 0;
  490. if (via_cmdbuf_wait(dev_priv, CMDBUF_ALIGNMENT_SIZE) != 0) {
  491. DRM_ERROR("via_cmdbuf_jump failed\n");
  492. }
  493. via_dummy_bitblt(dev_priv);
  494. via_dummy_bitblt(dev_priv);
  495. last_pause_ptr =
  496. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  497. &pause_addr_lo, 0) - 1;
  498. via_align_cmd(dev_priv, HC_HAGPBpID_PAUSE, 0, &pause_addr_hi,
  499. &pause_addr_lo, 0);
  500. *last_pause_ptr = pause_addr_lo;
  501. via_hook_segment( dev_priv, jump_addr_hi, jump_addr_lo, 0);
  502. }
  503. static void via_cmdbuf_rewind(drm_via_private_t * dev_priv)
  504. {
  505. via_cmdbuf_jump(dev_priv);
  506. }
  507. static void via_cmdbuf_flush(drm_via_private_t * dev_priv, uint32_t cmd_type)
  508. {
  509. uint32_t pause_addr_lo, pause_addr_hi;
  510. via_align_cmd(dev_priv, cmd_type, 0, &pause_addr_hi, &pause_addr_lo, 0);
  511. via_hook_segment(dev_priv, pause_addr_hi, pause_addr_lo, 0);
  512. }
  513. static void via_cmdbuf_pause(drm_via_private_t * dev_priv)
  514. {
  515. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_PAUSE);
  516. }
  517. static void via_cmdbuf_reset(drm_via_private_t * dev_priv)
  518. {
  519. via_cmdbuf_flush(dev_priv, HC_HAGPBpID_STOP);
  520. via_wait_idle(dev_priv);
  521. }
  522. /*
  523. * User interface to the space and lag functions.
  524. */
  525. static int via_cmdbuf_size(struct drm_device *dev, void *data, struct drm_file *file_priv)
  526. {
  527. drm_via_cmdbuf_size_t *d_siz = data;
  528. int ret = 0;
  529. uint32_t tmp_size, count;
  530. drm_via_private_t *dev_priv;
  531. DRM_DEBUG("via cmdbuf_size\n");
  532. LOCK_TEST_WITH_RETURN(dev, file_priv);
  533. dev_priv = (drm_via_private_t *) dev->dev_private;
  534. if (dev_priv->ring.virtual_start == NULL) {
  535. DRM_ERROR("%s called without initializing AGP ring buffer.\n",
  536. __FUNCTION__);
  537. return -EFAULT;
  538. }
  539. count = 1000000;
  540. tmp_size = d_siz->size;
  541. switch (d_siz->func) {
  542. case VIA_CMDBUF_SPACE:
  543. while (((tmp_size = via_cmdbuf_space(dev_priv)) < d_siz->size)
  544. && count--) {
  545. if (!d_siz->wait) {
  546. break;
  547. }
  548. }
  549. if (!count) {
  550. DRM_ERROR("VIA_CMDBUF_SPACE timed out.\n");
  551. ret = -EAGAIN;
  552. }
  553. break;
  554. case VIA_CMDBUF_LAG:
  555. while (((tmp_size = via_cmdbuf_lag(dev_priv)) > d_siz->size)
  556. && count--) {
  557. if (!d_siz->wait) {
  558. break;
  559. }
  560. }
  561. if (!count) {
  562. DRM_ERROR("VIA_CMDBUF_LAG timed out.\n");
  563. ret = -EAGAIN;
  564. }
  565. break;
  566. default:
  567. ret = -EFAULT;
  568. }
  569. d_siz->size = tmp_size;
  570. return ret;
  571. }
  572. struct drm_ioctl_desc via_ioctls[] = {
  573. DRM_IOCTL_DEF(DRM_VIA_ALLOCMEM, via_mem_alloc, DRM_AUTH),
  574. DRM_IOCTL_DEF(DRM_VIA_FREEMEM, via_mem_free, DRM_AUTH),
  575. DRM_IOCTL_DEF(DRM_VIA_AGP_INIT, via_agp_init, DRM_AUTH|DRM_MASTER),
  576. DRM_IOCTL_DEF(DRM_VIA_FB_INIT, via_fb_init, DRM_AUTH|DRM_MASTER),
  577. DRM_IOCTL_DEF(DRM_VIA_MAP_INIT, via_map_init, DRM_AUTH|DRM_MASTER),
  578. DRM_IOCTL_DEF(DRM_VIA_DEC_FUTEX, via_decoder_futex, DRM_AUTH),
  579. DRM_IOCTL_DEF(DRM_VIA_DMA_INIT, via_dma_init, DRM_AUTH),
  580. DRM_IOCTL_DEF(DRM_VIA_CMDBUFFER, via_cmdbuffer, DRM_AUTH),
  581. DRM_IOCTL_DEF(DRM_VIA_FLUSH, via_flush_ioctl, DRM_AUTH),
  582. DRM_IOCTL_DEF(DRM_VIA_PCICMD, via_pci_cmdbuffer, DRM_AUTH),
  583. DRM_IOCTL_DEF(DRM_VIA_CMDBUF_SIZE, via_cmdbuf_size, DRM_AUTH),
  584. DRM_IOCTL_DEF(DRM_VIA_WAIT_IRQ, via_wait_irq, DRM_AUTH),
  585. DRM_IOCTL_DEF(DRM_VIA_DMA_BLIT, via_dma_blit, DRM_AUTH),
  586. DRM_IOCTL_DEF(DRM_VIA_BLIT_SYNC, via_dma_blit_sync, DRM_AUTH)
  587. };
  588. int via_max_ioctl = DRM_ARRAY_SIZE(via_ioctls);