r128_state.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682
  1. /* r128_state.c -- State support for r128 -*- linux-c -*-
  2. * Created: Thu Jan 27 02:53:43 2000 by gareth@valinux.com
  3. */
  4. /*
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors:
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "r128_drm.h"
  33. #include "r128_drv.h"
  34. /* ================================================================
  35. * CCE hardware state programming functions
  36. */
  37. static void r128_emit_clip_rects(drm_r128_private_t * dev_priv,
  38. struct drm_clip_rect * boxes, int count)
  39. {
  40. u32 aux_sc_cntl = 0x00000000;
  41. RING_LOCALS;
  42. DRM_DEBUG(" %s\n", __FUNCTION__);
  43. BEGIN_RING((count < 3 ? count : 3) * 5 + 2);
  44. if (count >= 1) {
  45. OUT_RING(CCE_PACKET0(R128_AUX1_SC_LEFT, 3));
  46. OUT_RING(boxes[0].x1);
  47. OUT_RING(boxes[0].x2 - 1);
  48. OUT_RING(boxes[0].y1);
  49. OUT_RING(boxes[0].y2 - 1);
  50. aux_sc_cntl |= (R128_AUX1_SC_EN | R128_AUX1_SC_MODE_OR);
  51. }
  52. if (count >= 2) {
  53. OUT_RING(CCE_PACKET0(R128_AUX2_SC_LEFT, 3));
  54. OUT_RING(boxes[1].x1);
  55. OUT_RING(boxes[1].x2 - 1);
  56. OUT_RING(boxes[1].y1);
  57. OUT_RING(boxes[1].y2 - 1);
  58. aux_sc_cntl |= (R128_AUX2_SC_EN | R128_AUX2_SC_MODE_OR);
  59. }
  60. if (count >= 3) {
  61. OUT_RING(CCE_PACKET0(R128_AUX3_SC_LEFT, 3));
  62. OUT_RING(boxes[2].x1);
  63. OUT_RING(boxes[2].x2 - 1);
  64. OUT_RING(boxes[2].y1);
  65. OUT_RING(boxes[2].y2 - 1);
  66. aux_sc_cntl |= (R128_AUX3_SC_EN | R128_AUX3_SC_MODE_OR);
  67. }
  68. OUT_RING(CCE_PACKET0(R128_AUX_SC_CNTL, 0));
  69. OUT_RING(aux_sc_cntl);
  70. ADVANCE_RING();
  71. }
  72. static __inline__ void r128_emit_core(drm_r128_private_t * dev_priv)
  73. {
  74. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  75. drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
  76. RING_LOCALS;
  77. DRM_DEBUG(" %s\n", __FUNCTION__);
  78. BEGIN_RING(2);
  79. OUT_RING(CCE_PACKET0(R128_SCALE_3D_CNTL, 0));
  80. OUT_RING(ctx->scale_3d_cntl);
  81. ADVANCE_RING();
  82. }
  83. static __inline__ void r128_emit_context(drm_r128_private_t * dev_priv)
  84. {
  85. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  86. drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
  87. RING_LOCALS;
  88. DRM_DEBUG(" %s\n", __FUNCTION__);
  89. BEGIN_RING(13);
  90. OUT_RING(CCE_PACKET0(R128_DST_PITCH_OFFSET_C, 11));
  91. OUT_RING(ctx->dst_pitch_offset_c);
  92. OUT_RING(ctx->dp_gui_master_cntl_c);
  93. OUT_RING(ctx->sc_top_left_c);
  94. OUT_RING(ctx->sc_bottom_right_c);
  95. OUT_RING(ctx->z_offset_c);
  96. OUT_RING(ctx->z_pitch_c);
  97. OUT_RING(ctx->z_sten_cntl_c);
  98. OUT_RING(ctx->tex_cntl_c);
  99. OUT_RING(ctx->misc_3d_state_cntl_reg);
  100. OUT_RING(ctx->texture_clr_cmp_clr_c);
  101. OUT_RING(ctx->texture_clr_cmp_msk_c);
  102. OUT_RING(ctx->fog_color_c);
  103. ADVANCE_RING();
  104. }
  105. static __inline__ void r128_emit_setup(drm_r128_private_t * dev_priv)
  106. {
  107. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  108. drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
  109. RING_LOCALS;
  110. DRM_DEBUG(" %s\n", __FUNCTION__);
  111. BEGIN_RING(3);
  112. OUT_RING(CCE_PACKET1(R128_SETUP_CNTL, R128_PM4_VC_FPU_SETUP));
  113. OUT_RING(ctx->setup_cntl);
  114. OUT_RING(ctx->pm4_vc_fpu_setup);
  115. ADVANCE_RING();
  116. }
  117. static __inline__ void r128_emit_masks(drm_r128_private_t * dev_priv)
  118. {
  119. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  120. drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
  121. RING_LOCALS;
  122. DRM_DEBUG(" %s\n", __FUNCTION__);
  123. BEGIN_RING(5);
  124. OUT_RING(CCE_PACKET0(R128_DP_WRITE_MASK, 0));
  125. OUT_RING(ctx->dp_write_mask);
  126. OUT_RING(CCE_PACKET0(R128_STEN_REF_MASK_C, 1));
  127. OUT_RING(ctx->sten_ref_mask_c);
  128. OUT_RING(ctx->plane_3d_mask_c);
  129. ADVANCE_RING();
  130. }
  131. static __inline__ void r128_emit_window(drm_r128_private_t * dev_priv)
  132. {
  133. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  134. drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
  135. RING_LOCALS;
  136. DRM_DEBUG(" %s\n", __FUNCTION__);
  137. BEGIN_RING(2);
  138. OUT_RING(CCE_PACKET0(R128_WINDOW_XY_OFFSET, 0));
  139. OUT_RING(ctx->window_xy_offset);
  140. ADVANCE_RING();
  141. }
  142. static __inline__ void r128_emit_tex0(drm_r128_private_t * dev_priv)
  143. {
  144. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  145. drm_r128_context_regs_t *ctx = &sarea_priv->context_state;
  146. drm_r128_texture_regs_t *tex = &sarea_priv->tex_state[0];
  147. int i;
  148. RING_LOCALS;
  149. DRM_DEBUG(" %s\n", __FUNCTION__);
  150. BEGIN_RING(7 + R128_MAX_TEXTURE_LEVELS);
  151. OUT_RING(CCE_PACKET0(R128_PRIM_TEX_CNTL_C,
  152. 2 + R128_MAX_TEXTURE_LEVELS));
  153. OUT_RING(tex->tex_cntl);
  154. OUT_RING(tex->tex_combine_cntl);
  155. OUT_RING(ctx->tex_size_pitch_c);
  156. for (i = 0; i < R128_MAX_TEXTURE_LEVELS; i++) {
  157. OUT_RING(tex->tex_offset[i]);
  158. }
  159. OUT_RING(CCE_PACKET0(R128_CONSTANT_COLOR_C, 1));
  160. OUT_RING(ctx->constant_color_c);
  161. OUT_RING(tex->tex_border_color);
  162. ADVANCE_RING();
  163. }
  164. static __inline__ void r128_emit_tex1(drm_r128_private_t * dev_priv)
  165. {
  166. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  167. drm_r128_texture_regs_t *tex = &sarea_priv->tex_state[1];
  168. int i;
  169. RING_LOCALS;
  170. DRM_DEBUG(" %s\n", __FUNCTION__);
  171. BEGIN_RING(5 + R128_MAX_TEXTURE_LEVELS);
  172. OUT_RING(CCE_PACKET0(R128_SEC_TEX_CNTL_C, 1 + R128_MAX_TEXTURE_LEVELS));
  173. OUT_RING(tex->tex_cntl);
  174. OUT_RING(tex->tex_combine_cntl);
  175. for (i = 0; i < R128_MAX_TEXTURE_LEVELS; i++) {
  176. OUT_RING(tex->tex_offset[i]);
  177. }
  178. OUT_RING(CCE_PACKET0(R128_SEC_TEXTURE_BORDER_COLOR_C, 0));
  179. OUT_RING(tex->tex_border_color);
  180. ADVANCE_RING();
  181. }
  182. static void r128_emit_state(drm_r128_private_t * dev_priv)
  183. {
  184. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  185. unsigned int dirty = sarea_priv->dirty;
  186. DRM_DEBUG("%s: dirty=0x%08x\n", __FUNCTION__, dirty);
  187. if (dirty & R128_UPLOAD_CORE) {
  188. r128_emit_core(dev_priv);
  189. sarea_priv->dirty &= ~R128_UPLOAD_CORE;
  190. }
  191. if (dirty & R128_UPLOAD_CONTEXT) {
  192. r128_emit_context(dev_priv);
  193. sarea_priv->dirty &= ~R128_UPLOAD_CONTEXT;
  194. }
  195. if (dirty & R128_UPLOAD_SETUP) {
  196. r128_emit_setup(dev_priv);
  197. sarea_priv->dirty &= ~R128_UPLOAD_SETUP;
  198. }
  199. if (dirty & R128_UPLOAD_MASKS) {
  200. r128_emit_masks(dev_priv);
  201. sarea_priv->dirty &= ~R128_UPLOAD_MASKS;
  202. }
  203. if (dirty & R128_UPLOAD_WINDOW) {
  204. r128_emit_window(dev_priv);
  205. sarea_priv->dirty &= ~R128_UPLOAD_WINDOW;
  206. }
  207. if (dirty & R128_UPLOAD_TEX0) {
  208. r128_emit_tex0(dev_priv);
  209. sarea_priv->dirty &= ~R128_UPLOAD_TEX0;
  210. }
  211. if (dirty & R128_UPLOAD_TEX1) {
  212. r128_emit_tex1(dev_priv);
  213. sarea_priv->dirty &= ~R128_UPLOAD_TEX1;
  214. }
  215. /* Turn off the texture cache flushing */
  216. sarea_priv->context_state.tex_cntl_c &= ~R128_TEX_CACHE_FLUSH;
  217. sarea_priv->dirty &= ~R128_REQUIRE_QUIESCENCE;
  218. }
  219. #if R128_PERFORMANCE_BOXES
  220. /* ================================================================
  221. * Performance monitoring functions
  222. */
  223. static void r128_clear_box(drm_r128_private_t * dev_priv,
  224. int x, int y, int w, int h, int r, int g, int b)
  225. {
  226. u32 pitch, offset;
  227. u32 fb_bpp, color;
  228. RING_LOCALS;
  229. switch (dev_priv->fb_bpp) {
  230. case 16:
  231. fb_bpp = R128_GMC_DST_16BPP;
  232. color = (((r & 0xf8) << 8) |
  233. ((g & 0xfc) << 3) | ((b & 0xf8) >> 3));
  234. break;
  235. case 24:
  236. fb_bpp = R128_GMC_DST_24BPP;
  237. color = ((r << 16) | (g << 8) | b);
  238. break;
  239. case 32:
  240. fb_bpp = R128_GMC_DST_32BPP;
  241. color = (((0xff) << 24) | (r << 16) | (g << 8) | b);
  242. break;
  243. default:
  244. return;
  245. }
  246. offset = dev_priv->back_offset;
  247. pitch = dev_priv->back_pitch >> 3;
  248. BEGIN_RING(6);
  249. OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
  250. OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
  251. R128_GMC_BRUSH_SOLID_COLOR |
  252. fb_bpp |
  253. R128_GMC_SRC_DATATYPE_COLOR |
  254. R128_ROP3_P |
  255. R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_AUX_CLIP_DIS);
  256. OUT_RING((pitch << 21) | (offset >> 5));
  257. OUT_RING(color);
  258. OUT_RING((x << 16) | y);
  259. OUT_RING((w << 16) | h);
  260. ADVANCE_RING();
  261. }
  262. static void r128_cce_performance_boxes(drm_r128_private_t * dev_priv)
  263. {
  264. if (atomic_read(&dev_priv->idle_count) == 0) {
  265. r128_clear_box(dev_priv, 64, 4, 8, 8, 0, 255, 0);
  266. } else {
  267. atomic_set(&dev_priv->idle_count, 0);
  268. }
  269. }
  270. #endif
  271. /* ================================================================
  272. * CCE command dispatch functions
  273. */
  274. static void r128_print_dirty(const char *msg, unsigned int flags)
  275. {
  276. DRM_INFO("%s: (0x%x) %s%s%s%s%s%s%s%s%s\n",
  277. msg,
  278. flags,
  279. (flags & R128_UPLOAD_CORE) ? "core, " : "",
  280. (flags & R128_UPLOAD_CONTEXT) ? "context, " : "",
  281. (flags & R128_UPLOAD_SETUP) ? "setup, " : "",
  282. (flags & R128_UPLOAD_TEX0) ? "tex0, " : "",
  283. (flags & R128_UPLOAD_TEX1) ? "tex1, " : "",
  284. (flags & R128_UPLOAD_MASKS) ? "masks, " : "",
  285. (flags & R128_UPLOAD_WINDOW) ? "window, " : "",
  286. (flags & R128_UPLOAD_CLIPRECTS) ? "cliprects, " : "",
  287. (flags & R128_REQUIRE_QUIESCENCE) ? "quiescence, " : "");
  288. }
  289. static void r128_cce_dispatch_clear(struct drm_device * dev,
  290. drm_r128_clear_t * clear)
  291. {
  292. drm_r128_private_t *dev_priv = dev->dev_private;
  293. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  294. int nbox = sarea_priv->nbox;
  295. struct drm_clip_rect *pbox = sarea_priv->boxes;
  296. unsigned int flags = clear->flags;
  297. int i;
  298. RING_LOCALS;
  299. DRM_DEBUG("%s\n", __FUNCTION__);
  300. if (dev_priv->page_flipping && dev_priv->current_page == 1) {
  301. unsigned int tmp = flags;
  302. flags &= ~(R128_FRONT | R128_BACK);
  303. if (tmp & R128_FRONT)
  304. flags |= R128_BACK;
  305. if (tmp & R128_BACK)
  306. flags |= R128_FRONT;
  307. }
  308. for (i = 0; i < nbox; i++) {
  309. int x = pbox[i].x1;
  310. int y = pbox[i].y1;
  311. int w = pbox[i].x2 - x;
  312. int h = pbox[i].y2 - y;
  313. DRM_DEBUG("dispatch clear %d,%d-%d,%d flags 0x%x\n",
  314. pbox[i].x1, pbox[i].y1, pbox[i].x2,
  315. pbox[i].y2, flags);
  316. if (flags & (R128_FRONT | R128_BACK)) {
  317. BEGIN_RING(2);
  318. OUT_RING(CCE_PACKET0(R128_DP_WRITE_MASK, 0));
  319. OUT_RING(clear->color_mask);
  320. ADVANCE_RING();
  321. }
  322. if (flags & R128_FRONT) {
  323. BEGIN_RING(6);
  324. OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
  325. OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
  326. R128_GMC_BRUSH_SOLID_COLOR |
  327. (dev_priv->color_fmt << 8) |
  328. R128_GMC_SRC_DATATYPE_COLOR |
  329. R128_ROP3_P |
  330. R128_GMC_CLR_CMP_CNTL_DIS |
  331. R128_GMC_AUX_CLIP_DIS);
  332. OUT_RING(dev_priv->front_pitch_offset_c);
  333. OUT_RING(clear->clear_color);
  334. OUT_RING((x << 16) | y);
  335. OUT_RING((w << 16) | h);
  336. ADVANCE_RING();
  337. }
  338. if (flags & R128_BACK) {
  339. BEGIN_RING(6);
  340. OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
  341. OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
  342. R128_GMC_BRUSH_SOLID_COLOR |
  343. (dev_priv->color_fmt << 8) |
  344. R128_GMC_SRC_DATATYPE_COLOR |
  345. R128_ROP3_P |
  346. R128_GMC_CLR_CMP_CNTL_DIS |
  347. R128_GMC_AUX_CLIP_DIS);
  348. OUT_RING(dev_priv->back_pitch_offset_c);
  349. OUT_RING(clear->clear_color);
  350. OUT_RING((x << 16) | y);
  351. OUT_RING((w << 16) | h);
  352. ADVANCE_RING();
  353. }
  354. if (flags & R128_DEPTH) {
  355. BEGIN_RING(6);
  356. OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
  357. OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
  358. R128_GMC_BRUSH_SOLID_COLOR |
  359. (dev_priv->depth_fmt << 8) |
  360. R128_GMC_SRC_DATATYPE_COLOR |
  361. R128_ROP3_P |
  362. R128_GMC_CLR_CMP_CNTL_DIS |
  363. R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS);
  364. OUT_RING(dev_priv->depth_pitch_offset_c);
  365. OUT_RING(clear->clear_depth);
  366. OUT_RING((x << 16) | y);
  367. OUT_RING((w << 16) | h);
  368. ADVANCE_RING();
  369. }
  370. }
  371. }
  372. static void r128_cce_dispatch_swap(struct drm_device * dev)
  373. {
  374. drm_r128_private_t *dev_priv = dev->dev_private;
  375. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  376. int nbox = sarea_priv->nbox;
  377. struct drm_clip_rect *pbox = sarea_priv->boxes;
  378. int i;
  379. RING_LOCALS;
  380. DRM_DEBUG("%s\n", __FUNCTION__);
  381. #if R128_PERFORMANCE_BOXES
  382. /* Do some trivial performance monitoring...
  383. */
  384. r128_cce_performance_boxes(dev_priv);
  385. #endif
  386. for (i = 0; i < nbox; i++) {
  387. int x = pbox[i].x1;
  388. int y = pbox[i].y1;
  389. int w = pbox[i].x2 - x;
  390. int h = pbox[i].y2 - y;
  391. BEGIN_RING(7);
  392. OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5));
  393. OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL |
  394. R128_GMC_DST_PITCH_OFFSET_CNTL |
  395. R128_GMC_BRUSH_NONE |
  396. (dev_priv->color_fmt << 8) |
  397. R128_GMC_SRC_DATATYPE_COLOR |
  398. R128_ROP3_S |
  399. R128_DP_SRC_SOURCE_MEMORY |
  400. R128_GMC_CLR_CMP_CNTL_DIS |
  401. R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS);
  402. /* Make this work even if front & back are flipped:
  403. */
  404. if (dev_priv->current_page == 0) {
  405. OUT_RING(dev_priv->back_pitch_offset_c);
  406. OUT_RING(dev_priv->front_pitch_offset_c);
  407. } else {
  408. OUT_RING(dev_priv->front_pitch_offset_c);
  409. OUT_RING(dev_priv->back_pitch_offset_c);
  410. }
  411. OUT_RING((x << 16) | y);
  412. OUT_RING((x << 16) | y);
  413. OUT_RING((w << 16) | h);
  414. ADVANCE_RING();
  415. }
  416. /* Increment the frame counter. The client-side 3D driver must
  417. * throttle the framerate by waiting for this value before
  418. * performing the swapbuffer ioctl.
  419. */
  420. dev_priv->sarea_priv->last_frame++;
  421. BEGIN_RING(2);
  422. OUT_RING(CCE_PACKET0(R128_LAST_FRAME_REG, 0));
  423. OUT_RING(dev_priv->sarea_priv->last_frame);
  424. ADVANCE_RING();
  425. }
  426. static void r128_cce_dispatch_flip(struct drm_device * dev)
  427. {
  428. drm_r128_private_t *dev_priv = dev->dev_private;
  429. RING_LOCALS;
  430. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  431. __FUNCTION__,
  432. dev_priv->current_page, dev_priv->sarea_priv->pfCurrentPage);
  433. #if R128_PERFORMANCE_BOXES
  434. /* Do some trivial performance monitoring...
  435. */
  436. r128_cce_performance_boxes(dev_priv);
  437. #endif
  438. BEGIN_RING(4);
  439. R128_WAIT_UNTIL_PAGE_FLIPPED();
  440. OUT_RING(CCE_PACKET0(R128_CRTC_OFFSET, 0));
  441. if (dev_priv->current_page == 0) {
  442. OUT_RING(dev_priv->back_offset);
  443. } else {
  444. OUT_RING(dev_priv->front_offset);
  445. }
  446. ADVANCE_RING();
  447. /* Increment the frame counter. The client-side 3D driver must
  448. * throttle the framerate by waiting for this value before
  449. * performing the swapbuffer ioctl.
  450. */
  451. dev_priv->sarea_priv->last_frame++;
  452. dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page =
  453. 1 - dev_priv->current_page;
  454. BEGIN_RING(2);
  455. OUT_RING(CCE_PACKET0(R128_LAST_FRAME_REG, 0));
  456. OUT_RING(dev_priv->sarea_priv->last_frame);
  457. ADVANCE_RING();
  458. }
  459. static void r128_cce_dispatch_vertex(struct drm_device * dev, struct drm_buf * buf)
  460. {
  461. drm_r128_private_t *dev_priv = dev->dev_private;
  462. drm_r128_buf_priv_t *buf_priv = buf->dev_private;
  463. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  464. int format = sarea_priv->vc_format;
  465. int offset = buf->bus_address;
  466. int size = buf->used;
  467. int prim = buf_priv->prim;
  468. int i = 0;
  469. RING_LOCALS;
  470. DRM_DEBUG("buf=%d nbox=%d\n", buf->idx, sarea_priv->nbox);
  471. if (0)
  472. r128_print_dirty("dispatch_vertex", sarea_priv->dirty);
  473. if (buf->used) {
  474. buf_priv->dispatched = 1;
  475. if (sarea_priv->dirty & ~R128_UPLOAD_CLIPRECTS) {
  476. r128_emit_state(dev_priv);
  477. }
  478. do {
  479. /* Emit the next set of up to three cliprects */
  480. if (i < sarea_priv->nbox) {
  481. r128_emit_clip_rects(dev_priv,
  482. &sarea_priv->boxes[i],
  483. sarea_priv->nbox - i);
  484. }
  485. /* Emit the vertex buffer rendering commands */
  486. BEGIN_RING(5);
  487. OUT_RING(CCE_PACKET3(R128_3D_RNDR_GEN_INDX_PRIM, 3));
  488. OUT_RING(offset);
  489. OUT_RING(size);
  490. OUT_RING(format);
  491. OUT_RING(prim | R128_CCE_VC_CNTL_PRIM_WALK_LIST |
  492. (size << R128_CCE_VC_CNTL_NUM_SHIFT));
  493. ADVANCE_RING();
  494. i += 3;
  495. } while (i < sarea_priv->nbox);
  496. }
  497. if (buf_priv->discard) {
  498. buf_priv->age = dev_priv->sarea_priv->last_dispatch;
  499. /* Emit the vertex buffer age */
  500. BEGIN_RING(2);
  501. OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0));
  502. OUT_RING(buf_priv->age);
  503. ADVANCE_RING();
  504. buf->pending = 1;
  505. buf->used = 0;
  506. /* FIXME: Check dispatched field */
  507. buf_priv->dispatched = 0;
  508. }
  509. dev_priv->sarea_priv->last_dispatch++;
  510. sarea_priv->dirty &= ~R128_UPLOAD_CLIPRECTS;
  511. sarea_priv->nbox = 0;
  512. }
  513. static void r128_cce_dispatch_indirect(struct drm_device * dev,
  514. struct drm_buf * buf, int start, int end)
  515. {
  516. drm_r128_private_t *dev_priv = dev->dev_private;
  517. drm_r128_buf_priv_t *buf_priv = buf->dev_private;
  518. RING_LOCALS;
  519. DRM_DEBUG("indirect: buf=%d s=0x%x e=0x%x\n", buf->idx, start, end);
  520. if (start != end) {
  521. int offset = buf->bus_address + start;
  522. int dwords = (end - start + 3) / sizeof(u32);
  523. /* Indirect buffer data must be an even number of
  524. * dwords, so if we've been given an odd number we must
  525. * pad the data with a Type-2 CCE packet.
  526. */
  527. if (dwords & 1) {
  528. u32 *data = (u32 *)
  529. ((char *)dev->agp_buffer_map->handle
  530. + buf->offset + start);
  531. data[dwords++] = cpu_to_le32(R128_CCE_PACKET2);
  532. }
  533. buf_priv->dispatched = 1;
  534. /* Fire off the indirect buffer */
  535. BEGIN_RING(3);
  536. OUT_RING(CCE_PACKET0(R128_PM4_IW_INDOFF, 1));
  537. OUT_RING(offset);
  538. OUT_RING(dwords);
  539. ADVANCE_RING();
  540. }
  541. if (buf_priv->discard) {
  542. buf_priv->age = dev_priv->sarea_priv->last_dispatch;
  543. /* Emit the indirect buffer age */
  544. BEGIN_RING(2);
  545. OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0));
  546. OUT_RING(buf_priv->age);
  547. ADVANCE_RING();
  548. buf->pending = 1;
  549. buf->used = 0;
  550. /* FIXME: Check dispatched field */
  551. buf_priv->dispatched = 0;
  552. }
  553. dev_priv->sarea_priv->last_dispatch++;
  554. }
  555. static void r128_cce_dispatch_indices(struct drm_device * dev,
  556. struct drm_buf * buf,
  557. int start, int end, int count)
  558. {
  559. drm_r128_private_t *dev_priv = dev->dev_private;
  560. drm_r128_buf_priv_t *buf_priv = buf->dev_private;
  561. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  562. int format = sarea_priv->vc_format;
  563. int offset = dev->agp_buffer_map->offset - dev_priv->cce_buffers_offset;
  564. int prim = buf_priv->prim;
  565. u32 *data;
  566. int dwords;
  567. int i = 0;
  568. RING_LOCALS;
  569. DRM_DEBUG("indices: s=%d e=%d c=%d\n", start, end, count);
  570. if (0)
  571. r128_print_dirty("dispatch_indices", sarea_priv->dirty);
  572. if (start != end) {
  573. buf_priv->dispatched = 1;
  574. if (sarea_priv->dirty & ~R128_UPLOAD_CLIPRECTS) {
  575. r128_emit_state(dev_priv);
  576. }
  577. dwords = (end - start + 3) / sizeof(u32);
  578. data = (u32 *) ((char *)dev->agp_buffer_map->handle
  579. + buf->offset + start);
  580. data[0] = cpu_to_le32(CCE_PACKET3(R128_3D_RNDR_GEN_INDX_PRIM,
  581. dwords - 2));
  582. data[1] = cpu_to_le32(offset);
  583. data[2] = cpu_to_le32(R128_MAX_VB_VERTS);
  584. data[3] = cpu_to_le32(format);
  585. data[4] = cpu_to_le32((prim | R128_CCE_VC_CNTL_PRIM_WALK_IND |
  586. (count << 16)));
  587. if (count & 0x1) {
  588. #ifdef __LITTLE_ENDIAN
  589. data[dwords - 1] &= 0x0000ffff;
  590. #else
  591. data[dwords - 1] &= 0xffff0000;
  592. #endif
  593. }
  594. do {
  595. /* Emit the next set of up to three cliprects */
  596. if (i < sarea_priv->nbox) {
  597. r128_emit_clip_rects(dev_priv,
  598. &sarea_priv->boxes[i],
  599. sarea_priv->nbox - i);
  600. }
  601. r128_cce_dispatch_indirect(dev, buf, start, end);
  602. i += 3;
  603. } while (i < sarea_priv->nbox);
  604. }
  605. if (buf_priv->discard) {
  606. buf_priv->age = dev_priv->sarea_priv->last_dispatch;
  607. /* Emit the vertex buffer age */
  608. BEGIN_RING(2);
  609. OUT_RING(CCE_PACKET0(R128_LAST_DISPATCH_REG, 0));
  610. OUT_RING(buf_priv->age);
  611. ADVANCE_RING();
  612. buf->pending = 1;
  613. /* FIXME: Check dispatched field */
  614. buf_priv->dispatched = 0;
  615. }
  616. dev_priv->sarea_priv->last_dispatch++;
  617. sarea_priv->dirty &= ~R128_UPLOAD_CLIPRECTS;
  618. sarea_priv->nbox = 0;
  619. }
  620. static int r128_cce_dispatch_blit(struct drm_device * dev,
  621. struct drm_file *file_priv,
  622. drm_r128_blit_t * blit)
  623. {
  624. drm_r128_private_t *dev_priv = dev->dev_private;
  625. struct drm_device_dma *dma = dev->dma;
  626. struct drm_buf *buf;
  627. drm_r128_buf_priv_t *buf_priv;
  628. u32 *data;
  629. int dword_shift, dwords;
  630. RING_LOCALS;
  631. DRM_DEBUG("\n");
  632. /* The compiler won't optimize away a division by a variable,
  633. * even if the only legal values are powers of two. Thus, we'll
  634. * use a shift instead.
  635. */
  636. switch (blit->format) {
  637. case R128_DATATYPE_ARGB8888:
  638. dword_shift = 0;
  639. break;
  640. case R128_DATATYPE_ARGB1555:
  641. case R128_DATATYPE_RGB565:
  642. case R128_DATATYPE_ARGB4444:
  643. case R128_DATATYPE_YVYU422:
  644. case R128_DATATYPE_VYUY422:
  645. dword_shift = 1;
  646. break;
  647. case R128_DATATYPE_CI8:
  648. case R128_DATATYPE_RGB8:
  649. dword_shift = 2;
  650. break;
  651. default:
  652. DRM_ERROR("invalid blit format %d\n", blit->format);
  653. return -EINVAL;
  654. }
  655. /* Flush the pixel cache, and mark the contents as Read Invalid.
  656. * This ensures no pixel data gets mixed up with the texture
  657. * data from the host data blit, otherwise part of the texture
  658. * image may be corrupted.
  659. */
  660. BEGIN_RING(2);
  661. OUT_RING(CCE_PACKET0(R128_PC_GUI_CTLSTAT, 0));
  662. OUT_RING(R128_PC_RI_GUI | R128_PC_FLUSH_GUI);
  663. ADVANCE_RING();
  664. /* Dispatch the indirect buffer.
  665. */
  666. buf = dma->buflist[blit->idx];
  667. buf_priv = buf->dev_private;
  668. if (buf->file_priv != file_priv) {
  669. DRM_ERROR("process %d using buffer owned by %p\n",
  670. DRM_CURRENTPID, buf->file_priv);
  671. return -EINVAL;
  672. }
  673. if (buf->pending) {
  674. DRM_ERROR("sending pending buffer %d\n", blit->idx);
  675. return -EINVAL;
  676. }
  677. buf_priv->discard = 1;
  678. dwords = (blit->width * blit->height) >> dword_shift;
  679. data = (u32 *) ((char *)dev->agp_buffer_map->handle + buf->offset);
  680. data[0] = cpu_to_le32(CCE_PACKET3(R128_CNTL_HOSTDATA_BLT, dwords + 6));
  681. data[1] = cpu_to_le32((R128_GMC_DST_PITCH_OFFSET_CNTL |
  682. R128_GMC_BRUSH_NONE |
  683. (blit->format << 8) |
  684. R128_GMC_SRC_DATATYPE_COLOR |
  685. R128_ROP3_S |
  686. R128_DP_SRC_SOURCE_HOST_DATA |
  687. R128_GMC_CLR_CMP_CNTL_DIS |
  688. R128_GMC_AUX_CLIP_DIS | R128_GMC_WR_MSK_DIS));
  689. data[2] = cpu_to_le32((blit->pitch << 21) | (blit->offset >> 5));
  690. data[3] = cpu_to_le32(0xffffffff);
  691. data[4] = cpu_to_le32(0xffffffff);
  692. data[5] = cpu_to_le32((blit->y << 16) | blit->x);
  693. data[6] = cpu_to_le32((blit->height << 16) | blit->width);
  694. data[7] = cpu_to_le32(dwords);
  695. buf->used = (dwords + 8) * sizeof(u32);
  696. r128_cce_dispatch_indirect(dev, buf, 0, buf->used);
  697. /* Flush the pixel cache after the blit completes. This ensures
  698. * the texture data is written out to memory before rendering
  699. * continues.
  700. */
  701. BEGIN_RING(2);
  702. OUT_RING(CCE_PACKET0(R128_PC_GUI_CTLSTAT, 0));
  703. OUT_RING(R128_PC_FLUSH_GUI);
  704. ADVANCE_RING();
  705. return 0;
  706. }
  707. /* ================================================================
  708. * Tiled depth buffer management
  709. *
  710. * FIXME: These should all set the destination write mask for when we
  711. * have hardware stencil support.
  712. */
  713. static int r128_cce_dispatch_write_span(struct drm_device * dev,
  714. drm_r128_depth_t * depth)
  715. {
  716. drm_r128_private_t *dev_priv = dev->dev_private;
  717. int count, x, y;
  718. u32 *buffer;
  719. u8 *mask;
  720. int i, buffer_size, mask_size;
  721. RING_LOCALS;
  722. DRM_DEBUG("\n");
  723. count = depth->n;
  724. if (count > 4096 || count <= 0)
  725. return -EMSGSIZE;
  726. if (DRM_COPY_FROM_USER(&x, depth->x, sizeof(x))) {
  727. return -EFAULT;
  728. }
  729. if (DRM_COPY_FROM_USER(&y, depth->y, sizeof(y))) {
  730. return -EFAULT;
  731. }
  732. buffer_size = depth->n * sizeof(u32);
  733. buffer = drm_alloc(buffer_size, DRM_MEM_BUFS);
  734. if (buffer == NULL)
  735. return -ENOMEM;
  736. if (DRM_COPY_FROM_USER(buffer, depth->buffer, buffer_size)) {
  737. drm_free(buffer, buffer_size, DRM_MEM_BUFS);
  738. return -EFAULT;
  739. }
  740. mask_size = depth->n * sizeof(u8);
  741. if (depth->mask) {
  742. mask = drm_alloc(mask_size, DRM_MEM_BUFS);
  743. if (mask == NULL) {
  744. drm_free(buffer, buffer_size, DRM_MEM_BUFS);
  745. return -ENOMEM;
  746. }
  747. if (DRM_COPY_FROM_USER(mask, depth->mask, mask_size)) {
  748. drm_free(buffer, buffer_size, DRM_MEM_BUFS);
  749. drm_free(mask, mask_size, DRM_MEM_BUFS);
  750. return -EFAULT;
  751. }
  752. for (i = 0; i < count; i++, x++) {
  753. if (mask[i]) {
  754. BEGIN_RING(6);
  755. OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
  756. OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
  757. R128_GMC_BRUSH_SOLID_COLOR |
  758. (dev_priv->depth_fmt << 8) |
  759. R128_GMC_SRC_DATATYPE_COLOR |
  760. R128_ROP3_P |
  761. R128_GMC_CLR_CMP_CNTL_DIS |
  762. R128_GMC_WR_MSK_DIS);
  763. OUT_RING(dev_priv->depth_pitch_offset_c);
  764. OUT_RING(buffer[i]);
  765. OUT_RING((x << 16) | y);
  766. OUT_RING((1 << 16) | 1);
  767. ADVANCE_RING();
  768. }
  769. }
  770. drm_free(mask, mask_size, DRM_MEM_BUFS);
  771. } else {
  772. for (i = 0; i < count; i++, x++) {
  773. BEGIN_RING(6);
  774. OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
  775. OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
  776. R128_GMC_BRUSH_SOLID_COLOR |
  777. (dev_priv->depth_fmt << 8) |
  778. R128_GMC_SRC_DATATYPE_COLOR |
  779. R128_ROP3_P |
  780. R128_GMC_CLR_CMP_CNTL_DIS |
  781. R128_GMC_WR_MSK_DIS);
  782. OUT_RING(dev_priv->depth_pitch_offset_c);
  783. OUT_RING(buffer[i]);
  784. OUT_RING((x << 16) | y);
  785. OUT_RING((1 << 16) | 1);
  786. ADVANCE_RING();
  787. }
  788. }
  789. drm_free(buffer, buffer_size, DRM_MEM_BUFS);
  790. return 0;
  791. }
  792. static int r128_cce_dispatch_write_pixels(struct drm_device * dev,
  793. drm_r128_depth_t * depth)
  794. {
  795. drm_r128_private_t *dev_priv = dev->dev_private;
  796. int count, *x, *y;
  797. u32 *buffer;
  798. u8 *mask;
  799. int i, xbuf_size, ybuf_size, buffer_size, mask_size;
  800. RING_LOCALS;
  801. DRM_DEBUG("\n");
  802. count = depth->n;
  803. if (count > 4096 || count <= 0)
  804. return -EMSGSIZE;
  805. xbuf_size = count * sizeof(*x);
  806. ybuf_size = count * sizeof(*y);
  807. x = drm_alloc(xbuf_size, DRM_MEM_BUFS);
  808. if (x == NULL) {
  809. return -ENOMEM;
  810. }
  811. y = drm_alloc(ybuf_size, DRM_MEM_BUFS);
  812. if (y == NULL) {
  813. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  814. return -ENOMEM;
  815. }
  816. if (DRM_COPY_FROM_USER(x, depth->x, xbuf_size)) {
  817. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  818. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  819. return -EFAULT;
  820. }
  821. if (DRM_COPY_FROM_USER(y, depth->y, xbuf_size)) {
  822. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  823. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  824. return -EFAULT;
  825. }
  826. buffer_size = depth->n * sizeof(u32);
  827. buffer = drm_alloc(buffer_size, DRM_MEM_BUFS);
  828. if (buffer == NULL) {
  829. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  830. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  831. return -ENOMEM;
  832. }
  833. if (DRM_COPY_FROM_USER(buffer, depth->buffer, buffer_size)) {
  834. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  835. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  836. drm_free(buffer, buffer_size, DRM_MEM_BUFS);
  837. return -EFAULT;
  838. }
  839. if (depth->mask) {
  840. mask_size = depth->n * sizeof(u8);
  841. mask = drm_alloc(mask_size, DRM_MEM_BUFS);
  842. if (mask == NULL) {
  843. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  844. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  845. drm_free(buffer, buffer_size, DRM_MEM_BUFS);
  846. return -ENOMEM;
  847. }
  848. if (DRM_COPY_FROM_USER(mask, depth->mask, mask_size)) {
  849. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  850. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  851. drm_free(buffer, buffer_size, DRM_MEM_BUFS);
  852. drm_free(mask, mask_size, DRM_MEM_BUFS);
  853. return -EFAULT;
  854. }
  855. for (i = 0; i < count; i++) {
  856. if (mask[i]) {
  857. BEGIN_RING(6);
  858. OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
  859. OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
  860. R128_GMC_BRUSH_SOLID_COLOR |
  861. (dev_priv->depth_fmt << 8) |
  862. R128_GMC_SRC_DATATYPE_COLOR |
  863. R128_ROP3_P |
  864. R128_GMC_CLR_CMP_CNTL_DIS |
  865. R128_GMC_WR_MSK_DIS);
  866. OUT_RING(dev_priv->depth_pitch_offset_c);
  867. OUT_RING(buffer[i]);
  868. OUT_RING((x[i] << 16) | y[i]);
  869. OUT_RING((1 << 16) | 1);
  870. ADVANCE_RING();
  871. }
  872. }
  873. drm_free(mask, mask_size, DRM_MEM_BUFS);
  874. } else {
  875. for (i = 0; i < count; i++) {
  876. BEGIN_RING(6);
  877. OUT_RING(CCE_PACKET3(R128_CNTL_PAINT_MULTI, 4));
  878. OUT_RING(R128_GMC_DST_PITCH_OFFSET_CNTL |
  879. R128_GMC_BRUSH_SOLID_COLOR |
  880. (dev_priv->depth_fmt << 8) |
  881. R128_GMC_SRC_DATATYPE_COLOR |
  882. R128_ROP3_P |
  883. R128_GMC_CLR_CMP_CNTL_DIS |
  884. R128_GMC_WR_MSK_DIS);
  885. OUT_RING(dev_priv->depth_pitch_offset_c);
  886. OUT_RING(buffer[i]);
  887. OUT_RING((x[i] << 16) | y[i]);
  888. OUT_RING((1 << 16) | 1);
  889. ADVANCE_RING();
  890. }
  891. }
  892. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  893. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  894. drm_free(buffer, buffer_size, DRM_MEM_BUFS);
  895. return 0;
  896. }
  897. static int r128_cce_dispatch_read_span(struct drm_device * dev,
  898. drm_r128_depth_t * depth)
  899. {
  900. drm_r128_private_t *dev_priv = dev->dev_private;
  901. int count, x, y;
  902. RING_LOCALS;
  903. DRM_DEBUG("\n");
  904. count = depth->n;
  905. if (count > 4096 || count <= 0)
  906. return -EMSGSIZE;
  907. if (DRM_COPY_FROM_USER(&x, depth->x, sizeof(x))) {
  908. return -EFAULT;
  909. }
  910. if (DRM_COPY_FROM_USER(&y, depth->y, sizeof(y))) {
  911. return -EFAULT;
  912. }
  913. BEGIN_RING(7);
  914. OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5));
  915. OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL |
  916. R128_GMC_DST_PITCH_OFFSET_CNTL |
  917. R128_GMC_BRUSH_NONE |
  918. (dev_priv->depth_fmt << 8) |
  919. R128_GMC_SRC_DATATYPE_COLOR |
  920. R128_ROP3_S |
  921. R128_DP_SRC_SOURCE_MEMORY |
  922. R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_WR_MSK_DIS);
  923. OUT_RING(dev_priv->depth_pitch_offset_c);
  924. OUT_RING(dev_priv->span_pitch_offset_c);
  925. OUT_RING((x << 16) | y);
  926. OUT_RING((0 << 16) | 0);
  927. OUT_RING((count << 16) | 1);
  928. ADVANCE_RING();
  929. return 0;
  930. }
  931. static int r128_cce_dispatch_read_pixels(struct drm_device * dev,
  932. drm_r128_depth_t * depth)
  933. {
  934. drm_r128_private_t *dev_priv = dev->dev_private;
  935. int count, *x, *y;
  936. int i, xbuf_size, ybuf_size;
  937. RING_LOCALS;
  938. DRM_DEBUG("%s\n", __FUNCTION__);
  939. count = depth->n;
  940. if (count > 4096 || count <= 0)
  941. return -EMSGSIZE;
  942. if (count > dev_priv->depth_pitch) {
  943. count = dev_priv->depth_pitch;
  944. }
  945. xbuf_size = count * sizeof(*x);
  946. ybuf_size = count * sizeof(*y);
  947. x = drm_alloc(xbuf_size, DRM_MEM_BUFS);
  948. if (x == NULL) {
  949. return -ENOMEM;
  950. }
  951. y = drm_alloc(ybuf_size, DRM_MEM_BUFS);
  952. if (y == NULL) {
  953. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  954. return -ENOMEM;
  955. }
  956. if (DRM_COPY_FROM_USER(x, depth->x, xbuf_size)) {
  957. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  958. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  959. return -EFAULT;
  960. }
  961. if (DRM_COPY_FROM_USER(y, depth->y, ybuf_size)) {
  962. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  963. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  964. return -EFAULT;
  965. }
  966. for (i = 0; i < count; i++) {
  967. BEGIN_RING(7);
  968. OUT_RING(CCE_PACKET3(R128_CNTL_BITBLT_MULTI, 5));
  969. OUT_RING(R128_GMC_SRC_PITCH_OFFSET_CNTL |
  970. R128_GMC_DST_PITCH_OFFSET_CNTL |
  971. R128_GMC_BRUSH_NONE |
  972. (dev_priv->depth_fmt << 8) |
  973. R128_GMC_SRC_DATATYPE_COLOR |
  974. R128_ROP3_S |
  975. R128_DP_SRC_SOURCE_MEMORY |
  976. R128_GMC_CLR_CMP_CNTL_DIS | R128_GMC_WR_MSK_DIS);
  977. OUT_RING(dev_priv->depth_pitch_offset_c);
  978. OUT_RING(dev_priv->span_pitch_offset_c);
  979. OUT_RING((x[i] << 16) | y[i]);
  980. OUT_RING((i << 16) | 0);
  981. OUT_RING((1 << 16) | 1);
  982. ADVANCE_RING();
  983. }
  984. drm_free(x, xbuf_size, DRM_MEM_BUFS);
  985. drm_free(y, ybuf_size, DRM_MEM_BUFS);
  986. return 0;
  987. }
  988. /* ================================================================
  989. * Polygon stipple
  990. */
  991. static void r128_cce_dispatch_stipple(struct drm_device * dev, u32 * stipple)
  992. {
  993. drm_r128_private_t *dev_priv = dev->dev_private;
  994. int i;
  995. RING_LOCALS;
  996. DRM_DEBUG("%s\n", __FUNCTION__);
  997. BEGIN_RING(33);
  998. OUT_RING(CCE_PACKET0(R128_BRUSH_DATA0, 31));
  999. for (i = 0; i < 32; i++) {
  1000. OUT_RING(stipple[i]);
  1001. }
  1002. ADVANCE_RING();
  1003. }
  1004. /* ================================================================
  1005. * IOCTL functions
  1006. */
  1007. static int r128_cce_clear(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1008. {
  1009. drm_r128_private_t *dev_priv = dev->dev_private;
  1010. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1011. drm_r128_clear_t *clear = data;
  1012. DRM_DEBUG("\n");
  1013. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1014. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1015. if (sarea_priv->nbox > R128_NR_SAREA_CLIPRECTS)
  1016. sarea_priv->nbox = R128_NR_SAREA_CLIPRECTS;
  1017. r128_cce_dispatch_clear(dev, clear);
  1018. COMMIT_RING();
  1019. /* Make sure we restore the 3D state next time.
  1020. */
  1021. dev_priv->sarea_priv->dirty |= R128_UPLOAD_CONTEXT | R128_UPLOAD_MASKS;
  1022. return 0;
  1023. }
  1024. static int r128_do_init_pageflip(struct drm_device * dev)
  1025. {
  1026. drm_r128_private_t *dev_priv = dev->dev_private;
  1027. DRM_DEBUG("\n");
  1028. dev_priv->crtc_offset = R128_READ(R128_CRTC_OFFSET);
  1029. dev_priv->crtc_offset_cntl = R128_READ(R128_CRTC_OFFSET_CNTL);
  1030. R128_WRITE(R128_CRTC_OFFSET, dev_priv->front_offset);
  1031. R128_WRITE(R128_CRTC_OFFSET_CNTL,
  1032. dev_priv->crtc_offset_cntl | R128_CRTC_OFFSET_FLIP_CNTL);
  1033. dev_priv->page_flipping = 1;
  1034. dev_priv->current_page = 0;
  1035. dev_priv->sarea_priv->pfCurrentPage = dev_priv->current_page;
  1036. return 0;
  1037. }
  1038. static int r128_do_cleanup_pageflip(struct drm_device * dev)
  1039. {
  1040. drm_r128_private_t *dev_priv = dev->dev_private;
  1041. DRM_DEBUG("\n");
  1042. R128_WRITE(R128_CRTC_OFFSET, dev_priv->crtc_offset);
  1043. R128_WRITE(R128_CRTC_OFFSET_CNTL, dev_priv->crtc_offset_cntl);
  1044. if (dev_priv->current_page != 0) {
  1045. r128_cce_dispatch_flip(dev);
  1046. COMMIT_RING();
  1047. }
  1048. dev_priv->page_flipping = 0;
  1049. return 0;
  1050. }
  1051. /* Swapping and flipping are different operations, need different ioctls.
  1052. * They can & should be intermixed to support multiple 3d windows.
  1053. */
  1054. static int r128_cce_flip(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1055. {
  1056. drm_r128_private_t *dev_priv = dev->dev_private;
  1057. DRM_DEBUG("%s\n", __FUNCTION__);
  1058. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1059. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1060. if (!dev_priv->page_flipping)
  1061. r128_do_init_pageflip(dev);
  1062. r128_cce_dispatch_flip(dev);
  1063. COMMIT_RING();
  1064. return 0;
  1065. }
  1066. static int r128_cce_swap(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1067. {
  1068. drm_r128_private_t *dev_priv = dev->dev_private;
  1069. drm_r128_sarea_t *sarea_priv = dev_priv->sarea_priv;
  1070. DRM_DEBUG("%s\n", __FUNCTION__);
  1071. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1072. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1073. if (sarea_priv->nbox > R128_NR_SAREA_CLIPRECTS)
  1074. sarea_priv->nbox = R128_NR_SAREA_CLIPRECTS;
  1075. r128_cce_dispatch_swap(dev);
  1076. dev_priv->sarea_priv->dirty |= (R128_UPLOAD_CONTEXT |
  1077. R128_UPLOAD_MASKS);
  1078. COMMIT_RING();
  1079. return 0;
  1080. }
  1081. static int r128_cce_vertex(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1082. {
  1083. drm_r128_private_t *dev_priv = dev->dev_private;
  1084. struct drm_device_dma *dma = dev->dma;
  1085. struct drm_buf *buf;
  1086. drm_r128_buf_priv_t *buf_priv;
  1087. drm_r128_vertex_t *vertex = data;
  1088. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1089. if (!dev_priv) {
  1090. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1091. return -EINVAL;
  1092. }
  1093. DRM_DEBUG("pid=%d index=%d count=%d discard=%d\n",
  1094. DRM_CURRENTPID, vertex->idx, vertex->count, vertex->discard);
  1095. if (vertex->idx < 0 || vertex->idx >= dma->buf_count) {
  1096. DRM_ERROR("buffer index %d (of %d max)\n",
  1097. vertex->idx, dma->buf_count - 1);
  1098. return -EINVAL;
  1099. }
  1100. if (vertex->prim < 0 ||
  1101. vertex->prim > R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2) {
  1102. DRM_ERROR("buffer prim %d\n", vertex->prim);
  1103. return -EINVAL;
  1104. }
  1105. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1106. VB_AGE_TEST_WITH_RETURN(dev_priv);
  1107. buf = dma->buflist[vertex->idx];
  1108. buf_priv = buf->dev_private;
  1109. if (buf->file_priv != file_priv) {
  1110. DRM_ERROR("process %d using buffer owned by %p\n",
  1111. DRM_CURRENTPID, buf->file_priv);
  1112. return -EINVAL;
  1113. }
  1114. if (buf->pending) {
  1115. DRM_ERROR("sending pending buffer %d\n", vertex->idx);
  1116. return -EINVAL;
  1117. }
  1118. buf->used = vertex->count;
  1119. buf_priv->prim = vertex->prim;
  1120. buf_priv->discard = vertex->discard;
  1121. r128_cce_dispatch_vertex(dev, buf);
  1122. COMMIT_RING();
  1123. return 0;
  1124. }
  1125. static int r128_cce_indices(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1126. {
  1127. drm_r128_private_t *dev_priv = dev->dev_private;
  1128. struct drm_device_dma *dma = dev->dma;
  1129. struct drm_buf *buf;
  1130. drm_r128_buf_priv_t *buf_priv;
  1131. drm_r128_indices_t *elts = data;
  1132. int count;
  1133. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1134. if (!dev_priv) {
  1135. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1136. return -EINVAL;
  1137. }
  1138. DRM_DEBUG("pid=%d buf=%d s=%d e=%d d=%d\n", DRM_CURRENTPID,
  1139. elts->idx, elts->start, elts->end, elts->discard);
  1140. if (elts->idx < 0 || elts->idx >= dma->buf_count) {
  1141. DRM_ERROR("buffer index %d (of %d max)\n",
  1142. elts->idx, dma->buf_count - 1);
  1143. return -EINVAL;
  1144. }
  1145. if (elts->prim < 0 ||
  1146. elts->prim > R128_CCE_VC_CNTL_PRIM_TYPE_TRI_TYPE2) {
  1147. DRM_ERROR("buffer prim %d\n", elts->prim);
  1148. return -EINVAL;
  1149. }
  1150. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1151. VB_AGE_TEST_WITH_RETURN(dev_priv);
  1152. buf = dma->buflist[elts->idx];
  1153. buf_priv = buf->dev_private;
  1154. if (buf->file_priv != file_priv) {
  1155. DRM_ERROR("process %d using buffer owned by %p\n",
  1156. DRM_CURRENTPID, buf->file_priv);
  1157. return -EINVAL;
  1158. }
  1159. if (buf->pending) {
  1160. DRM_ERROR("sending pending buffer %d\n", elts->idx);
  1161. return -EINVAL;
  1162. }
  1163. count = (elts->end - elts->start) / sizeof(u16);
  1164. elts->start -= R128_INDEX_PRIM_OFFSET;
  1165. if (elts->start & 0x7) {
  1166. DRM_ERROR("misaligned buffer 0x%x\n", elts->start);
  1167. return -EINVAL;
  1168. }
  1169. if (elts->start < buf->used) {
  1170. DRM_ERROR("no header 0x%x - 0x%x\n", elts->start, buf->used);
  1171. return -EINVAL;
  1172. }
  1173. buf->used = elts->end;
  1174. buf_priv->prim = elts->prim;
  1175. buf_priv->discard = elts->discard;
  1176. r128_cce_dispatch_indices(dev, buf, elts->start, elts->end, count);
  1177. COMMIT_RING();
  1178. return 0;
  1179. }
  1180. static int r128_cce_blit(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1181. {
  1182. struct drm_device_dma *dma = dev->dma;
  1183. drm_r128_private_t *dev_priv = dev->dev_private;
  1184. drm_r128_blit_t *blit = data;
  1185. int ret;
  1186. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1187. DRM_DEBUG("pid=%d index=%d\n", DRM_CURRENTPID, blit->idx);
  1188. if (blit->idx < 0 || blit->idx >= dma->buf_count) {
  1189. DRM_ERROR("buffer index %d (of %d max)\n",
  1190. blit->idx, dma->buf_count - 1);
  1191. return -EINVAL;
  1192. }
  1193. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1194. VB_AGE_TEST_WITH_RETURN(dev_priv);
  1195. ret = r128_cce_dispatch_blit(dev, file_priv, blit);
  1196. COMMIT_RING();
  1197. return ret;
  1198. }
  1199. static int r128_cce_depth(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1200. {
  1201. drm_r128_private_t *dev_priv = dev->dev_private;
  1202. drm_r128_depth_t *depth = data;
  1203. int ret;
  1204. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1205. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1206. ret = -EINVAL;
  1207. switch (depth->func) {
  1208. case R128_WRITE_SPAN:
  1209. ret = r128_cce_dispatch_write_span(dev, depth);
  1210. break;
  1211. case R128_WRITE_PIXELS:
  1212. ret = r128_cce_dispatch_write_pixels(dev, depth);
  1213. break;
  1214. case R128_READ_SPAN:
  1215. ret = r128_cce_dispatch_read_span(dev, depth);
  1216. break;
  1217. case R128_READ_PIXELS:
  1218. ret = r128_cce_dispatch_read_pixels(dev, depth);
  1219. break;
  1220. }
  1221. COMMIT_RING();
  1222. return ret;
  1223. }
  1224. static int r128_cce_stipple(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1225. {
  1226. drm_r128_private_t *dev_priv = dev->dev_private;
  1227. drm_r128_stipple_t *stipple = data;
  1228. u32 mask[32];
  1229. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1230. if (DRM_COPY_FROM_USER(&mask, stipple->mask, 32 * sizeof(u32)))
  1231. return -EFAULT;
  1232. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1233. r128_cce_dispatch_stipple(dev, mask);
  1234. COMMIT_RING();
  1235. return 0;
  1236. }
  1237. static int r128_cce_indirect(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1238. {
  1239. drm_r128_private_t *dev_priv = dev->dev_private;
  1240. struct drm_device_dma *dma = dev->dma;
  1241. struct drm_buf *buf;
  1242. drm_r128_buf_priv_t *buf_priv;
  1243. drm_r128_indirect_t *indirect = data;
  1244. #if 0
  1245. RING_LOCALS;
  1246. #endif
  1247. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1248. if (!dev_priv) {
  1249. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1250. return -EINVAL;
  1251. }
  1252. DRM_DEBUG("indirect: idx=%d s=%d e=%d d=%d\n",
  1253. indirect->idx, indirect->start, indirect->end,
  1254. indirect->discard);
  1255. if (indirect->idx < 0 || indirect->idx >= dma->buf_count) {
  1256. DRM_ERROR("buffer index %d (of %d max)\n",
  1257. indirect->idx, dma->buf_count - 1);
  1258. return -EINVAL;
  1259. }
  1260. buf = dma->buflist[indirect->idx];
  1261. buf_priv = buf->dev_private;
  1262. if (buf->file_priv != file_priv) {
  1263. DRM_ERROR("process %d using buffer owned by %p\n",
  1264. DRM_CURRENTPID, buf->file_priv);
  1265. return -EINVAL;
  1266. }
  1267. if (buf->pending) {
  1268. DRM_ERROR("sending pending buffer %d\n", indirect->idx);
  1269. return -EINVAL;
  1270. }
  1271. if (indirect->start < buf->used) {
  1272. DRM_ERROR("reusing indirect: start=0x%x actual=0x%x\n",
  1273. indirect->start, buf->used);
  1274. return -EINVAL;
  1275. }
  1276. RING_SPACE_TEST_WITH_RETURN(dev_priv);
  1277. VB_AGE_TEST_WITH_RETURN(dev_priv);
  1278. buf->used = indirect->end;
  1279. buf_priv->discard = indirect->discard;
  1280. #if 0
  1281. /* Wait for the 3D stream to idle before the indirect buffer
  1282. * containing 2D acceleration commands is processed.
  1283. */
  1284. BEGIN_RING(2);
  1285. RADEON_WAIT_UNTIL_3D_IDLE();
  1286. ADVANCE_RING();
  1287. #endif
  1288. /* Dispatch the indirect buffer full of commands from the
  1289. * X server. This is insecure and is thus only available to
  1290. * privileged clients.
  1291. */
  1292. r128_cce_dispatch_indirect(dev, buf, indirect->start, indirect->end);
  1293. COMMIT_RING();
  1294. return 0;
  1295. }
  1296. static int r128_getparam(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1297. {
  1298. drm_r128_private_t *dev_priv = dev->dev_private;
  1299. drm_r128_getparam_t *param = data;
  1300. int value;
  1301. if (!dev_priv) {
  1302. DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
  1303. return -EINVAL;
  1304. }
  1305. DRM_DEBUG("pid=%d\n", DRM_CURRENTPID);
  1306. switch (param->param) {
  1307. case R128_PARAM_IRQ_NR:
  1308. value = dev->irq;
  1309. break;
  1310. default:
  1311. return -EINVAL;
  1312. }
  1313. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  1314. DRM_ERROR("copy_to_user\n");
  1315. return -EFAULT;
  1316. }
  1317. return 0;
  1318. }
  1319. void r128_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1320. {
  1321. if (dev->dev_private) {
  1322. drm_r128_private_t *dev_priv = dev->dev_private;
  1323. if (dev_priv->page_flipping) {
  1324. r128_do_cleanup_pageflip(dev);
  1325. }
  1326. }
  1327. }
  1328. void r128_driver_lastclose(struct drm_device * dev)
  1329. {
  1330. r128_do_cleanup_cce(dev);
  1331. }
  1332. struct drm_ioctl_desc r128_ioctls[] = {
  1333. DRM_IOCTL_DEF(DRM_R128_INIT, r128_cce_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1334. DRM_IOCTL_DEF(DRM_R128_CCE_START, r128_cce_start, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1335. DRM_IOCTL_DEF(DRM_R128_CCE_STOP, r128_cce_stop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1336. DRM_IOCTL_DEF(DRM_R128_CCE_RESET, r128_cce_reset, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1337. DRM_IOCTL_DEF(DRM_R128_CCE_IDLE, r128_cce_idle, DRM_AUTH),
  1338. DRM_IOCTL_DEF(DRM_R128_RESET, r128_engine_reset, DRM_AUTH),
  1339. DRM_IOCTL_DEF(DRM_R128_FULLSCREEN, r128_fullscreen, DRM_AUTH),
  1340. DRM_IOCTL_DEF(DRM_R128_SWAP, r128_cce_swap, DRM_AUTH),
  1341. DRM_IOCTL_DEF(DRM_R128_FLIP, r128_cce_flip, DRM_AUTH),
  1342. DRM_IOCTL_DEF(DRM_R128_CLEAR, r128_cce_clear, DRM_AUTH),
  1343. DRM_IOCTL_DEF(DRM_R128_VERTEX, r128_cce_vertex, DRM_AUTH),
  1344. DRM_IOCTL_DEF(DRM_R128_INDICES, r128_cce_indices, DRM_AUTH),
  1345. DRM_IOCTL_DEF(DRM_R128_BLIT, r128_cce_blit, DRM_AUTH),
  1346. DRM_IOCTL_DEF(DRM_R128_DEPTH, r128_cce_depth, DRM_AUTH),
  1347. DRM_IOCTL_DEF(DRM_R128_STIPPLE, r128_cce_stipple, DRM_AUTH),
  1348. DRM_IOCTL_DEF(DRM_R128_INDIRECT, r128_cce_indirect, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1349. DRM_IOCTL_DEF(DRM_R128_GETPARAM, r128_getparam, DRM_AUTH),
  1350. };
  1351. int r128_max_ioctl = DRM_ARRAY_SIZE(r128_ioctls);