amd-k7-agp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * AMD K7 AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/agp_backend.h>
  8. #include <linux/gfp.h>
  9. #include <linux/page-flags.h>
  10. #include <linux/mm.h>
  11. #include "agp.h"
  12. #define AMD_MMBASE 0x14
  13. #define AMD_APSIZE 0xac
  14. #define AMD_MODECNTL 0xb0
  15. #define AMD_MODECNTL2 0xb2
  16. #define AMD_GARTENABLE 0x02 /* In mmio region (16-bit register) */
  17. #define AMD_ATTBASE 0x04 /* In mmio region (32-bit register) */
  18. #define AMD_TLBFLUSH 0x0c /* In mmio region (32-bit register) */
  19. #define AMD_CACHEENTRY 0x10 /* In mmio region (32-bit register) */
  20. static struct pci_device_id agp_amdk7_pci_table[];
  21. struct amd_page_map {
  22. unsigned long *real;
  23. unsigned long __iomem *remapped;
  24. };
  25. static struct _amd_irongate_private {
  26. volatile u8 __iomem *registers;
  27. struct amd_page_map **gatt_pages;
  28. int num_tables;
  29. } amd_irongate_private;
  30. static int amd_create_page_map(struct amd_page_map *page_map)
  31. {
  32. int i;
  33. page_map->real = (unsigned long *) __get_free_page(GFP_KERNEL);
  34. if (page_map->real == NULL)
  35. return -ENOMEM;
  36. SetPageReserved(virt_to_page(page_map->real));
  37. global_cache_flush();
  38. page_map->remapped = ioremap_nocache(virt_to_gart(page_map->real),
  39. PAGE_SIZE);
  40. if (page_map->remapped == NULL) {
  41. ClearPageReserved(virt_to_page(page_map->real));
  42. free_page((unsigned long) page_map->real);
  43. page_map->real = NULL;
  44. return -ENOMEM;
  45. }
  46. global_cache_flush();
  47. for (i = 0; i < PAGE_SIZE / sizeof(unsigned long); i++) {
  48. writel(agp_bridge->scratch_page, page_map->remapped+i);
  49. readl(page_map->remapped+i); /* PCI Posting. */
  50. }
  51. return 0;
  52. }
  53. static void amd_free_page_map(struct amd_page_map *page_map)
  54. {
  55. iounmap(page_map->remapped);
  56. ClearPageReserved(virt_to_page(page_map->real));
  57. free_page((unsigned long) page_map->real);
  58. }
  59. static void amd_free_gatt_pages(void)
  60. {
  61. int i;
  62. struct amd_page_map **tables;
  63. struct amd_page_map *entry;
  64. tables = amd_irongate_private.gatt_pages;
  65. for (i = 0; i < amd_irongate_private.num_tables; i++) {
  66. entry = tables[i];
  67. if (entry != NULL) {
  68. if (entry->real != NULL)
  69. amd_free_page_map(entry);
  70. kfree(entry);
  71. }
  72. }
  73. kfree(tables);
  74. amd_irongate_private.gatt_pages = NULL;
  75. }
  76. static int amd_create_gatt_pages(int nr_tables)
  77. {
  78. struct amd_page_map **tables;
  79. struct amd_page_map *entry;
  80. int retval = 0;
  81. int i;
  82. tables = kzalloc((nr_tables + 1) * sizeof(struct amd_page_map *),GFP_KERNEL);
  83. if (tables == NULL)
  84. return -ENOMEM;
  85. for (i = 0; i < nr_tables; i++) {
  86. entry = kzalloc(sizeof(struct amd_page_map), GFP_KERNEL);
  87. tables[i] = entry;
  88. if (entry == NULL) {
  89. retval = -ENOMEM;
  90. break;
  91. }
  92. retval = amd_create_page_map(entry);
  93. if (retval != 0)
  94. break;
  95. }
  96. amd_irongate_private.num_tables = i;
  97. amd_irongate_private.gatt_pages = tables;
  98. if (retval != 0)
  99. amd_free_gatt_pages();
  100. return retval;
  101. }
  102. /* Since we don't need contiguous memory we just try
  103. * to get the gatt table once
  104. */
  105. #define GET_PAGE_DIR_OFF(addr) (addr >> 22)
  106. #define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
  107. GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
  108. #define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
  109. #define GET_GATT(addr) (amd_irongate_private.gatt_pages[\
  110. GET_PAGE_DIR_IDX(addr)]->remapped)
  111. static int amd_create_gatt_table(struct agp_bridge_data *bridge)
  112. {
  113. struct aper_size_info_lvl2 *value;
  114. struct amd_page_map page_dir;
  115. unsigned long addr;
  116. int retval;
  117. u32 temp;
  118. int i;
  119. value = A_SIZE_LVL2(agp_bridge->current_size);
  120. retval = amd_create_page_map(&page_dir);
  121. if (retval != 0)
  122. return retval;
  123. retval = amd_create_gatt_pages(value->num_entries / 1024);
  124. if (retval != 0) {
  125. amd_free_page_map(&page_dir);
  126. return retval;
  127. }
  128. agp_bridge->gatt_table_real = (u32 *)page_dir.real;
  129. agp_bridge->gatt_table = (u32 __iomem *)page_dir.remapped;
  130. agp_bridge->gatt_bus_addr = virt_to_gart(page_dir.real);
  131. /* Get the address for the gart region.
  132. * This is a bus address even on the alpha, b/c its
  133. * used to program the agp master not the cpu
  134. */
  135. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  136. addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  137. agp_bridge->gart_bus_addr = addr;
  138. /* Calculate the agp offset */
  139. for (i = 0; i < value->num_entries / 1024; i++, addr += 0x00400000) {
  140. writel(virt_to_gart(amd_irongate_private.gatt_pages[i]->real) | 1,
  141. page_dir.remapped+GET_PAGE_DIR_OFF(addr));
  142. readl(page_dir.remapped+GET_PAGE_DIR_OFF(addr)); /* PCI Posting. */
  143. }
  144. return 0;
  145. }
  146. static int amd_free_gatt_table(struct agp_bridge_data *bridge)
  147. {
  148. struct amd_page_map page_dir;
  149. page_dir.real = (unsigned long *)agp_bridge->gatt_table_real;
  150. page_dir.remapped = (unsigned long __iomem *)agp_bridge->gatt_table;
  151. amd_free_gatt_pages();
  152. amd_free_page_map(&page_dir);
  153. return 0;
  154. }
  155. static int amd_irongate_fetch_size(void)
  156. {
  157. int i;
  158. u32 temp;
  159. struct aper_size_info_lvl2 *values;
  160. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  161. temp = (temp & 0x0000000e);
  162. values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
  163. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  164. if (temp == values[i].size_value) {
  165. agp_bridge->previous_size =
  166. agp_bridge->current_size = (void *) (values + i);
  167. agp_bridge->aperture_size_idx = i;
  168. return values[i].size;
  169. }
  170. }
  171. return 0;
  172. }
  173. static int amd_irongate_configure(void)
  174. {
  175. struct aper_size_info_lvl2 *current_size;
  176. u32 temp;
  177. u16 enable_reg;
  178. current_size = A_SIZE_LVL2(agp_bridge->current_size);
  179. /* Get the memory mapped registers */
  180. pci_read_config_dword(agp_bridge->dev, AMD_MMBASE, &temp);
  181. temp = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  182. amd_irongate_private.registers = (volatile u8 __iomem *) ioremap(temp, 4096);
  183. if (!amd_irongate_private.registers)
  184. return -ENOMEM;
  185. /* Write out the address of the gatt table */
  186. writel(agp_bridge->gatt_bus_addr, amd_irongate_private.registers+AMD_ATTBASE);
  187. readl(amd_irongate_private.registers+AMD_ATTBASE); /* PCI Posting. */
  188. /* Write the Sync register */
  189. pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL, 0x80);
  190. /* Set indexing mode */
  191. pci_write_config_byte(agp_bridge->dev, AMD_MODECNTL2, 0x00);
  192. /* Write the enable register */
  193. enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
  194. enable_reg = (enable_reg | 0x0004);
  195. writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
  196. readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
  197. /* Write out the size register */
  198. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  199. temp = (((temp & ~(0x0000000e)) | current_size->size_value) | 1);
  200. pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
  201. /* Flush the tlb */
  202. writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
  203. readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting.*/
  204. return 0;
  205. }
  206. static void amd_irongate_cleanup(void)
  207. {
  208. struct aper_size_info_lvl2 *previous_size;
  209. u32 temp;
  210. u16 enable_reg;
  211. previous_size = A_SIZE_LVL2(agp_bridge->previous_size);
  212. enable_reg = readw(amd_irongate_private.registers+AMD_GARTENABLE);
  213. enable_reg = (enable_reg & ~(0x0004));
  214. writew(enable_reg, amd_irongate_private.registers+AMD_GARTENABLE);
  215. readw(amd_irongate_private.registers+AMD_GARTENABLE); /* PCI Posting. */
  216. /* Write back the previous size and disable gart translation */
  217. pci_read_config_dword(agp_bridge->dev, AMD_APSIZE, &temp);
  218. temp = ((temp & ~(0x0000000f)) | previous_size->size_value);
  219. pci_write_config_dword(agp_bridge->dev, AMD_APSIZE, temp);
  220. iounmap((void __iomem *) amd_irongate_private.registers);
  221. }
  222. /*
  223. * This routine could be implemented by taking the addresses
  224. * written to the GATT, and flushing them individually. However
  225. * currently it just flushes the whole table. Which is probably
  226. * more efficent, since agp_memory blocks can be a large number of
  227. * entries.
  228. */
  229. static void amd_irongate_tlbflush(struct agp_memory *temp)
  230. {
  231. writel(1, amd_irongate_private.registers+AMD_TLBFLUSH);
  232. readl(amd_irongate_private.registers+AMD_TLBFLUSH); /* PCI Posting. */
  233. }
  234. static int amd_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  235. {
  236. int i, j, num_entries;
  237. unsigned long __iomem *cur_gatt;
  238. unsigned long addr;
  239. num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
  240. if (type != 0 || mem->type != 0)
  241. return -EINVAL;
  242. if ((pg_start + mem->page_count) > num_entries)
  243. return -EINVAL;
  244. j = pg_start;
  245. while (j < (pg_start + mem->page_count)) {
  246. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  247. cur_gatt = GET_GATT(addr);
  248. if (!PGE_EMPTY(agp_bridge, readl(cur_gatt+GET_GATT_OFF(addr))))
  249. return -EBUSY;
  250. j++;
  251. }
  252. if (mem->is_flushed == FALSE) {
  253. global_cache_flush();
  254. mem->is_flushed = TRUE;
  255. }
  256. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  257. addr = (j * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  258. cur_gatt = GET_GATT(addr);
  259. writel(agp_generic_mask_memory(agp_bridge,
  260. mem->memory[i], mem->type), cur_gatt+GET_GATT_OFF(addr));
  261. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  262. }
  263. amd_irongate_tlbflush(mem);
  264. return 0;
  265. }
  266. static int amd_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
  267. {
  268. int i;
  269. unsigned long __iomem *cur_gatt;
  270. unsigned long addr;
  271. if (type != 0 || mem->type != 0)
  272. return -EINVAL;
  273. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  274. addr = (i * PAGE_SIZE) + agp_bridge->gart_bus_addr;
  275. cur_gatt = GET_GATT(addr);
  276. writel(agp_bridge->scratch_page, cur_gatt+GET_GATT_OFF(addr));
  277. readl(cur_gatt+GET_GATT_OFF(addr)); /* PCI Posting. */
  278. }
  279. amd_irongate_tlbflush(mem);
  280. return 0;
  281. }
  282. static const struct aper_size_info_lvl2 amd_irongate_sizes[7] =
  283. {
  284. {2048, 524288, 0x0000000c},
  285. {1024, 262144, 0x0000000a},
  286. {512, 131072, 0x00000008},
  287. {256, 65536, 0x00000006},
  288. {128, 32768, 0x00000004},
  289. {64, 16384, 0x00000002},
  290. {32, 8192, 0x00000000}
  291. };
  292. static const struct gatt_mask amd_irongate_masks[] =
  293. {
  294. {.mask = 1, .type = 0}
  295. };
  296. static const struct agp_bridge_driver amd_irongate_driver = {
  297. .owner = THIS_MODULE,
  298. .aperture_sizes = amd_irongate_sizes,
  299. .size_type = LVL2_APER_SIZE,
  300. .num_aperture_sizes = 7,
  301. .configure = amd_irongate_configure,
  302. .fetch_size = amd_irongate_fetch_size,
  303. .cleanup = amd_irongate_cleanup,
  304. .tlb_flush = amd_irongate_tlbflush,
  305. .mask_memory = agp_generic_mask_memory,
  306. .masks = amd_irongate_masks,
  307. .agp_enable = agp_generic_enable,
  308. .cache_flush = global_cache_flush,
  309. .create_gatt_table = amd_create_gatt_table,
  310. .free_gatt_table = amd_free_gatt_table,
  311. .insert_memory = amd_insert_memory,
  312. .remove_memory = amd_remove_memory,
  313. .alloc_by_type = agp_generic_alloc_by_type,
  314. .free_by_type = agp_generic_free_by_type,
  315. .agp_alloc_page = agp_generic_alloc_page,
  316. .agp_destroy_page = agp_generic_destroy_page,
  317. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  318. };
  319. static struct agp_device_ids amd_agp_device_ids[] __devinitdata =
  320. {
  321. {
  322. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_7006,
  323. .chipset_name = "Irongate",
  324. },
  325. {
  326. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700E,
  327. .chipset_name = "761",
  328. },
  329. {
  330. .device_id = PCI_DEVICE_ID_AMD_FE_GATE_700C,
  331. .chipset_name = "760MP",
  332. },
  333. { }, /* dummy final entry, always present */
  334. };
  335. static int __devinit agp_amdk7_probe(struct pci_dev *pdev,
  336. const struct pci_device_id *ent)
  337. {
  338. struct agp_bridge_data *bridge;
  339. u8 cap_ptr;
  340. int j;
  341. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  342. if (!cap_ptr)
  343. return -ENODEV;
  344. j = ent - agp_amdk7_pci_table;
  345. printk(KERN_INFO PFX "Detected AMD %s chipset\n",
  346. amd_agp_device_ids[j].chipset_name);
  347. bridge = agp_alloc_bridge();
  348. if (!bridge)
  349. return -ENOMEM;
  350. bridge->driver = &amd_irongate_driver;
  351. bridge->dev_private_data = &amd_irongate_private,
  352. bridge->dev = pdev;
  353. bridge->capndx = cap_ptr;
  354. /* 751 Errata (22564_B-1.PDF)
  355. erratum 20: strobe glitch with Nvidia NV10 GeForce cards.
  356. system controller may experience noise due to strong drive strengths
  357. */
  358. if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_7006) {
  359. u8 cap_ptr=0;
  360. struct pci_dev *gfxcard=NULL;
  361. while (!cap_ptr) {
  362. gfxcard = pci_get_class(PCI_CLASS_DISPLAY_VGA<<8, gfxcard);
  363. if (!gfxcard) {
  364. printk (KERN_INFO PFX "Couldn't find an AGP VGA controller.\n");
  365. return -ENODEV;
  366. }
  367. cap_ptr = pci_find_capability(gfxcard, PCI_CAP_ID_AGP);
  368. if (!cap_ptr) {
  369. pci_dev_put(gfxcard);
  370. continue;
  371. }
  372. }
  373. /* With so many variants of NVidia cards, it's simpler just
  374. to blacklist them all, and then whitelist them as needed
  375. (if necessary at all). */
  376. if (gfxcard->vendor == PCI_VENDOR_ID_NVIDIA) {
  377. agp_bridge->flags |= AGP_ERRATA_1X;
  378. printk (KERN_INFO PFX "AMD 751 chipset with NVidia GeForce detected. Forcing to 1X due to errata.\n");
  379. }
  380. pci_dev_put(gfxcard);
  381. }
  382. /* 761 Errata (23613_F.pdf)
  383. * Revisions B0/B1 were a disaster.
  384. * erratum 44: SYSCLK/AGPCLK skew causes 2X failures -- Force mode to 1X
  385. * erratum 45: Timing problem prevents fast writes -- Disable fast write.
  386. * erratum 46: Setup violation on AGP SBA pins - Disable side band addressing.
  387. * With this lot disabled, we should prevent lockups. */
  388. if (agp_bridge->dev->device == PCI_DEVICE_ID_AMD_FE_GATE_700E) {
  389. if (pdev->revision == 0x10 || pdev->revision == 0x11) {
  390. agp_bridge->flags = AGP_ERRATA_FASTWRITES;
  391. agp_bridge->flags |= AGP_ERRATA_SBA;
  392. agp_bridge->flags |= AGP_ERRATA_1X;
  393. printk (KERN_INFO PFX "AMD 761 chipset with errata detected - disabling AGP fast writes & SBA and forcing to 1X.\n");
  394. }
  395. }
  396. /* Fill in the mode register */
  397. pci_read_config_dword(pdev,
  398. bridge->capndx+PCI_AGP_STATUS,
  399. &bridge->mode);
  400. pci_set_drvdata(pdev, bridge);
  401. return agp_add_bridge(bridge);
  402. }
  403. static void __devexit agp_amdk7_remove(struct pci_dev *pdev)
  404. {
  405. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  406. agp_remove_bridge(bridge);
  407. agp_put_bridge(bridge);
  408. }
  409. /* must be the same order as name table above */
  410. static struct pci_device_id agp_amdk7_pci_table[] = {
  411. {
  412. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  413. .class_mask = ~0,
  414. .vendor = PCI_VENDOR_ID_AMD,
  415. .device = PCI_DEVICE_ID_AMD_FE_GATE_7006,
  416. .subvendor = PCI_ANY_ID,
  417. .subdevice = PCI_ANY_ID,
  418. },
  419. {
  420. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  421. .class_mask = ~0,
  422. .vendor = PCI_VENDOR_ID_AMD,
  423. .device = PCI_DEVICE_ID_AMD_FE_GATE_700E,
  424. .subvendor = PCI_ANY_ID,
  425. .subdevice = PCI_ANY_ID,
  426. },
  427. {
  428. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  429. .class_mask = ~0,
  430. .vendor = PCI_VENDOR_ID_AMD,
  431. .device = PCI_DEVICE_ID_AMD_FE_GATE_700C,
  432. .subvendor = PCI_ANY_ID,
  433. .subdevice = PCI_ANY_ID,
  434. },
  435. { }
  436. };
  437. MODULE_DEVICE_TABLE(pci, agp_amdk7_pci_table);
  438. static struct pci_driver agp_amdk7_pci_driver = {
  439. .name = "agpgart-amdk7",
  440. .id_table = agp_amdk7_pci_table,
  441. .probe = agp_amdk7_probe,
  442. .remove = agp_amdk7_remove,
  443. };
  444. static int __init agp_amdk7_init(void)
  445. {
  446. if (agp_off)
  447. return -EINVAL;
  448. return pci_register_driver(&agp_amdk7_pci_driver);
  449. }
  450. static void __exit agp_amdk7_cleanup(void)
  451. {
  452. pci_unregister_driver(&agp_amdk7_pci_driver);
  453. }
  454. module_init(agp_amdk7_init);
  455. module_exit(agp_amdk7_cleanup);
  456. MODULE_LICENSE("GPL and additional rights");