sata_sil24.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /*
  60. * Global controller registers (128 bytes @ BAR0)
  61. */
  62. /* 32 bit regs */
  63. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  64. HOST_CTRL = 0x40,
  65. HOST_IRQ_STAT = 0x44,
  66. HOST_PHY_CFG = 0x48,
  67. HOST_BIST_CTRL = 0x50,
  68. HOST_BIST_PTRN = 0x54,
  69. HOST_BIST_STAT = 0x58,
  70. HOST_MEM_BIST_STAT = 0x5c,
  71. HOST_FLASH_CMD = 0x70,
  72. /* 8 bit regs */
  73. HOST_FLASH_DATA = 0x74,
  74. HOST_TRANSITION_DETECT = 0x75,
  75. HOST_GPIO_CTRL = 0x76,
  76. HOST_I2C_ADDR = 0x78, /* 32 bit */
  77. HOST_I2C_DATA = 0x7c,
  78. HOST_I2C_XFER_CNT = 0x7e,
  79. HOST_I2C_CTRL = 0x7f,
  80. /* HOST_SLOT_STAT bits */
  81. HOST_SSTAT_ATTN = (1 << 31),
  82. /* HOST_CTRL bits */
  83. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  84. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  85. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  86. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  87. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  88. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  89. /*
  90. * Port registers
  91. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  92. */
  93. PORT_REGS_SIZE = 0x2000,
  94. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  95. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  96. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  97. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  98. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  99. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  100. /* 32 bit regs */
  101. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  102. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  103. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  104. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  105. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  106. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  107. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  108. PORT_CMD_ERR = 0x1024, /* command error number */
  109. PORT_FIS_CFG = 0x1028,
  110. PORT_FIFO_THRES = 0x102c,
  111. /* 16 bit regs */
  112. PORT_DECODE_ERR_CNT = 0x1040,
  113. PORT_DECODE_ERR_THRESH = 0x1042,
  114. PORT_CRC_ERR_CNT = 0x1044,
  115. PORT_CRC_ERR_THRESH = 0x1046,
  116. PORT_HSHK_ERR_CNT = 0x1048,
  117. PORT_HSHK_ERR_THRESH = 0x104a,
  118. /* 32 bit regs */
  119. PORT_PHY_CFG = 0x1050,
  120. PORT_SLOT_STAT = 0x1800,
  121. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  122. PORT_CONTEXT = 0x1e04,
  123. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  124. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  125. PORT_SCONTROL = 0x1f00,
  126. PORT_SSTATUS = 0x1f04,
  127. PORT_SERROR = 0x1f08,
  128. PORT_SACTIVE = 0x1f0c,
  129. /* PORT_CTRL_STAT bits */
  130. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  131. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  132. PORT_CS_INIT = (1 << 2), /* port initialize */
  133. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  134. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  135. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  136. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  137. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  138. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  139. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  140. /* bits[11:0] are masked */
  141. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  142. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  143. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  144. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  145. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  146. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  147. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  148. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  149. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  150. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  151. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  152. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  153. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  154. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  155. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  156. /* bits[27:16] are unmasked (raw) */
  157. PORT_IRQ_RAW_SHIFT = 16,
  158. PORT_IRQ_MASKED_MASK = 0x7ff,
  159. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  160. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  161. PORT_IRQ_STEER_SHIFT = 30,
  162. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  163. /* PORT_CMD_ERR constants */
  164. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  165. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  166. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  167. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  168. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  169. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  170. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  171. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  172. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  173. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  174. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  175. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  176. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  177. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  178. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  179. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  180. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  181. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  182. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  183. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  184. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  185. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  186. /* bits of PRB control field */
  187. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  188. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  189. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  190. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  191. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  192. /* PRB protocol field */
  193. PRB_PROT_PACKET = (1 << 0),
  194. PRB_PROT_TCQ = (1 << 1),
  195. PRB_PROT_NCQ = (1 << 2),
  196. PRB_PROT_READ = (1 << 3),
  197. PRB_PROT_WRITE = (1 << 4),
  198. PRB_PROT_TRANSPARENT = (1 << 5),
  199. /*
  200. * Other constants
  201. */
  202. SGE_TRM = (1 << 31), /* Last SGE in chain */
  203. SGE_LNK = (1 << 30), /* linked list
  204. Points to SGT, not SGE */
  205. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  206. data address ignored */
  207. SIL24_MAX_CMDS = 31,
  208. /* board id */
  209. BID_SIL3124 = 0,
  210. BID_SIL3132 = 1,
  211. BID_SIL3131 = 2,
  212. /* host flags */
  213. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  214. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  215. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  216. ATA_FLAG_AN | ATA_FLAG_PMP,
  217. SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
  218. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  219. IRQ_STAT_4PORTS = 0xf,
  220. };
  221. struct sil24_ata_block {
  222. struct sil24_prb prb;
  223. struct sil24_sge sge[LIBATA_MAX_PRD];
  224. };
  225. struct sil24_atapi_block {
  226. struct sil24_prb prb;
  227. u8 cdb[16];
  228. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  229. };
  230. union sil24_cmd_block {
  231. struct sil24_ata_block ata;
  232. struct sil24_atapi_block atapi;
  233. };
  234. static struct sil24_cerr_info {
  235. unsigned int err_mask, action;
  236. const char *desc;
  237. } sil24_cerr_db[] = {
  238. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  239. "device error" },
  240. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  241. "device error via D2H FIS" },
  242. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  243. "device error via SDB FIS" },
  244. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  245. "error in data FIS" },
  246. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  247. "failed to transmit command FIS" },
  248. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  249. "protocol mismatch" },
  250. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  251. "data directon mismatch" },
  252. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  253. "ran out of SGEs while writing" },
  254. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  255. "ran out of SGEs while reading" },
  256. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  257. "invalid data directon for ATAPI CDB" },
  258. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  259. "SGT no on qword boundary" },
  260. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  261. "PCI target abort while fetching SGT" },
  262. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  263. "PCI master abort while fetching SGT" },
  264. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  265. "PCI parity error while fetching SGT" },
  266. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  267. "PRB not on qword boundary" },
  268. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  269. "PCI target abort while fetching PRB" },
  270. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  271. "PCI master abort while fetching PRB" },
  272. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  273. "PCI parity error while fetching PRB" },
  274. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  275. "undefined error while transferring data" },
  276. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  277. "PCI target abort while transferring data" },
  278. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  279. "PCI master abort while transferring data" },
  280. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  281. "PCI parity error while transferring data" },
  282. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  283. "FIS received while sending service FIS" },
  284. };
  285. /*
  286. * ap->private_data
  287. *
  288. * The preview driver always returned 0 for status. We emulate it
  289. * here from the previous interrupt.
  290. */
  291. struct sil24_port_priv {
  292. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  293. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  294. struct ata_taskfile tf; /* Cached taskfile registers */
  295. int do_port_rst;
  296. };
  297. static void sil24_dev_config(struct ata_device *dev);
  298. static u8 sil24_check_status(struct ata_port *ap);
  299. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  300. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  301. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  302. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  303. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  304. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  305. static void sil24_irq_clear(struct ata_port *ap);
  306. static void sil24_pmp_attach(struct ata_port *ap);
  307. static void sil24_pmp_detach(struct ata_port *ap);
  308. static void sil24_freeze(struct ata_port *ap);
  309. static void sil24_thaw(struct ata_port *ap);
  310. static void sil24_error_handler(struct ata_port *ap);
  311. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  312. static int sil24_port_start(struct ata_port *ap);
  313. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  314. #ifdef CONFIG_PM
  315. static int sil24_pci_device_resume(struct pci_dev *pdev);
  316. static int sil24_port_resume(struct ata_port *ap);
  317. #endif
  318. static const struct pci_device_id sil24_pci_tbl[] = {
  319. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  320. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  321. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  322. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  323. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  324. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  325. { } /* terminate list */
  326. };
  327. static struct pci_driver sil24_pci_driver = {
  328. .name = DRV_NAME,
  329. .id_table = sil24_pci_tbl,
  330. .probe = sil24_init_one,
  331. .remove = ata_pci_remove_one,
  332. #ifdef CONFIG_PM
  333. .suspend = ata_pci_device_suspend,
  334. .resume = sil24_pci_device_resume,
  335. #endif
  336. };
  337. static struct scsi_host_template sil24_sht = {
  338. .module = THIS_MODULE,
  339. .name = DRV_NAME,
  340. .ioctl = ata_scsi_ioctl,
  341. .queuecommand = ata_scsi_queuecmd,
  342. .change_queue_depth = ata_scsi_change_queue_depth,
  343. .can_queue = SIL24_MAX_CMDS,
  344. .this_id = ATA_SHT_THIS_ID,
  345. .sg_tablesize = LIBATA_MAX_PRD,
  346. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  347. .emulated = ATA_SHT_EMULATED,
  348. .use_clustering = ATA_SHT_USE_CLUSTERING,
  349. .proc_name = DRV_NAME,
  350. .dma_boundary = ATA_DMA_BOUNDARY,
  351. .slave_configure = ata_scsi_slave_config,
  352. .slave_destroy = ata_scsi_slave_destroy,
  353. .bios_param = ata_std_bios_param,
  354. };
  355. static const struct ata_port_operations sil24_ops = {
  356. .dev_config = sil24_dev_config,
  357. .check_status = sil24_check_status,
  358. .check_altstatus = sil24_check_status,
  359. .dev_select = ata_noop_dev_select,
  360. .tf_read = sil24_tf_read,
  361. .qc_defer = sil24_qc_defer,
  362. .qc_prep = sil24_qc_prep,
  363. .qc_issue = sil24_qc_issue,
  364. .irq_clear = sil24_irq_clear,
  365. .scr_read = sil24_scr_read,
  366. .scr_write = sil24_scr_write,
  367. .pmp_attach = sil24_pmp_attach,
  368. .pmp_detach = sil24_pmp_detach,
  369. .freeze = sil24_freeze,
  370. .thaw = sil24_thaw,
  371. .error_handler = sil24_error_handler,
  372. .post_internal_cmd = sil24_post_internal_cmd,
  373. .port_start = sil24_port_start,
  374. #ifdef CONFIG_PM
  375. .port_resume = sil24_port_resume,
  376. #endif
  377. };
  378. /*
  379. * Use bits 30-31 of port_flags to encode available port numbers.
  380. * Current maxium is 4.
  381. */
  382. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  383. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  384. static const struct ata_port_info sil24_port_info[] = {
  385. /* sil_3124 */
  386. {
  387. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  388. SIL24_FLAG_PCIX_IRQ_WOC,
  389. .link_flags = SIL24_COMMON_LFLAGS,
  390. .pio_mask = 0x1f, /* pio0-4 */
  391. .mwdma_mask = 0x07, /* mwdma0-2 */
  392. .udma_mask = ATA_UDMA5, /* udma0-5 */
  393. .port_ops = &sil24_ops,
  394. },
  395. /* sil_3132 */
  396. {
  397. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  398. .link_flags = SIL24_COMMON_LFLAGS,
  399. .pio_mask = 0x1f, /* pio0-4 */
  400. .mwdma_mask = 0x07, /* mwdma0-2 */
  401. .udma_mask = ATA_UDMA5, /* udma0-5 */
  402. .port_ops = &sil24_ops,
  403. },
  404. /* sil_3131/sil_3531 */
  405. {
  406. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  407. .link_flags = SIL24_COMMON_LFLAGS,
  408. .pio_mask = 0x1f, /* pio0-4 */
  409. .mwdma_mask = 0x07, /* mwdma0-2 */
  410. .udma_mask = ATA_UDMA5, /* udma0-5 */
  411. .port_ops = &sil24_ops,
  412. },
  413. };
  414. static int sil24_tag(int tag)
  415. {
  416. if (unlikely(ata_tag_internal(tag)))
  417. return 0;
  418. return tag;
  419. }
  420. static void sil24_dev_config(struct ata_device *dev)
  421. {
  422. void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
  423. if (dev->cdb_len == 16)
  424. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  425. else
  426. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  427. }
  428. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  429. {
  430. void __iomem *port = ap->ioaddr.cmd_addr;
  431. struct sil24_prb __iomem *prb;
  432. u8 fis[6 * 4];
  433. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  434. memcpy_fromio(fis, prb->fis, sizeof(fis));
  435. ata_tf_from_fis(fis, tf);
  436. }
  437. static u8 sil24_check_status(struct ata_port *ap)
  438. {
  439. struct sil24_port_priv *pp = ap->private_data;
  440. return pp->tf.command;
  441. }
  442. static int sil24_scr_map[] = {
  443. [SCR_CONTROL] = 0,
  444. [SCR_STATUS] = 1,
  445. [SCR_ERROR] = 2,
  446. [SCR_ACTIVE] = 3,
  447. };
  448. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  449. {
  450. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  451. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  452. void __iomem *addr;
  453. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  454. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  455. return 0;
  456. }
  457. return -EINVAL;
  458. }
  459. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  460. {
  461. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  462. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  463. void __iomem *addr;
  464. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  465. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  466. return 0;
  467. }
  468. return -EINVAL;
  469. }
  470. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  471. {
  472. struct sil24_port_priv *pp = ap->private_data;
  473. *tf = pp->tf;
  474. }
  475. static void sil24_config_port(struct ata_port *ap)
  476. {
  477. void __iomem *port = ap->ioaddr.cmd_addr;
  478. /* configure IRQ WoC */
  479. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  480. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  481. else
  482. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  483. /* zero error counters. */
  484. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  485. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  486. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  487. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  488. writel(0x0000, port + PORT_CRC_ERR_CNT);
  489. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  490. /* always use 64bit activation */
  491. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  492. /* clear port multiplier enable and resume bits */
  493. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  494. }
  495. static void sil24_config_pmp(struct ata_port *ap, int attached)
  496. {
  497. void __iomem *port = ap->ioaddr.cmd_addr;
  498. if (attached)
  499. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  500. else
  501. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  502. }
  503. static void sil24_clear_pmp(struct ata_port *ap)
  504. {
  505. void __iomem *port = ap->ioaddr.cmd_addr;
  506. int i;
  507. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  508. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  509. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  510. writel(0, pmp_base + PORT_PMP_STATUS);
  511. writel(0, pmp_base + PORT_PMP_QACTIVE);
  512. }
  513. }
  514. static int sil24_init_port(struct ata_port *ap)
  515. {
  516. void __iomem *port = ap->ioaddr.cmd_addr;
  517. struct sil24_port_priv *pp = ap->private_data;
  518. u32 tmp;
  519. /* clear PMP error status */
  520. if (ap->nr_pmp_links)
  521. sil24_clear_pmp(ap);
  522. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  523. ata_wait_register(port + PORT_CTRL_STAT,
  524. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  525. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  526. PORT_CS_RDY, 0, 10, 100);
  527. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  528. pp->do_port_rst = 1;
  529. ap->link.eh_context.i.action |= ATA_EH_HARDRESET;
  530. return -EIO;
  531. }
  532. return 0;
  533. }
  534. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  535. const struct ata_taskfile *tf,
  536. int is_cmd, u32 ctrl,
  537. unsigned long timeout_msec)
  538. {
  539. void __iomem *port = ap->ioaddr.cmd_addr;
  540. struct sil24_port_priv *pp = ap->private_data;
  541. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  542. dma_addr_t paddr = pp->cmd_block_dma;
  543. u32 irq_enabled, irq_mask, irq_stat;
  544. int rc;
  545. prb->ctrl = cpu_to_le16(ctrl);
  546. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  547. /* temporarily plug completion and error interrupts */
  548. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  549. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  550. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  551. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  552. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  553. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  554. 10, timeout_msec);
  555. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  556. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  557. if (irq_stat & PORT_IRQ_COMPLETE)
  558. rc = 0;
  559. else {
  560. /* force port into known state */
  561. sil24_init_port(ap);
  562. if (irq_stat & PORT_IRQ_ERROR)
  563. rc = -EIO;
  564. else
  565. rc = -EBUSY;
  566. }
  567. /* restore IRQ enabled */
  568. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  569. return rc;
  570. }
  571. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  572. int pmp, unsigned long deadline)
  573. {
  574. struct ata_port *ap = link->ap;
  575. unsigned long timeout_msec = 0;
  576. struct ata_taskfile tf;
  577. const char *reason;
  578. int rc;
  579. DPRINTK("ENTER\n");
  580. if (ata_link_offline(link)) {
  581. DPRINTK("PHY reports no device\n");
  582. *class = ATA_DEV_NONE;
  583. goto out;
  584. }
  585. /* put the port into known state */
  586. if (sil24_init_port(ap)) {
  587. reason ="port not ready";
  588. goto err;
  589. }
  590. /* do SRST */
  591. if (time_after(deadline, jiffies))
  592. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  593. ata_tf_init(link->device, &tf); /* doesn't really matter */
  594. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  595. timeout_msec);
  596. if (rc == -EBUSY) {
  597. reason = "timeout";
  598. goto err;
  599. } else if (rc) {
  600. reason = "SRST command error";
  601. goto err;
  602. }
  603. sil24_read_tf(ap, 0, &tf);
  604. *class = ata_dev_classify(&tf);
  605. if (*class == ATA_DEV_UNKNOWN)
  606. *class = ATA_DEV_NONE;
  607. out:
  608. DPRINTK("EXIT, class=%u\n", *class);
  609. return 0;
  610. err:
  611. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  612. return -EIO;
  613. }
  614. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  615. unsigned long deadline)
  616. {
  617. return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
  618. }
  619. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  620. unsigned long deadline)
  621. {
  622. struct ata_port *ap = link->ap;
  623. void __iomem *port = ap->ioaddr.cmd_addr;
  624. struct sil24_port_priv *pp = ap->private_data;
  625. int did_port_rst = 0;
  626. const char *reason;
  627. int tout_msec, rc;
  628. u32 tmp;
  629. retry:
  630. /* Sometimes, DEV_RST is not enough to recover the controller.
  631. * This happens often after PM DMA CS errata.
  632. */
  633. if (pp->do_port_rst) {
  634. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  635. "state, performing PORT_RST\n");
  636. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  637. msleep(10);
  638. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  639. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  640. 10, 5000);
  641. /* restore port configuration */
  642. sil24_config_port(ap);
  643. sil24_config_pmp(ap, ap->nr_pmp_links);
  644. pp->do_port_rst = 0;
  645. did_port_rst = 1;
  646. }
  647. /* sil24 does the right thing(tm) without any protection */
  648. sata_set_spd(link);
  649. tout_msec = 100;
  650. if (ata_link_online(link))
  651. tout_msec = 5000;
  652. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  653. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  654. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  655. /* SStatus oscillates between zero and valid status after
  656. * DEV_RST, debounce it.
  657. */
  658. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  659. if (rc) {
  660. reason = "PHY debouncing failed";
  661. goto err;
  662. }
  663. if (tmp & PORT_CS_DEV_RST) {
  664. if (ata_link_offline(link))
  665. return 0;
  666. reason = "link not ready";
  667. goto err;
  668. }
  669. /* Sil24 doesn't store signature FIS after hardreset, so we
  670. * can't wait for BSY to clear. Some devices take a long time
  671. * to get ready and those devices will choke if we don't wait
  672. * for BSY clearance here. Tell libata to perform follow-up
  673. * softreset.
  674. */
  675. return -EAGAIN;
  676. err:
  677. if (!did_port_rst) {
  678. pp->do_port_rst = 1;
  679. goto retry;
  680. }
  681. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  682. return -EIO;
  683. }
  684. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  685. struct sil24_sge *sge)
  686. {
  687. struct scatterlist *sg;
  688. struct sil24_sge *last_sge = NULL;
  689. ata_for_each_sg(sg, qc) {
  690. sge->addr = cpu_to_le64(sg_dma_address(sg));
  691. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  692. sge->flags = 0;
  693. last_sge = sge;
  694. sge++;
  695. }
  696. if (likely(last_sge))
  697. last_sge->flags = cpu_to_le32(SGE_TRM);
  698. }
  699. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  700. {
  701. struct ata_link *link = qc->dev->link;
  702. struct ata_port *ap = link->ap;
  703. u8 prot = qc->tf.protocol;
  704. int is_atapi = (prot == ATA_PROT_ATAPI ||
  705. prot == ATA_PROT_ATAPI_NODATA ||
  706. prot == ATA_PROT_ATAPI_DMA);
  707. /* ATAPI commands completing with CHECK_SENSE cause various
  708. * weird problems if other commands are active. PMP DMA CS
  709. * errata doesn't cover all and HSM violation occurs even with
  710. * only one other device active. Always run an ATAPI command
  711. * by itself.
  712. */
  713. if (unlikely(ap->excl_link)) {
  714. if (link == ap->excl_link) {
  715. if (ap->nr_active_links)
  716. return ATA_DEFER_PORT;
  717. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  718. } else
  719. return ATA_DEFER_PORT;
  720. } else if (unlikely(is_atapi)) {
  721. ap->excl_link = link;
  722. if (ap->nr_active_links)
  723. return ATA_DEFER_PORT;
  724. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  725. }
  726. return ata_std_qc_defer(qc);
  727. }
  728. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  729. {
  730. struct ata_port *ap = qc->ap;
  731. struct sil24_port_priv *pp = ap->private_data;
  732. union sil24_cmd_block *cb;
  733. struct sil24_prb *prb;
  734. struct sil24_sge *sge;
  735. u16 ctrl = 0;
  736. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  737. switch (qc->tf.protocol) {
  738. case ATA_PROT_PIO:
  739. case ATA_PROT_DMA:
  740. case ATA_PROT_NCQ:
  741. case ATA_PROT_NODATA:
  742. prb = &cb->ata.prb;
  743. sge = cb->ata.sge;
  744. break;
  745. case ATA_PROT_ATAPI:
  746. case ATA_PROT_ATAPI_DMA:
  747. case ATA_PROT_ATAPI_NODATA:
  748. prb = &cb->atapi.prb;
  749. sge = cb->atapi.sge;
  750. memset(cb->atapi.cdb, 0, 32);
  751. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  752. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  753. if (qc->tf.flags & ATA_TFLAG_WRITE)
  754. ctrl = PRB_CTRL_PACKET_WRITE;
  755. else
  756. ctrl = PRB_CTRL_PACKET_READ;
  757. }
  758. break;
  759. default:
  760. prb = NULL; /* shut up, gcc */
  761. sge = NULL;
  762. BUG();
  763. }
  764. prb->ctrl = cpu_to_le16(ctrl);
  765. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  766. if (qc->flags & ATA_QCFLAG_DMAMAP)
  767. sil24_fill_sg(qc, sge);
  768. }
  769. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  770. {
  771. struct ata_port *ap = qc->ap;
  772. struct sil24_port_priv *pp = ap->private_data;
  773. void __iomem *port = ap->ioaddr.cmd_addr;
  774. unsigned int tag = sil24_tag(qc->tag);
  775. dma_addr_t paddr;
  776. void __iomem *activate;
  777. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  778. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  779. writel((u32)paddr, activate);
  780. writel((u64)paddr >> 32, activate + 4);
  781. return 0;
  782. }
  783. static void sil24_irq_clear(struct ata_port *ap)
  784. {
  785. /* unused */
  786. }
  787. static void sil24_pmp_attach(struct ata_port *ap)
  788. {
  789. sil24_config_pmp(ap, 1);
  790. sil24_init_port(ap);
  791. }
  792. static void sil24_pmp_detach(struct ata_port *ap)
  793. {
  794. sil24_init_port(ap);
  795. sil24_config_pmp(ap, 0);
  796. }
  797. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  798. unsigned long deadline)
  799. {
  800. return sil24_do_softreset(link, class, link->pmp, deadline);
  801. }
  802. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  803. unsigned long deadline)
  804. {
  805. int rc;
  806. rc = sil24_init_port(link->ap);
  807. if (rc) {
  808. ata_link_printk(link, KERN_ERR,
  809. "hardreset failed (port not ready)\n");
  810. return rc;
  811. }
  812. return sata_pmp_std_hardreset(link, class, deadline);
  813. }
  814. static void sil24_freeze(struct ata_port *ap)
  815. {
  816. void __iomem *port = ap->ioaddr.cmd_addr;
  817. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  818. * PORT_IRQ_ENABLE instead.
  819. */
  820. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  821. }
  822. static void sil24_thaw(struct ata_port *ap)
  823. {
  824. void __iomem *port = ap->ioaddr.cmd_addr;
  825. u32 tmp;
  826. /* clear IRQ */
  827. tmp = readl(port + PORT_IRQ_STAT);
  828. writel(tmp, port + PORT_IRQ_STAT);
  829. /* turn IRQ back on */
  830. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  831. }
  832. static void sil24_error_intr(struct ata_port *ap)
  833. {
  834. void __iomem *port = ap->ioaddr.cmd_addr;
  835. struct sil24_port_priv *pp = ap->private_data;
  836. struct ata_queued_cmd *qc = NULL;
  837. struct ata_link *link;
  838. struct ata_eh_info *ehi;
  839. int abort = 0, freeze = 0;
  840. u32 irq_stat;
  841. /* on error, we need to clear IRQ explicitly */
  842. irq_stat = readl(port + PORT_IRQ_STAT);
  843. writel(irq_stat, port + PORT_IRQ_STAT);
  844. /* first, analyze and record host port events */
  845. link = &ap->link;
  846. ehi = &link->eh_info;
  847. ata_ehi_clear_desc(ehi);
  848. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  849. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  850. ata_ehi_push_desc(ehi, "SDB notify");
  851. sata_async_notification(ap);
  852. }
  853. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  854. ata_ehi_hotplugged(ehi);
  855. ata_ehi_push_desc(ehi, "%s",
  856. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  857. "PHY RDY changed" : "device exchanged");
  858. freeze = 1;
  859. }
  860. if (irq_stat & PORT_IRQ_UNK_FIS) {
  861. ehi->err_mask |= AC_ERR_HSM;
  862. ehi->action |= ATA_EH_SOFTRESET;
  863. ata_ehi_push_desc(ehi, "unknown FIS");
  864. freeze = 1;
  865. }
  866. /* deal with command error */
  867. if (irq_stat & PORT_IRQ_ERROR) {
  868. struct sil24_cerr_info *ci = NULL;
  869. unsigned int err_mask = 0, action = 0;
  870. u32 context, cerr;
  871. int pmp;
  872. abort = 1;
  873. /* DMA Context Switch Failure in Port Multiplier Mode
  874. * errata. If we have active commands to 3 or more
  875. * devices, any error condition on active devices can
  876. * corrupt DMA context switching.
  877. */
  878. if (ap->nr_active_links >= 3) {
  879. ehi->err_mask |= AC_ERR_OTHER;
  880. ehi->action |= ATA_EH_HARDRESET;
  881. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  882. pp->do_port_rst = 1;
  883. freeze = 1;
  884. }
  885. /* find out the offending link and qc */
  886. if (ap->nr_pmp_links) {
  887. context = readl(port + PORT_CONTEXT);
  888. pmp = (context >> 5) & 0xf;
  889. if (pmp < ap->nr_pmp_links) {
  890. link = &ap->pmp_link[pmp];
  891. ehi = &link->eh_info;
  892. qc = ata_qc_from_tag(ap, link->active_tag);
  893. ata_ehi_clear_desc(ehi);
  894. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  895. irq_stat);
  896. } else {
  897. err_mask |= AC_ERR_HSM;
  898. action |= ATA_EH_HARDRESET;
  899. freeze = 1;
  900. }
  901. } else
  902. qc = ata_qc_from_tag(ap, link->active_tag);
  903. /* analyze CMD_ERR */
  904. cerr = readl(port + PORT_CMD_ERR);
  905. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  906. ci = &sil24_cerr_db[cerr];
  907. if (ci && ci->desc) {
  908. err_mask |= ci->err_mask;
  909. action |= ci->action;
  910. ata_ehi_push_desc(ehi, "%s", ci->desc);
  911. } else {
  912. err_mask |= AC_ERR_OTHER;
  913. action |= ATA_EH_SOFTRESET;
  914. ata_ehi_push_desc(ehi, "unknown command error %d",
  915. cerr);
  916. }
  917. /* record error info */
  918. if (qc) {
  919. sil24_read_tf(ap, qc->tag, &pp->tf);
  920. qc->err_mask |= err_mask;
  921. } else
  922. ehi->err_mask |= err_mask;
  923. ehi->action |= action;
  924. /* if PMP, resume */
  925. if (ap->nr_pmp_links)
  926. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  927. }
  928. /* freeze or abort */
  929. if (freeze)
  930. ata_port_freeze(ap);
  931. else if (abort) {
  932. if (qc)
  933. ata_link_abort(qc->dev->link);
  934. else
  935. ata_port_abort(ap);
  936. }
  937. }
  938. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  939. {
  940. struct ata_port *ap = qc->ap;
  941. struct sil24_port_priv *pp = ap->private_data;
  942. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  943. sil24_read_tf(ap, qc->tag, &pp->tf);
  944. }
  945. static inline void sil24_host_intr(struct ata_port *ap)
  946. {
  947. void __iomem *port = ap->ioaddr.cmd_addr;
  948. u32 slot_stat, qc_active;
  949. int rc;
  950. /* If PCIX_IRQ_WOC, there's an inherent race window between
  951. * clearing IRQ pending status and reading PORT_SLOT_STAT
  952. * which may cause spurious interrupts afterwards. This is
  953. * unavoidable and much better than losing interrupts which
  954. * happens if IRQ pending is cleared after reading
  955. * PORT_SLOT_STAT.
  956. */
  957. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  958. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  959. slot_stat = readl(port + PORT_SLOT_STAT);
  960. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  961. sil24_error_intr(ap);
  962. return;
  963. }
  964. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  965. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  966. if (rc > 0)
  967. return;
  968. if (rc < 0) {
  969. struct ata_eh_info *ehi = &ap->link.eh_info;
  970. ehi->err_mask |= AC_ERR_HSM;
  971. ehi->action |= ATA_EH_SOFTRESET;
  972. ata_port_freeze(ap);
  973. return;
  974. }
  975. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  976. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  977. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  978. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  979. slot_stat, ap->link.active_tag, ap->link.sactive);
  980. }
  981. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  982. {
  983. struct ata_host *host = dev_instance;
  984. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  985. unsigned handled = 0;
  986. u32 status;
  987. int i;
  988. status = readl(host_base + HOST_IRQ_STAT);
  989. if (status == 0xffffffff) {
  990. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  991. "PCI fault or device removal?\n");
  992. goto out;
  993. }
  994. if (!(status & IRQ_STAT_4PORTS))
  995. goto out;
  996. spin_lock(&host->lock);
  997. for (i = 0; i < host->n_ports; i++)
  998. if (status & (1 << i)) {
  999. struct ata_port *ap = host->ports[i];
  1000. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  1001. sil24_host_intr(ap);
  1002. handled++;
  1003. } else
  1004. printk(KERN_ERR DRV_NAME
  1005. ": interrupt from disabled port %d\n", i);
  1006. }
  1007. spin_unlock(&host->lock);
  1008. out:
  1009. return IRQ_RETVAL(handled);
  1010. }
  1011. static void sil24_error_handler(struct ata_port *ap)
  1012. {
  1013. struct sil24_port_priv *pp = ap->private_data;
  1014. if (sil24_init_port(ap))
  1015. ata_eh_freeze_port(ap);
  1016. /* perform recovery */
  1017. sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  1018. ata_std_postreset, sata_pmp_std_prereset,
  1019. sil24_pmp_softreset, sil24_pmp_hardreset,
  1020. sata_pmp_std_postreset);
  1021. pp->do_port_rst = 0;
  1022. }
  1023. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1024. {
  1025. struct ata_port *ap = qc->ap;
  1026. /* make DMA engine forget about the failed command */
  1027. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1028. ata_eh_freeze_port(ap);
  1029. }
  1030. static int sil24_port_start(struct ata_port *ap)
  1031. {
  1032. struct device *dev = ap->host->dev;
  1033. struct sil24_port_priv *pp;
  1034. union sil24_cmd_block *cb;
  1035. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1036. dma_addr_t cb_dma;
  1037. int rc;
  1038. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1039. if (!pp)
  1040. return -ENOMEM;
  1041. pp->tf.command = ATA_DRDY;
  1042. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1043. if (!cb)
  1044. return -ENOMEM;
  1045. memset(cb, 0, cb_size);
  1046. rc = ata_pad_alloc(ap, dev);
  1047. if (rc)
  1048. return rc;
  1049. pp->cmd_block = cb;
  1050. pp->cmd_block_dma = cb_dma;
  1051. ap->private_data = pp;
  1052. return 0;
  1053. }
  1054. static void sil24_init_controller(struct ata_host *host)
  1055. {
  1056. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1057. u32 tmp;
  1058. int i;
  1059. /* GPIO off */
  1060. writel(0, host_base + HOST_FLASH_CMD);
  1061. /* clear global reset & mask interrupts during initialization */
  1062. writel(0, host_base + HOST_CTRL);
  1063. /* init ports */
  1064. for (i = 0; i < host->n_ports; i++) {
  1065. struct ata_port *ap = host->ports[i];
  1066. void __iomem *port = ap->ioaddr.cmd_addr;
  1067. /* Initial PHY setting */
  1068. writel(0x20c, port + PORT_PHY_CFG);
  1069. /* Clear port RST */
  1070. tmp = readl(port + PORT_CTRL_STAT);
  1071. if (tmp & PORT_CS_PORT_RST) {
  1072. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1073. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1074. PORT_CS_PORT_RST,
  1075. PORT_CS_PORT_RST, 10, 100);
  1076. if (tmp & PORT_CS_PORT_RST)
  1077. dev_printk(KERN_ERR, host->dev,
  1078. "failed to clear port RST\n");
  1079. }
  1080. /* configure port */
  1081. sil24_config_port(ap);
  1082. }
  1083. /* Turn on interrupts */
  1084. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1085. }
  1086. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1087. {
  1088. static int printed_version = 0;
  1089. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1090. const struct ata_port_info *ppi[] = { &pi, NULL };
  1091. void __iomem * const *iomap;
  1092. struct ata_host *host;
  1093. int i, rc;
  1094. u32 tmp;
  1095. if (!printed_version++)
  1096. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1097. /* acquire resources */
  1098. rc = pcim_enable_device(pdev);
  1099. if (rc)
  1100. return rc;
  1101. rc = pcim_iomap_regions(pdev,
  1102. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1103. DRV_NAME);
  1104. if (rc)
  1105. return rc;
  1106. iomap = pcim_iomap_table(pdev);
  1107. /* apply workaround for completion IRQ loss on PCI-X errata */
  1108. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1109. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1110. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1111. dev_printk(KERN_INFO, &pdev->dev,
  1112. "Applying completion IRQ loss on PCI-X "
  1113. "errata fix\n");
  1114. else
  1115. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1116. }
  1117. /* allocate and fill host */
  1118. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1119. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1120. if (!host)
  1121. return -ENOMEM;
  1122. host->iomap = iomap;
  1123. for (i = 0; i < host->n_ports; i++) {
  1124. struct ata_port *ap = host->ports[i];
  1125. size_t offset = ap->port_no * PORT_REGS_SIZE;
  1126. void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
  1127. host->ports[i]->ioaddr.cmd_addr = port;
  1128. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  1129. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1130. ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
  1131. }
  1132. /* configure and activate the device */
  1133. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1134. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1135. if (rc) {
  1136. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1137. if (rc) {
  1138. dev_printk(KERN_ERR, &pdev->dev,
  1139. "64-bit DMA enable failed\n");
  1140. return rc;
  1141. }
  1142. }
  1143. } else {
  1144. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1145. if (rc) {
  1146. dev_printk(KERN_ERR, &pdev->dev,
  1147. "32-bit DMA enable failed\n");
  1148. return rc;
  1149. }
  1150. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1151. if (rc) {
  1152. dev_printk(KERN_ERR, &pdev->dev,
  1153. "32-bit consistent DMA enable failed\n");
  1154. return rc;
  1155. }
  1156. }
  1157. sil24_init_controller(host);
  1158. pci_set_master(pdev);
  1159. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1160. &sil24_sht);
  1161. }
  1162. #ifdef CONFIG_PM
  1163. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1164. {
  1165. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1166. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1167. int rc;
  1168. rc = ata_pci_device_do_resume(pdev);
  1169. if (rc)
  1170. return rc;
  1171. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1172. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1173. sil24_init_controller(host);
  1174. ata_host_resume(host);
  1175. return 0;
  1176. }
  1177. static int sil24_port_resume(struct ata_port *ap)
  1178. {
  1179. sil24_config_pmp(ap, ap->nr_pmp_links);
  1180. return 0;
  1181. }
  1182. #endif
  1183. static int __init sil24_init(void)
  1184. {
  1185. return pci_register_driver(&sil24_pci_driver);
  1186. }
  1187. static void __exit sil24_exit(void)
  1188. {
  1189. pci_unregister_driver(&sil24_pci_driver);
  1190. }
  1191. MODULE_AUTHOR("Tejun Heo");
  1192. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1193. MODULE_LICENSE("GPL");
  1194. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1195. module_init(sil24_init);
  1196. module_exit(sil24_exit);