sata_sil.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "2.3"
  48. enum {
  49. SIL_MMIO_BAR = 5,
  50. /*
  51. * host flags
  52. */
  53. SIL_FLAG_NO_SATA_IRQ = (1 << 28),
  54. SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
  55. SIL_FLAG_MOD15WRITE = (1 << 30),
  56. SIL_DFL_PORT_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  57. ATA_FLAG_MMIO,
  58. SIL_DFL_LINK_FLAGS = ATA_LFLAG_HRST_TO_RESUME,
  59. /*
  60. * Controller IDs
  61. */
  62. sil_3112 = 0,
  63. sil_3112_no_sata_irq = 1,
  64. sil_3512 = 2,
  65. sil_3114 = 3,
  66. /*
  67. * Register offsets
  68. */
  69. SIL_SYSCFG = 0x48,
  70. /*
  71. * Register bits
  72. */
  73. /* SYSCFG */
  74. SIL_MASK_IDE0_INT = (1 << 22),
  75. SIL_MASK_IDE1_INT = (1 << 23),
  76. SIL_MASK_IDE2_INT = (1 << 24),
  77. SIL_MASK_IDE3_INT = (1 << 25),
  78. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  79. SIL_MASK_4PORT = SIL_MASK_2PORT |
  80. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  81. /* BMDMA/BMDMA2 */
  82. SIL_INTR_STEERING = (1 << 1),
  83. SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
  84. SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
  85. SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
  86. SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
  87. SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
  88. SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
  89. SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
  90. SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
  91. SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
  92. SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
  93. /* SIEN */
  94. SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
  95. /*
  96. * Others
  97. */
  98. SIL_QUIRK_MOD15WRITE = (1 << 0),
  99. SIL_QUIRK_UDMA5MAX = (1 << 1),
  100. };
  101. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  102. #ifdef CONFIG_PM
  103. static int sil_pci_device_resume(struct pci_dev *pdev);
  104. #endif
  105. static void sil_dev_config(struct ata_device *dev);
  106. static int sil_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  107. static int sil_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  108. static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed);
  109. static void sil_freeze(struct ata_port *ap);
  110. static void sil_thaw(struct ata_port *ap);
  111. static const struct pci_device_id sil_pci_tbl[] = {
  112. { PCI_VDEVICE(CMD, 0x3112), sil_3112 },
  113. { PCI_VDEVICE(CMD, 0x0240), sil_3112 },
  114. { PCI_VDEVICE(CMD, 0x3512), sil_3512 },
  115. { PCI_VDEVICE(CMD, 0x3114), sil_3114 },
  116. { PCI_VDEVICE(ATI, 0x436e), sil_3112 },
  117. { PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
  118. { PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },
  119. { } /* terminate list */
  120. };
  121. /* TODO firmware versions should be added - eric */
  122. static const struct sil_drivelist {
  123. const char * product;
  124. unsigned int quirk;
  125. } sil_blacklist [] = {
  126. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  127. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  128. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  129. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  130. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  131. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  132. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  133. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  134. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  135. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  136. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  137. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  138. { }
  139. };
  140. static struct pci_driver sil_pci_driver = {
  141. .name = DRV_NAME,
  142. .id_table = sil_pci_tbl,
  143. .probe = sil_init_one,
  144. .remove = ata_pci_remove_one,
  145. #ifdef CONFIG_PM
  146. .suspend = ata_pci_device_suspend,
  147. .resume = sil_pci_device_resume,
  148. #endif
  149. };
  150. static struct scsi_host_template sil_sht = {
  151. .module = THIS_MODULE,
  152. .name = DRV_NAME,
  153. .ioctl = ata_scsi_ioctl,
  154. .queuecommand = ata_scsi_queuecmd,
  155. .can_queue = ATA_DEF_QUEUE,
  156. .this_id = ATA_SHT_THIS_ID,
  157. .sg_tablesize = LIBATA_MAX_PRD,
  158. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  159. .emulated = ATA_SHT_EMULATED,
  160. .use_clustering = ATA_SHT_USE_CLUSTERING,
  161. .proc_name = DRV_NAME,
  162. .dma_boundary = ATA_DMA_BOUNDARY,
  163. .slave_configure = ata_scsi_slave_config,
  164. .slave_destroy = ata_scsi_slave_destroy,
  165. .bios_param = ata_std_bios_param,
  166. };
  167. static const struct ata_port_operations sil_ops = {
  168. .dev_config = sil_dev_config,
  169. .tf_load = ata_tf_load,
  170. .tf_read = ata_tf_read,
  171. .check_status = ata_check_status,
  172. .exec_command = ata_exec_command,
  173. .dev_select = ata_std_dev_select,
  174. .set_mode = sil_set_mode,
  175. .bmdma_setup = ata_bmdma_setup,
  176. .bmdma_start = ata_bmdma_start,
  177. .bmdma_stop = ata_bmdma_stop,
  178. .bmdma_status = ata_bmdma_status,
  179. .qc_prep = ata_qc_prep,
  180. .qc_issue = ata_qc_issue_prot,
  181. .data_xfer = ata_data_xfer,
  182. .freeze = sil_freeze,
  183. .thaw = sil_thaw,
  184. .error_handler = ata_bmdma_error_handler,
  185. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  186. .irq_clear = ata_bmdma_irq_clear,
  187. .irq_on = ata_irq_on,
  188. .scr_read = sil_scr_read,
  189. .scr_write = sil_scr_write,
  190. .port_start = ata_port_start,
  191. };
  192. static const struct ata_port_info sil_port_info[] = {
  193. /* sil_3112 */
  194. {
  195. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
  196. .link_flags = SIL_DFL_LINK_FLAGS,
  197. .pio_mask = 0x1f, /* pio0-4 */
  198. .mwdma_mask = 0x07, /* mwdma0-2 */
  199. .udma_mask = ATA_UDMA5,
  200. .port_ops = &sil_ops,
  201. },
  202. /* sil_3112_no_sata_irq */
  203. {
  204. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
  205. SIL_FLAG_NO_SATA_IRQ,
  206. .link_flags = SIL_DFL_LINK_FLAGS,
  207. .pio_mask = 0x1f, /* pio0-4 */
  208. .mwdma_mask = 0x07, /* mwdma0-2 */
  209. .udma_mask = ATA_UDMA5,
  210. .port_ops = &sil_ops,
  211. },
  212. /* sil_3512 */
  213. {
  214. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  215. .link_flags = SIL_DFL_LINK_FLAGS,
  216. .pio_mask = 0x1f, /* pio0-4 */
  217. .mwdma_mask = 0x07, /* mwdma0-2 */
  218. .udma_mask = ATA_UDMA5,
  219. .port_ops = &sil_ops,
  220. },
  221. /* sil_3114 */
  222. {
  223. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  224. .link_flags = SIL_DFL_LINK_FLAGS,
  225. .pio_mask = 0x1f, /* pio0-4 */
  226. .mwdma_mask = 0x07, /* mwdma0-2 */
  227. .udma_mask = ATA_UDMA5,
  228. .port_ops = &sil_ops,
  229. },
  230. };
  231. /* per-port register offsets */
  232. /* TODO: we can probably calculate rather than use a table */
  233. static const struct {
  234. unsigned long tf; /* ATA taskfile register block */
  235. unsigned long ctl; /* ATA control/altstatus register block */
  236. unsigned long bmdma; /* DMA register block */
  237. unsigned long bmdma2; /* DMA register block #2 */
  238. unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
  239. unsigned long scr; /* SATA control register block */
  240. unsigned long sien; /* SATA Interrupt Enable register */
  241. unsigned long xfer_mode;/* data transfer mode register */
  242. unsigned long sfis_cfg; /* SATA FIS reception config register */
  243. } sil_port[] = {
  244. /* port 0 ... */
  245. /* tf ctl bmdma bmdma2 fifo scr sien mode sfis */
  246. { 0x80, 0x8A, 0x0, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
  247. { 0xC0, 0xCA, 0x8, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
  248. { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
  249. { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
  250. /* ... port 3 */
  251. };
  252. MODULE_AUTHOR("Jeff Garzik");
  253. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  254. MODULE_LICENSE("GPL");
  255. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  256. MODULE_VERSION(DRV_VERSION);
  257. static int slow_down = 0;
  258. module_param(slow_down, int, 0444);
  259. MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
  260. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  261. {
  262. u8 cache_line = 0;
  263. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  264. return cache_line;
  265. }
  266. /**
  267. * sil_set_mode - wrap set_mode functions
  268. * @link: link to set up
  269. * @r_failed: returned device when we fail
  270. *
  271. * Wrap the libata method for device setup as after the setup we need
  272. * to inspect the results and do some configuration work
  273. */
  274. static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed)
  275. {
  276. struct ata_port *ap = link->ap;
  277. void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
  278. void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
  279. struct ata_device *dev;
  280. u32 tmp, dev_mode[2] = { };
  281. int rc;
  282. rc = ata_do_set_mode(link, r_failed);
  283. if (rc)
  284. return rc;
  285. ata_link_for_each_dev(dev, link) {
  286. if (!ata_dev_enabled(dev))
  287. dev_mode[dev->devno] = 0; /* PIO0/1/2 */
  288. else if (dev->flags & ATA_DFLAG_PIO)
  289. dev_mode[dev->devno] = 1; /* PIO3/4 */
  290. else
  291. dev_mode[dev->devno] = 3; /* UDMA */
  292. /* value 2 indicates MDMA */
  293. }
  294. tmp = readl(addr);
  295. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  296. tmp |= dev_mode[0];
  297. tmp |= (dev_mode[1] << 4);
  298. writel(tmp, addr);
  299. readl(addr); /* flush */
  300. return 0;
  301. }
  302. static inline void __iomem *sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  303. {
  304. void __iomem *offset = ap->ioaddr.scr_addr;
  305. switch (sc_reg) {
  306. case SCR_STATUS:
  307. return offset + 4;
  308. case SCR_ERROR:
  309. return offset + 8;
  310. case SCR_CONTROL:
  311. return offset;
  312. default:
  313. /* do nothing */
  314. break;
  315. }
  316. return NULL;
  317. }
  318. static int sil_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  319. {
  320. void __iomem *mmio = sil_scr_addr(ap, sc_reg);
  321. if (mmio) {
  322. *val = readl(mmio);
  323. return 0;
  324. }
  325. return -EINVAL;
  326. }
  327. static int sil_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  328. {
  329. void __iomem *mmio = sil_scr_addr(ap, sc_reg);
  330. if (mmio) {
  331. writel(val, mmio);
  332. return 0;
  333. }
  334. return -EINVAL;
  335. }
  336. static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
  337. {
  338. struct ata_eh_info *ehi = &ap->link.eh_info;
  339. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  340. u8 status;
  341. if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
  342. u32 serror;
  343. /* SIEN doesn't mask SATA IRQs on some 3112s. Those
  344. * controllers continue to assert IRQ as long as
  345. * SError bits are pending. Clear SError immediately.
  346. */
  347. sil_scr_read(ap, SCR_ERROR, &serror);
  348. sil_scr_write(ap, SCR_ERROR, serror);
  349. /* Trigger hotplug and accumulate SError only if the
  350. * port isn't already frozen. Otherwise, PHY events
  351. * during hardreset makes controllers with broken SIEN
  352. * repeat probing needlessly.
  353. */
  354. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  355. ata_ehi_hotplugged(&ap->link.eh_info);
  356. ap->link.eh_info.serror |= serror;
  357. }
  358. goto freeze;
  359. }
  360. if (unlikely(!qc))
  361. goto freeze;
  362. if (unlikely(qc->tf.flags & ATA_TFLAG_POLLING)) {
  363. /* this sometimes happens, just clear IRQ */
  364. ata_chk_status(ap);
  365. return;
  366. }
  367. /* Check whether we are expecting interrupt in this state */
  368. switch (ap->hsm_task_state) {
  369. case HSM_ST_FIRST:
  370. /* Some pre-ATAPI-4 devices assert INTRQ
  371. * at this state when ready to receive CDB.
  372. */
  373. /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
  374. * The flag was turned on only for atapi devices.
  375. * No need to check is_atapi_taskfile(&qc->tf) again.
  376. */
  377. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  378. goto err_hsm;
  379. break;
  380. case HSM_ST_LAST:
  381. if (qc->tf.protocol == ATA_PROT_DMA ||
  382. qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
  383. /* clear DMA-Start bit */
  384. ap->ops->bmdma_stop(qc);
  385. if (bmdma2 & SIL_DMA_ERROR) {
  386. qc->err_mask |= AC_ERR_HOST_BUS;
  387. ap->hsm_task_state = HSM_ST_ERR;
  388. }
  389. }
  390. break;
  391. case HSM_ST:
  392. break;
  393. default:
  394. goto err_hsm;
  395. }
  396. /* check main status, clearing INTRQ */
  397. status = ata_chk_status(ap);
  398. if (unlikely(status & ATA_BUSY))
  399. goto err_hsm;
  400. /* ack bmdma irq events */
  401. ata_bmdma_irq_clear(ap);
  402. /* kick HSM in the ass */
  403. ata_hsm_move(ap, qc, status, 0);
  404. if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
  405. qc->tf.protocol == ATA_PROT_ATAPI_DMA))
  406. ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);
  407. return;
  408. err_hsm:
  409. qc->err_mask |= AC_ERR_HSM;
  410. freeze:
  411. ata_port_freeze(ap);
  412. }
  413. static irqreturn_t sil_interrupt(int irq, void *dev_instance)
  414. {
  415. struct ata_host *host = dev_instance;
  416. void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
  417. int handled = 0;
  418. int i;
  419. spin_lock(&host->lock);
  420. for (i = 0; i < host->n_ports; i++) {
  421. struct ata_port *ap = host->ports[i];
  422. u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
  423. if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
  424. continue;
  425. /* turn off SATA_IRQ if not supported */
  426. if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
  427. bmdma2 &= ~SIL_DMA_SATA_IRQ;
  428. if (bmdma2 == 0xffffffff ||
  429. !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
  430. continue;
  431. sil_host_intr(ap, bmdma2);
  432. handled = 1;
  433. }
  434. spin_unlock(&host->lock);
  435. return IRQ_RETVAL(handled);
  436. }
  437. static void sil_freeze(struct ata_port *ap)
  438. {
  439. void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
  440. u32 tmp;
  441. /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
  442. writel(0, mmio_base + sil_port[ap->port_no].sien);
  443. /* plug IRQ */
  444. tmp = readl(mmio_base + SIL_SYSCFG);
  445. tmp |= SIL_MASK_IDE0_INT << ap->port_no;
  446. writel(tmp, mmio_base + SIL_SYSCFG);
  447. readl(mmio_base + SIL_SYSCFG); /* flush */
  448. }
  449. static void sil_thaw(struct ata_port *ap)
  450. {
  451. void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
  452. u32 tmp;
  453. /* clear IRQ */
  454. ata_chk_status(ap);
  455. ata_bmdma_irq_clear(ap);
  456. /* turn on SATA IRQ if supported */
  457. if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
  458. writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
  459. /* turn on IRQ */
  460. tmp = readl(mmio_base + SIL_SYSCFG);
  461. tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
  462. writel(tmp, mmio_base + SIL_SYSCFG);
  463. }
  464. /**
  465. * sil_dev_config - Apply device/host-specific errata fixups
  466. * @dev: Device to be examined
  467. *
  468. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  469. * device is known to be present, this function is called.
  470. * We apply two errata fixups which are specific to Silicon Image,
  471. * a Seagate and a Maxtor fixup.
  472. *
  473. * For certain Seagate devices, we must limit the maximum sectors
  474. * to under 8K.
  475. *
  476. * For certain Maxtor devices, we must not program the drive
  477. * beyond udma5.
  478. *
  479. * Both fixups are unfairly pessimistic. As soon as I get more
  480. * information on these errata, I will create a more exhaustive
  481. * list, and apply the fixups to only the specific
  482. * devices/hosts/firmwares that need it.
  483. *
  484. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  485. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  486. * pessimistic fix for the following reasons...
  487. * - There seems to be less info on it, only one device gleaned off the
  488. * Windows driver, maybe only one is affected. More info would be greatly
  489. * appreciated.
  490. * - But then again UDMA5 is hardly anything to complain about
  491. */
  492. static void sil_dev_config(struct ata_device *dev)
  493. {
  494. struct ata_port *ap = dev->link->ap;
  495. int print_info = ap->link.eh_context.i.flags & ATA_EHI_PRINTINFO;
  496. unsigned int n, quirks = 0;
  497. unsigned char model_num[ATA_ID_PROD_LEN + 1];
  498. ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
  499. for (n = 0; sil_blacklist[n].product; n++)
  500. if (!strcmp(sil_blacklist[n].product, model_num)) {
  501. quirks = sil_blacklist[n].quirk;
  502. break;
  503. }
  504. /* limit requests to 15 sectors */
  505. if (slow_down ||
  506. ((ap->flags & SIL_FLAG_MOD15WRITE) &&
  507. (quirks & SIL_QUIRK_MOD15WRITE))) {
  508. if (print_info)
  509. ata_dev_printk(dev, KERN_INFO, "applying Seagate "
  510. "errata fix (mod15write workaround)\n");
  511. dev->max_sectors = 15;
  512. return;
  513. }
  514. /* limit to udma5 */
  515. if (quirks & SIL_QUIRK_UDMA5MAX) {
  516. if (print_info)
  517. ata_dev_printk(dev, KERN_INFO, "applying Maxtor "
  518. "errata fix %s\n", model_num);
  519. dev->udma_mask &= ATA_UDMA5;
  520. return;
  521. }
  522. }
  523. static void sil_init_controller(struct ata_host *host)
  524. {
  525. struct pci_dev *pdev = to_pci_dev(host->dev);
  526. void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
  527. u8 cls;
  528. u32 tmp;
  529. int i;
  530. /* Initialize FIFO PCI bus arbitration */
  531. cls = sil_get_device_cache_line(pdev);
  532. if (cls) {
  533. cls >>= 3;
  534. cls++; /* cls = (line_size/8)+1 */
  535. for (i = 0; i < host->n_ports; i++)
  536. writew(cls << 8 | cls,
  537. mmio_base + sil_port[i].fifo_cfg);
  538. } else
  539. dev_printk(KERN_WARNING, &pdev->dev,
  540. "cache line size not set. Driver may not function\n");
  541. /* Apply R_ERR on DMA activate FIS errata workaround */
  542. if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) {
  543. int cnt;
  544. for (i = 0, cnt = 0; i < host->n_ports; i++) {
  545. tmp = readl(mmio_base + sil_port[i].sfis_cfg);
  546. if ((tmp & 0x3) != 0x01)
  547. continue;
  548. if (!cnt)
  549. dev_printk(KERN_INFO, &pdev->dev,
  550. "Applying R_ERR on DMA activate "
  551. "FIS errata fix\n");
  552. writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
  553. cnt++;
  554. }
  555. }
  556. if (host->n_ports == 4) {
  557. /* flip the magic "make 4 ports work" bit */
  558. tmp = readl(mmio_base + sil_port[2].bmdma);
  559. if ((tmp & SIL_INTR_STEERING) == 0)
  560. writel(tmp | SIL_INTR_STEERING,
  561. mmio_base + sil_port[2].bmdma);
  562. }
  563. }
  564. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  565. {
  566. static int printed_version;
  567. int board_id = ent->driver_data;
  568. const struct ata_port_info *ppi[] = { &sil_port_info[board_id], NULL };
  569. struct ata_host *host;
  570. void __iomem *mmio_base;
  571. int n_ports, rc;
  572. unsigned int i;
  573. if (!printed_version++)
  574. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  575. /* allocate host */
  576. n_ports = 2;
  577. if (board_id == sil_3114)
  578. n_ports = 4;
  579. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  580. if (!host)
  581. return -ENOMEM;
  582. /* acquire resources and fill host */
  583. rc = pcim_enable_device(pdev);
  584. if (rc)
  585. return rc;
  586. rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
  587. if (rc == -EBUSY)
  588. pcim_pin_device(pdev);
  589. if (rc)
  590. return rc;
  591. host->iomap = pcim_iomap_table(pdev);
  592. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  593. if (rc)
  594. return rc;
  595. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  596. if (rc)
  597. return rc;
  598. mmio_base = host->iomap[SIL_MMIO_BAR];
  599. for (i = 0; i < host->n_ports; i++) {
  600. struct ata_port *ap = host->ports[i];
  601. struct ata_ioports *ioaddr = &ap->ioaddr;
  602. ioaddr->cmd_addr = mmio_base + sil_port[i].tf;
  603. ioaddr->altstatus_addr =
  604. ioaddr->ctl_addr = mmio_base + sil_port[i].ctl;
  605. ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma;
  606. ioaddr->scr_addr = mmio_base + sil_port[i].scr;
  607. ata_std_ports(ioaddr);
  608. ata_port_pbar_desc(ap, SIL_MMIO_BAR, -1, "mmio");
  609. ata_port_pbar_desc(ap, SIL_MMIO_BAR, sil_port[i].tf, "tf");
  610. }
  611. /* initialize and activate */
  612. sil_init_controller(host);
  613. pci_set_master(pdev);
  614. return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED,
  615. &sil_sht);
  616. }
  617. #ifdef CONFIG_PM
  618. static int sil_pci_device_resume(struct pci_dev *pdev)
  619. {
  620. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  621. int rc;
  622. rc = ata_pci_device_do_resume(pdev);
  623. if (rc)
  624. return rc;
  625. sil_init_controller(host);
  626. ata_host_resume(host);
  627. return 0;
  628. }
  629. #endif
  630. static int __init sil_init(void)
  631. {
  632. return pci_register_driver(&sil_pci_driver);
  633. }
  634. static void __exit sil_exit(void)
  635. {
  636. pci_unregister_driver(&sil_pci_driver);
  637. }
  638. module_init(sil_init);
  639. module_exit(sil_exit);