pata_pdc2027x.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860
  1. /*
  2. * Promise PATA TX2/TX4/TX2000/133 IDE driver for pdc20268 to pdc20277.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * Ported to libata by:
  10. * Albert Lee <albertcc@tw.ibm.com> IBM Corporation
  11. *
  12. * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
  13. * Portions Copyright (C) 1999 Promise Technology, Inc.
  14. *
  15. * Author: Frank Tiernan (frankt@promise.com)
  16. * Released under terms of General Public License
  17. *
  18. *
  19. * libata documentation is available via 'make {ps|pdf}docs',
  20. * as Documentation/DocBook/libata.*
  21. *
  22. * Hardware information only available under NDA.
  23. *
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/init.h>
  29. #include <linux/blkdev.h>
  30. #include <linux/delay.h>
  31. #include <linux/device.h>
  32. #include <scsi/scsi.h>
  33. #include <scsi/scsi_host.h>
  34. #include <scsi/scsi_cmnd.h>
  35. #include <linux/libata.h>
  36. #define DRV_NAME "pata_pdc2027x"
  37. #define DRV_VERSION "1.0"
  38. #undef PDC_DEBUG
  39. #ifdef PDC_DEBUG
  40. #define PDPRINTK(fmt, args...) printk(KERN_ERR "%s: " fmt, __FUNCTION__, ## args)
  41. #else
  42. #define PDPRINTK(fmt, args...)
  43. #endif
  44. enum {
  45. PDC_MMIO_BAR = 5,
  46. PDC_UDMA_100 = 0,
  47. PDC_UDMA_133 = 1,
  48. PDC_100_MHZ = 100000000,
  49. PDC_133_MHZ = 133333333,
  50. PDC_SYS_CTL = 0x1100,
  51. PDC_ATA_CTL = 0x1104,
  52. PDC_GLOBAL_CTL = 0x1108,
  53. PDC_CTCR0 = 0x110C,
  54. PDC_CTCR1 = 0x1110,
  55. PDC_BYTE_COUNT = 0x1120,
  56. PDC_PLL_CTL = 0x1202,
  57. };
  58. static int pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  59. static void pdc2027x_error_handler(struct ata_port *ap);
  60. static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev);
  61. static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  62. static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc);
  63. static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask);
  64. static int pdc2027x_cable_detect(struct ata_port *ap);
  65. static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed);
  66. /*
  67. * ATA Timing Tables based on 133MHz controller clock.
  68. * These tables are only used when the controller is in 133MHz clock.
  69. * If the controller is in 100MHz clock, the ASIC hardware will
  70. * set the timing registers automatically when "set feature" command
  71. * is issued to the device. However, if the controller clock is 133MHz,
  72. * the following tables must be used.
  73. */
  74. static struct pdc2027x_pio_timing {
  75. u8 value0, value1, value2;
  76. } pdc2027x_pio_timing_tbl [] = {
  77. { 0xfb, 0x2b, 0xac }, /* PIO mode 0 */
  78. { 0x46, 0x29, 0xa4 }, /* PIO mode 1 */
  79. { 0x23, 0x26, 0x64 }, /* PIO mode 2 */
  80. { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
  81. { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
  82. };
  83. static struct pdc2027x_mdma_timing {
  84. u8 value0, value1;
  85. } pdc2027x_mdma_timing_tbl [] = {
  86. { 0xdf, 0x5f }, /* MDMA mode 0 */
  87. { 0x6b, 0x27 }, /* MDMA mode 1 */
  88. { 0x69, 0x25 }, /* MDMA mode 2 */
  89. };
  90. static struct pdc2027x_udma_timing {
  91. u8 value0, value1, value2;
  92. } pdc2027x_udma_timing_tbl [] = {
  93. { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
  94. { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
  95. { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
  96. { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
  97. { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
  98. { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
  99. { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
  100. };
  101. static const struct pci_device_id pdc2027x_pci_tbl[] = {
  102. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20268), PDC_UDMA_100 },
  103. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20269), PDC_UDMA_133 },
  104. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20270), PDC_UDMA_100 },
  105. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20271), PDC_UDMA_133 },
  106. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20275), PDC_UDMA_133 },
  107. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20276), PDC_UDMA_133 },
  108. { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20277), PDC_UDMA_133 },
  109. { } /* terminate list */
  110. };
  111. static struct pci_driver pdc2027x_pci_driver = {
  112. .name = DRV_NAME,
  113. .id_table = pdc2027x_pci_tbl,
  114. .probe = pdc2027x_init_one,
  115. .remove = ata_pci_remove_one,
  116. };
  117. static struct scsi_host_template pdc2027x_sht = {
  118. .module = THIS_MODULE,
  119. .name = DRV_NAME,
  120. .ioctl = ata_scsi_ioctl,
  121. .queuecommand = ata_scsi_queuecmd,
  122. .can_queue = ATA_DEF_QUEUE,
  123. .this_id = ATA_SHT_THIS_ID,
  124. .sg_tablesize = LIBATA_MAX_PRD,
  125. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  126. .emulated = ATA_SHT_EMULATED,
  127. .use_clustering = ATA_SHT_USE_CLUSTERING,
  128. .proc_name = DRV_NAME,
  129. .dma_boundary = ATA_DMA_BOUNDARY,
  130. .slave_configure = ata_scsi_slave_config,
  131. .slave_destroy = ata_scsi_slave_destroy,
  132. .bios_param = ata_std_bios_param,
  133. };
  134. static struct ata_port_operations pdc2027x_pata100_ops = {
  135. .mode_filter = ata_pci_default_filter,
  136. .tf_load = ata_tf_load,
  137. .tf_read = ata_tf_read,
  138. .check_status = ata_check_status,
  139. .exec_command = ata_exec_command,
  140. .dev_select = ata_std_dev_select,
  141. .check_atapi_dma = pdc2027x_check_atapi_dma,
  142. .bmdma_setup = ata_bmdma_setup,
  143. .bmdma_start = ata_bmdma_start,
  144. .bmdma_stop = ata_bmdma_stop,
  145. .bmdma_status = ata_bmdma_status,
  146. .qc_prep = ata_qc_prep,
  147. .qc_issue = ata_qc_issue_prot,
  148. .data_xfer = ata_data_xfer,
  149. .freeze = ata_bmdma_freeze,
  150. .thaw = ata_bmdma_thaw,
  151. .error_handler = pdc2027x_error_handler,
  152. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  153. .cable_detect = pdc2027x_cable_detect,
  154. .irq_clear = ata_bmdma_irq_clear,
  155. .irq_on = ata_irq_on,
  156. .port_start = ata_sff_port_start,
  157. };
  158. static struct ata_port_operations pdc2027x_pata133_ops = {
  159. .set_piomode = pdc2027x_set_piomode,
  160. .set_dmamode = pdc2027x_set_dmamode,
  161. .set_mode = pdc2027x_set_mode,
  162. .mode_filter = pdc2027x_mode_filter,
  163. .tf_load = ata_tf_load,
  164. .tf_read = ata_tf_read,
  165. .check_status = ata_check_status,
  166. .exec_command = ata_exec_command,
  167. .dev_select = ata_std_dev_select,
  168. .check_atapi_dma = pdc2027x_check_atapi_dma,
  169. .bmdma_setup = ata_bmdma_setup,
  170. .bmdma_start = ata_bmdma_start,
  171. .bmdma_stop = ata_bmdma_stop,
  172. .bmdma_status = ata_bmdma_status,
  173. .qc_prep = ata_qc_prep,
  174. .qc_issue = ata_qc_issue_prot,
  175. .data_xfer = ata_data_xfer,
  176. .freeze = ata_bmdma_freeze,
  177. .thaw = ata_bmdma_thaw,
  178. .error_handler = pdc2027x_error_handler,
  179. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  180. .cable_detect = pdc2027x_cable_detect,
  181. .irq_clear = ata_bmdma_irq_clear,
  182. .irq_on = ata_irq_on,
  183. .port_start = ata_sff_port_start,
  184. };
  185. static struct ata_port_info pdc2027x_port_info[] = {
  186. /* PDC_UDMA_100 */
  187. {
  188. .flags = ATA_FLAG_NO_LEGACY | ATA_FLAG_SLAVE_POSS |
  189. ATA_FLAG_MMIO,
  190. .pio_mask = 0x1f, /* pio0-4 */
  191. .mwdma_mask = 0x07, /* mwdma0-2 */
  192. .udma_mask = ATA_UDMA5, /* udma0-5 */
  193. .port_ops = &pdc2027x_pata100_ops,
  194. },
  195. /* PDC_UDMA_133 */
  196. {
  197. .flags = ATA_FLAG_NO_LEGACY | ATA_FLAG_SLAVE_POSS |
  198. ATA_FLAG_MMIO,
  199. .pio_mask = 0x1f, /* pio0-4 */
  200. .mwdma_mask = 0x07, /* mwdma0-2 */
  201. .udma_mask = ATA_UDMA6, /* udma0-6 */
  202. .port_ops = &pdc2027x_pata133_ops,
  203. },
  204. };
  205. MODULE_AUTHOR("Andre Hedrick, Frank Tiernan, Albert Lee");
  206. MODULE_DESCRIPTION("libata driver module for Promise PDC20268 to PDC20277");
  207. MODULE_LICENSE("GPL");
  208. MODULE_VERSION(DRV_VERSION);
  209. MODULE_DEVICE_TABLE(pci, pdc2027x_pci_tbl);
  210. /**
  211. * port_mmio - Get the MMIO address of PDC2027x extended registers
  212. * @ap: Port
  213. * @offset: offset from mmio base
  214. */
  215. static inline void __iomem *port_mmio(struct ata_port *ap, unsigned int offset)
  216. {
  217. return ap->host->iomap[PDC_MMIO_BAR] + ap->port_no * 0x100 + offset;
  218. }
  219. /**
  220. * dev_mmio - Get the MMIO address of PDC2027x extended registers
  221. * @ap: Port
  222. * @adev: device
  223. * @offset: offset from mmio base
  224. */
  225. static inline void __iomem *dev_mmio(struct ata_port *ap, struct ata_device *adev, unsigned int offset)
  226. {
  227. u8 adj = (adev->devno) ? 0x08 : 0x00;
  228. return port_mmio(ap, offset) + adj;
  229. }
  230. /**
  231. * pdc2027x_pata_cable_detect - Probe host controller cable detect info
  232. * @ap: Port for which cable detect info is desired
  233. *
  234. * Read 80c cable indicator from Promise extended register.
  235. * This register is latched when the system is reset.
  236. *
  237. * LOCKING:
  238. * None (inherited from caller).
  239. */
  240. static int pdc2027x_cable_detect(struct ata_port *ap)
  241. {
  242. u32 cgcr;
  243. /* check cable detect results */
  244. cgcr = ioread32(port_mmio(ap, PDC_GLOBAL_CTL));
  245. if (cgcr & (1 << 26))
  246. goto cbl40;
  247. PDPRINTK("No cable or 80-conductor cable on port %d\n", ap->port_no);
  248. return ATA_CBL_PATA80;
  249. cbl40:
  250. printk(KERN_INFO DRV_NAME ": 40-conductor cable detected on port %d\n", ap->port_no);
  251. return ATA_CBL_PATA40;
  252. }
  253. /**
  254. * pdc2027x_port_enabled - Check PDC ATA control register to see whether the port is enabled.
  255. * @ap: Port to check
  256. */
  257. static inline int pdc2027x_port_enabled(struct ata_port *ap)
  258. {
  259. return ioread8(port_mmio(ap, PDC_ATA_CTL)) & 0x02;
  260. }
  261. /**
  262. * pdc2027x_prereset - prereset for PATA host controller
  263. * @link: Target link
  264. * @deadline: deadline jiffies for the operation
  265. *
  266. * Probeinit including cable detection.
  267. *
  268. * LOCKING:
  269. * None (inherited from caller).
  270. */
  271. static int pdc2027x_prereset(struct ata_link *link, unsigned long deadline)
  272. {
  273. /* Check whether port enabled */
  274. if (!pdc2027x_port_enabled(link->ap))
  275. return -ENOENT;
  276. return ata_std_prereset(link, deadline);
  277. }
  278. /**
  279. * pdc2027x_error_handler - Perform reset on PATA port and classify
  280. * @ap: Port to reset
  281. *
  282. * Reset PATA phy and classify attached devices.
  283. *
  284. * LOCKING:
  285. * None (inherited from caller).
  286. */
  287. static void pdc2027x_error_handler(struct ata_port *ap)
  288. {
  289. ata_bmdma_drive_eh(ap, pdc2027x_prereset, ata_std_softreset, NULL, ata_std_postreset);
  290. }
  291. /**
  292. * pdc2720x_mode_filter - mode selection filter
  293. * @adev: ATA device
  294. * @mask: list of modes proposed
  295. *
  296. * Block UDMA on devices that cause trouble with this controller.
  297. */
  298. static unsigned long pdc2027x_mode_filter(struct ata_device *adev, unsigned long mask)
  299. {
  300. unsigned char model_num[ATA_ID_PROD_LEN + 1];
  301. struct ata_device *pair = ata_dev_pair(adev);
  302. if (adev->class != ATA_DEV_ATA || adev->devno == 0 || pair == NULL)
  303. return ata_pci_default_filter(adev, mask);
  304. /* Check for slave of a Maxtor at UDMA6 */
  305. ata_id_c_string(pair->id, model_num, ATA_ID_PROD,
  306. ATA_ID_PROD_LEN + 1);
  307. /* If the master is a maxtor in UDMA6 then the slave should not use UDMA 6 */
  308. if(strstr(model_num, "Maxtor") == 0 && pair->dma_mode == XFER_UDMA_6)
  309. mask &= ~ (1 << (6 + ATA_SHIFT_UDMA));
  310. return ata_pci_default_filter(adev, mask);
  311. }
  312. /**
  313. * pdc2027x_set_piomode - Initialize host controller PATA PIO timings
  314. * @ap: Port to configure
  315. * @adev: um
  316. * @pio: PIO mode, 0 - 4
  317. *
  318. * Set PIO mode for device.
  319. *
  320. * LOCKING:
  321. * None (inherited from caller).
  322. */
  323. static void pdc2027x_set_piomode(struct ata_port *ap, struct ata_device *adev)
  324. {
  325. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  326. u32 ctcr0, ctcr1;
  327. PDPRINTK("adev->pio_mode[%X]\n", adev->pio_mode);
  328. /* Sanity check */
  329. if (pio > 4) {
  330. printk(KERN_ERR DRV_NAME ": Unknown pio mode [%d] ignored\n", pio);
  331. return;
  332. }
  333. /* Set the PIO timing registers using value table for 133MHz */
  334. PDPRINTK("Set pio regs... \n");
  335. ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
  336. ctcr0 &= 0xffff0000;
  337. ctcr0 |= pdc2027x_pio_timing_tbl[pio].value0 |
  338. (pdc2027x_pio_timing_tbl[pio].value1 << 8);
  339. iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
  340. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  341. ctcr1 &= 0x00ffffff;
  342. ctcr1 |= (pdc2027x_pio_timing_tbl[pio].value2 << 24);
  343. iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
  344. PDPRINTK("Set pio regs done\n");
  345. PDPRINTK("Set to pio mode[%u] \n", pio);
  346. }
  347. /**
  348. * pdc2027x_set_dmamode - Initialize host controller PATA UDMA timings
  349. * @ap: Port to configure
  350. * @adev: um
  351. * @udma: udma mode, XFER_UDMA_0 to XFER_UDMA_6
  352. *
  353. * Set UDMA mode for device.
  354. *
  355. * LOCKING:
  356. * None (inherited from caller).
  357. */
  358. static void pdc2027x_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  359. {
  360. unsigned int dma_mode = adev->dma_mode;
  361. u32 ctcr0, ctcr1;
  362. if ((dma_mode >= XFER_UDMA_0) &&
  363. (dma_mode <= XFER_UDMA_6)) {
  364. /* Set the UDMA timing registers with value table for 133MHz */
  365. unsigned int udma_mode = dma_mode & 0x07;
  366. if (dma_mode == XFER_UDMA_2) {
  367. /*
  368. * Turn off tHOLD.
  369. * If tHOLD is '1', the hardware will add half clock for data hold time.
  370. * This code segment seems to be no effect. tHOLD will be overwritten below.
  371. */
  372. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  373. iowrite32(ctcr1 & ~(1 << 7), dev_mmio(ap, adev, PDC_CTCR1));
  374. }
  375. PDPRINTK("Set udma regs... \n");
  376. ctcr1 = ioread32(dev_mmio(ap, adev, PDC_CTCR1));
  377. ctcr1 &= 0xff000000;
  378. ctcr1 |= pdc2027x_udma_timing_tbl[udma_mode].value0 |
  379. (pdc2027x_udma_timing_tbl[udma_mode].value1 << 8) |
  380. (pdc2027x_udma_timing_tbl[udma_mode].value2 << 16);
  381. iowrite32(ctcr1, dev_mmio(ap, adev, PDC_CTCR1));
  382. PDPRINTK("Set udma regs done\n");
  383. PDPRINTK("Set to udma mode[%u] \n", udma_mode);
  384. } else if ((dma_mode >= XFER_MW_DMA_0) &&
  385. (dma_mode <= XFER_MW_DMA_2)) {
  386. /* Set the MDMA timing registers with value table for 133MHz */
  387. unsigned int mdma_mode = dma_mode & 0x07;
  388. PDPRINTK("Set mdma regs... \n");
  389. ctcr0 = ioread32(dev_mmio(ap, adev, PDC_CTCR0));
  390. ctcr0 &= 0x0000ffff;
  391. ctcr0 |= (pdc2027x_mdma_timing_tbl[mdma_mode].value0 << 16) |
  392. (pdc2027x_mdma_timing_tbl[mdma_mode].value1 << 24);
  393. iowrite32(ctcr0, dev_mmio(ap, adev, PDC_CTCR0));
  394. PDPRINTK("Set mdma regs done\n");
  395. PDPRINTK("Set to mdma mode[%u] \n", mdma_mode);
  396. } else {
  397. printk(KERN_ERR DRV_NAME ": Unknown dma mode [%u] ignored\n", dma_mode);
  398. }
  399. }
  400. /**
  401. * pdc2027x_set_mode - Set the timing registers back to correct values.
  402. * @link: link to configure
  403. * @r_failed: Returned device for failure
  404. *
  405. * The pdc2027x hardware will look at "SET FEATURES" and change the timing registers
  406. * automatically. The values set by the hardware might be incorrect, under 133Mhz PLL.
  407. * This function overwrites the possibly incorrect values set by the hardware to be correct.
  408. */
  409. static int pdc2027x_set_mode(struct ata_link *link, struct ata_device **r_failed)
  410. {
  411. struct ata_port *ap = link->ap;
  412. struct ata_device *dev;
  413. int rc;
  414. rc = ata_do_set_mode(link, r_failed);
  415. if (rc < 0)
  416. return rc;
  417. ata_link_for_each_dev(dev, link) {
  418. if (ata_dev_enabled(dev)) {
  419. pdc2027x_set_piomode(ap, dev);
  420. /*
  421. * Enable prefetch if the device support PIO only.
  422. */
  423. if (dev->xfer_shift == ATA_SHIFT_PIO) {
  424. u32 ctcr1 = ioread32(dev_mmio(ap, dev, PDC_CTCR1));
  425. ctcr1 |= (1 << 25);
  426. iowrite32(ctcr1, dev_mmio(ap, dev, PDC_CTCR1));
  427. PDPRINTK("Turn on prefetch\n");
  428. } else {
  429. pdc2027x_set_dmamode(ap, dev);
  430. }
  431. }
  432. }
  433. return 0;
  434. }
  435. /**
  436. * pdc2027x_check_atapi_dma - Check whether ATAPI DMA can be supported for this command
  437. * @qc: Metadata associated with taskfile to check
  438. *
  439. * LOCKING:
  440. * None (inherited from caller).
  441. *
  442. * RETURNS: 0 when ATAPI DMA can be used
  443. * 1 otherwise
  444. */
  445. static int pdc2027x_check_atapi_dma(struct ata_queued_cmd *qc)
  446. {
  447. struct scsi_cmnd *cmd = qc->scsicmd;
  448. u8 *scsicmd = cmd->cmnd;
  449. int rc = 1; /* atapi dma off by default */
  450. /*
  451. * This workaround is from Promise's GPL driver.
  452. * If ATAPI DMA is used for commands not in the
  453. * following white list, say MODE_SENSE and REQUEST_SENSE,
  454. * pdc2027x might hit the irq lost problem.
  455. */
  456. switch (scsicmd[0]) {
  457. case READ_10:
  458. case WRITE_10:
  459. case READ_12:
  460. case WRITE_12:
  461. case READ_6:
  462. case WRITE_6:
  463. case 0xad: /* READ_DVD_STRUCTURE */
  464. case 0xbe: /* READ_CD */
  465. /* ATAPI DMA is ok */
  466. rc = 0;
  467. break;
  468. default:
  469. ;
  470. }
  471. return rc;
  472. }
  473. /**
  474. * pdc_read_counter - Read the ctr counter
  475. * @host: target ATA host
  476. */
  477. static long pdc_read_counter(struct ata_host *host)
  478. {
  479. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  480. long counter;
  481. int retry = 1;
  482. u32 bccrl, bccrh, bccrlv, bccrhv;
  483. retry:
  484. bccrl = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
  485. bccrh = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
  486. /* Read the counter values again for verification */
  487. bccrlv = ioread32(mmio_base + PDC_BYTE_COUNT) & 0x7fff;
  488. bccrhv = ioread32(mmio_base + PDC_BYTE_COUNT + 0x100) & 0x7fff;
  489. counter = (bccrh << 15) | bccrl;
  490. PDPRINTK("bccrh [%X] bccrl [%X]\n", bccrh, bccrl);
  491. PDPRINTK("bccrhv[%X] bccrlv[%X]\n", bccrhv, bccrlv);
  492. /*
  493. * The 30-bit decreasing counter are read by 2 pieces.
  494. * Incorrect value may be read when both bccrh and bccrl are changing.
  495. * Ex. When 7900 decrease to 78FF, wrong value 7800 might be read.
  496. */
  497. if (retry && !(bccrh == bccrhv && bccrl >= bccrlv)) {
  498. retry--;
  499. PDPRINTK("rereading counter\n");
  500. goto retry;
  501. }
  502. return counter;
  503. }
  504. /**
  505. * adjust_pll - Adjust the PLL input clock in Hz.
  506. *
  507. * @pdc_controller: controller specific information
  508. * @host: target ATA host
  509. * @pll_clock: The input of PLL in HZ
  510. */
  511. static void pdc_adjust_pll(struct ata_host *host, long pll_clock, unsigned int board_idx)
  512. {
  513. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  514. u16 pll_ctl;
  515. long pll_clock_khz = pll_clock / 1000;
  516. long pout_required = board_idx? PDC_133_MHZ:PDC_100_MHZ;
  517. long ratio = pout_required / pll_clock_khz;
  518. int F, R;
  519. /* Sanity check */
  520. if (unlikely(pll_clock_khz < 5000L || pll_clock_khz > 70000L)) {
  521. printk(KERN_ERR DRV_NAME ": Invalid PLL input clock %ldkHz, give up!\n", pll_clock_khz);
  522. return;
  523. }
  524. #ifdef PDC_DEBUG
  525. PDPRINTK("pout_required is %ld\n", pout_required);
  526. /* Show the current clock value of PLL control register
  527. * (maybe already configured by the firmware)
  528. */
  529. pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
  530. PDPRINTK("pll_ctl[%X]\n", pll_ctl);
  531. #endif
  532. /*
  533. * Calculate the ratio of F, R and OD
  534. * POUT = (F + 2) / (( R + 2) * NO)
  535. */
  536. if (ratio < 8600L) { /* 8.6x */
  537. /* Using NO = 0x01, R = 0x0D */
  538. R = 0x0d;
  539. } else if (ratio < 12900L) { /* 12.9x */
  540. /* Using NO = 0x01, R = 0x08 */
  541. R = 0x08;
  542. } else if (ratio < 16100L) { /* 16.1x */
  543. /* Using NO = 0x01, R = 0x06 */
  544. R = 0x06;
  545. } else if (ratio < 64000L) { /* 64x */
  546. R = 0x00;
  547. } else {
  548. /* Invalid ratio */
  549. printk(KERN_ERR DRV_NAME ": Invalid ratio %ld, give up!\n", ratio);
  550. return;
  551. }
  552. F = (ratio * (R+2)) / 1000 - 2;
  553. if (unlikely(F < 0 || F > 127)) {
  554. /* Invalid F */
  555. printk(KERN_ERR DRV_NAME ": F[%d] invalid!\n", F);
  556. return;
  557. }
  558. PDPRINTK("F[%d] R[%d] ratio*1000[%ld]\n", F, R, ratio);
  559. pll_ctl = (R << 8) | F;
  560. PDPRINTK("Writing pll_ctl[%X]\n", pll_ctl);
  561. iowrite16(pll_ctl, mmio_base + PDC_PLL_CTL);
  562. ioread16(mmio_base + PDC_PLL_CTL); /* flush */
  563. /* Wait the PLL circuit to be stable */
  564. mdelay(30);
  565. #ifdef PDC_DEBUG
  566. /*
  567. * Show the current clock value of PLL control register
  568. * (maybe configured by the firmware)
  569. */
  570. pll_ctl = ioread16(mmio_base + PDC_PLL_CTL);
  571. PDPRINTK("pll_ctl[%X]\n", pll_ctl);
  572. #endif
  573. return;
  574. }
  575. /**
  576. * detect_pll_input_clock - Detect the PLL input clock in Hz.
  577. * @host: target ATA host
  578. * Ex. 16949000 on 33MHz PCI bus for pdc20275.
  579. * Half of the PCI clock.
  580. */
  581. static long pdc_detect_pll_input_clock(struct ata_host *host)
  582. {
  583. void __iomem *mmio_base = host->iomap[PDC_MMIO_BAR];
  584. u32 scr;
  585. long start_count, end_count;
  586. struct timeval start_time, end_time;
  587. long pll_clock, usec_elapsed;
  588. /* Start the test mode */
  589. scr = ioread32(mmio_base + PDC_SYS_CTL);
  590. PDPRINTK("scr[%X]\n", scr);
  591. iowrite32(scr | (0x01 << 14), mmio_base + PDC_SYS_CTL);
  592. ioread32(mmio_base + PDC_SYS_CTL); /* flush */
  593. /* Read current counter value */
  594. start_count = pdc_read_counter(host);
  595. do_gettimeofday(&start_time);
  596. /* Let the counter run for 100 ms. */
  597. mdelay(100);
  598. /* Read the counter values again */
  599. end_count = pdc_read_counter(host);
  600. do_gettimeofday(&end_time);
  601. /* Stop the test mode */
  602. scr = ioread32(mmio_base + PDC_SYS_CTL);
  603. PDPRINTK("scr[%X]\n", scr);
  604. iowrite32(scr & ~(0x01 << 14), mmio_base + PDC_SYS_CTL);
  605. ioread32(mmio_base + PDC_SYS_CTL); /* flush */
  606. /* calculate the input clock in Hz */
  607. usec_elapsed = (end_time.tv_sec - start_time.tv_sec) * 1000000 +
  608. (end_time.tv_usec - start_time.tv_usec);
  609. pll_clock = ((start_count - end_count) & 0x3fffffff) / 100 *
  610. (100000000 / usec_elapsed);
  611. PDPRINTK("start[%ld] end[%ld] \n", start_count, end_count);
  612. PDPRINTK("PLL input clock[%ld]Hz\n", pll_clock);
  613. return pll_clock;
  614. }
  615. /**
  616. * pdc_hardware_init - Initialize the hardware.
  617. * @host: target ATA host
  618. * @board_idx: board identifier
  619. */
  620. static int pdc_hardware_init(struct ata_host *host, unsigned int board_idx)
  621. {
  622. long pll_clock;
  623. /*
  624. * Detect PLL input clock rate.
  625. * On some system, where PCI bus is running at non-standard clock rate.
  626. * Ex. 25MHz or 40MHz, we have to adjust the cycle_time.
  627. * The pdc20275 controller employs PLL circuit to help correct timing registers setting.
  628. */
  629. pll_clock = pdc_detect_pll_input_clock(host);
  630. dev_printk(KERN_INFO, host->dev, "PLL input clock %ld kHz\n", pll_clock/1000);
  631. /* Adjust PLL control register */
  632. pdc_adjust_pll(host, pll_clock, board_idx);
  633. return 0;
  634. }
  635. /**
  636. * pdc_ata_setup_port - setup the mmio address
  637. * @port: ata ioports to setup
  638. * @base: base address
  639. */
  640. static void pdc_ata_setup_port(struct ata_ioports *port, void __iomem *base)
  641. {
  642. port->cmd_addr =
  643. port->data_addr = base;
  644. port->feature_addr =
  645. port->error_addr = base + 0x05;
  646. port->nsect_addr = base + 0x0a;
  647. port->lbal_addr = base + 0x0f;
  648. port->lbam_addr = base + 0x10;
  649. port->lbah_addr = base + 0x15;
  650. port->device_addr = base + 0x1a;
  651. port->command_addr =
  652. port->status_addr = base + 0x1f;
  653. port->altstatus_addr =
  654. port->ctl_addr = base + 0x81a;
  655. }
  656. /**
  657. * pdc2027x_init_one - PCI probe function
  658. * Called when an instance of PCI adapter is inserted.
  659. * This function checks whether the hardware is supported,
  660. * initialize hardware and register an instance of ata_host to
  661. * libata. (implements struct pci_driver.probe() )
  662. *
  663. * @pdev: instance of pci_dev found
  664. * @ent: matching entry in the id_tbl[]
  665. */
  666. static int __devinit pdc2027x_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  667. {
  668. static int printed_version;
  669. static const unsigned long cmd_offset[] = { 0x17c0, 0x15c0 };
  670. static const unsigned long bmdma_offset[] = { 0x1000, 0x1008 };
  671. unsigned int board_idx = (unsigned int) ent->driver_data;
  672. const struct ata_port_info *ppi[] =
  673. { &pdc2027x_port_info[board_idx], NULL };
  674. struct ata_host *host;
  675. void __iomem *mmio_base;
  676. int i, rc;
  677. if (!printed_version++)
  678. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  679. /* alloc host */
  680. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  681. if (!host)
  682. return -ENOMEM;
  683. /* acquire resources and fill host */
  684. rc = pcim_enable_device(pdev);
  685. if (rc)
  686. return rc;
  687. rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
  688. if (rc)
  689. return rc;
  690. host->iomap = pcim_iomap_table(pdev);
  691. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  692. if (rc)
  693. return rc;
  694. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  695. if (rc)
  696. return rc;
  697. mmio_base = host->iomap[PDC_MMIO_BAR];
  698. for (i = 0; i < 2; i++) {
  699. struct ata_port *ap = host->ports[i];
  700. pdc_ata_setup_port(&ap->ioaddr, mmio_base + cmd_offset[i]);
  701. ap->ioaddr.bmdma_addr = mmio_base + bmdma_offset[i];
  702. ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
  703. ata_port_pbar_desc(ap, PDC_MMIO_BAR, cmd_offset[i], "cmd");
  704. }
  705. //pci_enable_intx(pdev);
  706. /* initialize adapter */
  707. if (pdc_hardware_init(host, board_idx) != 0)
  708. return -EIO;
  709. pci_set_master(pdev);
  710. return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
  711. &pdc2027x_sht);
  712. }
  713. /**
  714. * pdc2027x_init - Called after this module is loaded into the kernel.
  715. */
  716. static int __init pdc2027x_init(void)
  717. {
  718. return pci_register_driver(&pdc2027x_pci_driver);
  719. }
  720. /**
  721. * pdc2027x_exit - Called before this module unloaded from the kernel
  722. */
  723. static void __exit pdc2027x_exit(void)
  724. {
  725. pci_unregister_driver(&pdc2027x_pci_driver);
  726. }
  727. module_init(pdc2027x_init);
  728. module_exit(pdc2027x_exit);