pata_cs5530.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. /*
  2. * pata-cs5530.c - CS5530 PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * based upon cs5530.c by Mark Lord.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. * Loosely based on the piix & svwks drivers.
  22. *
  23. * Documentation:
  24. * Available from AMD web site.
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/init.h>
  30. #include <linux/blkdev.h>
  31. #include <linux/delay.h>
  32. #include <scsi/scsi_host.h>
  33. #include <linux/libata.h>
  34. #include <linux/dmi.h>
  35. #define DRV_NAME "pata_cs5530"
  36. #define DRV_VERSION "0.7.4"
  37. static void __iomem *cs5530_port_base(struct ata_port *ap)
  38. {
  39. unsigned long bmdma = (unsigned long)ap->ioaddr.bmdma_addr;
  40. return (void __iomem *)((bmdma & ~0x0F) + 0x20 + 0x10 * ap->port_no);
  41. }
  42. /**
  43. * cs5530_set_piomode - PIO setup
  44. * @ap: ATA interface
  45. * @adev: device on the interface
  46. *
  47. * Set our PIO requirements. This is fairly simple on the CS5530
  48. * chips.
  49. */
  50. static void cs5530_set_piomode(struct ata_port *ap, struct ata_device *adev)
  51. {
  52. static const unsigned int cs5530_pio_timings[2][5] = {
  53. {0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010},
  54. {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}
  55. };
  56. void __iomem *base = cs5530_port_base(ap);
  57. u32 tuning;
  58. int format;
  59. /* Find out which table to use */
  60. tuning = ioread32(base + 0x04);
  61. format = (tuning & 0x80000000UL) ? 1 : 0;
  62. /* Now load the right timing register */
  63. if (adev->devno)
  64. base += 0x08;
  65. iowrite32(cs5530_pio_timings[format][adev->pio_mode - XFER_PIO_0], base);
  66. }
  67. /**
  68. * cs5530_set_dmamode - DMA timing setup
  69. * @ap: ATA interface
  70. * @adev: Device being configured
  71. *
  72. * We cannot mix MWDMA and UDMA without reloading timings each switch
  73. * master to slave. We track the last DMA setup in order to minimise
  74. * reloads.
  75. */
  76. static void cs5530_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  77. {
  78. void __iomem *base = cs5530_port_base(ap);
  79. u32 tuning, timing = 0;
  80. u8 reg;
  81. /* Find out which table to use */
  82. tuning = ioread32(base + 0x04);
  83. switch(adev->dma_mode) {
  84. case XFER_UDMA_0:
  85. timing = 0x00921250;break;
  86. case XFER_UDMA_1:
  87. timing = 0x00911140;break;
  88. case XFER_UDMA_2:
  89. timing = 0x00911030;break;
  90. case XFER_MW_DMA_0:
  91. timing = 0x00077771;break;
  92. case XFER_MW_DMA_1:
  93. timing = 0x00012121;break;
  94. case XFER_MW_DMA_2:
  95. timing = 0x00002020;break;
  96. default:
  97. BUG();
  98. }
  99. /* Merge in the PIO format bit */
  100. timing |= (tuning & 0x80000000UL);
  101. if (adev->devno == 0) /* Master */
  102. iowrite32(timing, base + 0x04);
  103. else {
  104. if (timing & 0x00100000)
  105. tuning |= 0x00100000; /* UDMA for both */
  106. else
  107. tuning &= ~0x00100000; /* MWDMA for both */
  108. iowrite32(tuning, base + 0x04);
  109. iowrite32(timing, base + 0x0C);
  110. }
  111. /* Set the DMA capable bit in the BMDMA area */
  112. reg = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  113. reg |= (1 << (5 + adev->devno));
  114. iowrite8(reg, ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  115. /* Remember the last DMA setup we did */
  116. ap->private_data = adev;
  117. }
  118. /**
  119. * cs5530_qc_issue_prot - command issue
  120. * @qc: command pending
  121. *
  122. * Called when the libata layer is about to issue a command. We wrap
  123. * this interface so that we can load the correct ATA timings if
  124. * necessary. Specifically we have a problem that there is only
  125. * one MWDMA/UDMA bit.
  126. */
  127. static unsigned int cs5530_qc_issue_prot(struct ata_queued_cmd *qc)
  128. {
  129. struct ata_port *ap = qc->ap;
  130. struct ata_device *adev = qc->dev;
  131. struct ata_device *prev = ap->private_data;
  132. /* See if the DMA settings could be wrong */
  133. if (adev->dma_mode != 0 && adev != prev && prev != NULL) {
  134. /* Maybe, but do the channels match MWDMA/UDMA ? */
  135. if ((adev->dma_mode >= XFER_UDMA_0 && prev->dma_mode < XFER_UDMA_0) ||
  136. (adev->dma_mode < XFER_UDMA_0 && prev->dma_mode >= XFER_UDMA_0))
  137. /* Switch the mode bits */
  138. cs5530_set_dmamode(ap, adev);
  139. }
  140. return ata_qc_issue_prot(qc);
  141. }
  142. static struct scsi_host_template cs5530_sht = {
  143. .module = THIS_MODULE,
  144. .name = DRV_NAME,
  145. .ioctl = ata_scsi_ioctl,
  146. .queuecommand = ata_scsi_queuecmd,
  147. .can_queue = ATA_DEF_QUEUE,
  148. .this_id = ATA_SHT_THIS_ID,
  149. .sg_tablesize = LIBATA_DUMB_MAX_PRD,
  150. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  151. .emulated = ATA_SHT_EMULATED,
  152. .use_clustering = ATA_SHT_USE_CLUSTERING,
  153. .proc_name = DRV_NAME,
  154. .dma_boundary = ATA_DMA_BOUNDARY,
  155. .slave_configure = ata_scsi_slave_config,
  156. .slave_destroy = ata_scsi_slave_destroy,
  157. .bios_param = ata_std_bios_param,
  158. };
  159. static struct ata_port_operations cs5530_port_ops = {
  160. .set_piomode = cs5530_set_piomode,
  161. .set_dmamode = cs5530_set_dmamode,
  162. .mode_filter = ata_pci_default_filter,
  163. .tf_load = ata_tf_load,
  164. .tf_read = ata_tf_read,
  165. .check_status = ata_check_status,
  166. .exec_command = ata_exec_command,
  167. .dev_select = ata_std_dev_select,
  168. .bmdma_setup = ata_bmdma_setup,
  169. .bmdma_start = ata_bmdma_start,
  170. .bmdma_stop = ata_bmdma_stop,
  171. .bmdma_status = ata_bmdma_status,
  172. .freeze = ata_bmdma_freeze,
  173. .thaw = ata_bmdma_thaw,
  174. .error_handler = ata_bmdma_error_handler,
  175. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  176. .cable_detect = ata_cable_40wire,
  177. .qc_prep = ata_dumb_qc_prep,
  178. .qc_issue = cs5530_qc_issue_prot,
  179. .data_xfer = ata_data_xfer,
  180. .irq_handler = ata_interrupt,
  181. .irq_clear = ata_bmdma_irq_clear,
  182. .irq_on = ata_irq_on,
  183. .port_start = ata_sff_port_start,
  184. };
  185. static const struct dmi_system_id palmax_dmi_table[] = {
  186. {
  187. .ident = "Palmax PD1100",
  188. .matches = {
  189. DMI_MATCH(DMI_SYS_VENDOR, "Cyrix"),
  190. DMI_MATCH(DMI_PRODUCT_NAME, "Caddis"),
  191. },
  192. },
  193. { }
  194. };
  195. static int cs5530_is_palmax(void)
  196. {
  197. if (dmi_check_system(palmax_dmi_table)) {
  198. printk(KERN_INFO "Palmax PD1100: Disabling DMA on docking port.\n");
  199. return 1;
  200. }
  201. return 0;
  202. }
  203. /**
  204. * cs5530_init_chip - Chipset init
  205. *
  206. * Perform the chip initialisation work that is shared between both
  207. * setup and resume paths
  208. */
  209. static int cs5530_init_chip(void)
  210. {
  211. struct pci_dev *master_0 = NULL, *cs5530_0 = NULL, *dev = NULL;
  212. while ((dev = pci_get_device(PCI_VENDOR_ID_CYRIX, PCI_ANY_ID, dev)) != NULL) {
  213. switch (dev->device) {
  214. case PCI_DEVICE_ID_CYRIX_PCI_MASTER:
  215. master_0 = pci_dev_get(dev);
  216. break;
  217. case PCI_DEVICE_ID_CYRIX_5530_LEGACY:
  218. cs5530_0 = pci_dev_get(dev);
  219. break;
  220. }
  221. }
  222. if (!master_0) {
  223. printk(KERN_ERR DRV_NAME ": unable to locate PCI MASTER function\n");
  224. goto fail_put;
  225. }
  226. if (!cs5530_0) {
  227. printk(KERN_ERR DRV_NAME ": unable to locate CS5530 LEGACY function\n");
  228. goto fail_put;
  229. }
  230. pci_set_master(cs5530_0);
  231. pci_try_set_mwi(cs5530_0);
  232. /*
  233. * Set PCI CacheLineSize to 16-bytes:
  234. * --> Write 0x04 into 8-bit PCI CACHELINESIZE reg of function 0 of the cs5530
  235. *
  236. * Note: This value is constant because the 5530 is only a Geode companion
  237. */
  238. pci_write_config_byte(cs5530_0, PCI_CACHE_LINE_SIZE, 0x04);
  239. /*
  240. * Disable trapping of UDMA register accesses (Win98 hack):
  241. * --> Write 0x5006 into 16-bit reg at offset 0xd0 of function 0 of the cs5530
  242. */
  243. pci_write_config_word(cs5530_0, 0xd0, 0x5006);
  244. /*
  245. * Bit-1 at 0x40 enables MemoryWriteAndInvalidate on internal X-bus:
  246. * The other settings are what is necessary to get the register
  247. * into a sane state for IDE DMA operation.
  248. */
  249. pci_write_config_byte(master_0, 0x40, 0x1e);
  250. /*
  251. * Set max PCI burst size (16-bytes seems to work best):
  252. * 16bytes: set bit-1 at 0x41 (reg value of 0x16)
  253. * all others: clear bit-1 at 0x41, and do:
  254. * 128bytes: OR 0x00 at 0x41
  255. * 256bytes: OR 0x04 at 0x41
  256. * 512bytes: OR 0x08 at 0x41
  257. * 1024bytes: OR 0x0c at 0x41
  258. */
  259. pci_write_config_byte(master_0, 0x41, 0x14);
  260. /*
  261. * These settings are necessary to get the chip
  262. * into a sane state for IDE DMA operation.
  263. */
  264. pci_write_config_byte(master_0, 0x42, 0x00);
  265. pci_write_config_byte(master_0, 0x43, 0xc1);
  266. pci_dev_put(master_0);
  267. pci_dev_put(cs5530_0);
  268. return 0;
  269. fail_put:
  270. if (master_0)
  271. pci_dev_put(master_0);
  272. if (cs5530_0)
  273. pci_dev_put(cs5530_0);
  274. return -ENODEV;
  275. }
  276. /**
  277. * cs5530_init_one - Initialise a CS5530
  278. * @dev: PCI device
  279. * @id: Entry in match table
  280. *
  281. * Install a driver for the newly found CS5530 companion chip. Most of
  282. * this is just housekeeping. We have to set the chip up correctly and
  283. * turn off various bits of emulation magic.
  284. */
  285. static int cs5530_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  286. {
  287. static const struct ata_port_info info = {
  288. .sht = &cs5530_sht,
  289. .flags = ATA_FLAG_SLAVE_POSS,
  290. .pio_mask = 0x1f,
  291. .mwdma_mask = 0x07,
  292. .udma_mask = 0x07,
  293. .port_ops = &cs5530_port_ops
  294. };
  295. /* The docking connector doesn't do UDMA, and it seems not MWDMA */
  296. static const struct ata_port_info info_palmax_secondary = {
  297. .sht = &cs5530_sht,
  298. .flags = ATA_FLAG_SLAVE_POSS,
  299. .pio_mask = 0x1f,
  300. .port_ops = &cs5530_port_ops
  301. };
  302. const struct ata_port_info *ppi[] = { &info, NULL };
  303. /* Chip initialisation */
  304. if (cs5530_init_chip())
  305. return -ENODEV;
  306. if (cs5530_is_palmax())
  307. ppi[1] = &info_palmax_secondary;
  308. /* Now kick off ATA set up */
  309. return ata_pci_init_one(pdev, ppi);
  310. }
  311. #ifdef CONFIG_PM
  312. static int cs5530_reinit_one(struct pci_dev *pdev)
  313. {
  314. /* If we fail on resume we are doomed */
  315. if (cs5530_init_chip())
  316. BUG();
  317. return ata_pci_device_resume(pdev);
  318. }
  319. #endif /* CONFIG_PM */
  320. static const struct pci_device_id cs5530[] = {
  321. { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5530_IDE), },
  322. { },
  323. };
  324. static struct pci_driver cs5530_pci_driver = {
  325. .name = DRV_NAME,
  326. .id_table = cs5530,
  327. .probe = cs5530_init_one,
  328. .remove = ata_pci_remove_one,
  329. #ifdef CONFIG_PM
  330. .suspend = ata_pci_device_suspend,
  331. .resume = cs5530_reinit_one,
  332. #endif
  333. };
  334. static int __init cs5530_init(void)
  335. {
  336. return pci_register_driver(&cs5530_pci_driver);
  337. }
  338. static void __exit cs5530_exit(void)
  339. {
  340. pci_unregister_driver(&cs5530_pci_driver);
  341. }
  342. MODULE_AUTHOR("Alan Cox");
  343. MODULE_DESCRIPTION("low-level driver for the Cyrix/NS/AMD 5530");
  344. MODULE_LICENSE("GPL");
  345. MODULE_DEVICE_TABLE(pci, cs5530);
  346. MODULE_VERSION(DRV_VERSION);
  347. module_init(cs5530_init);
  348. module_exit(cs5530_exit);