ata_piix.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SCC = 0x0A, /* sub-class code register */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  105. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  106. /* combined mode. if set, PATA is channel 0.
  107. * if clear, PATA is channel 1.
  108. */
  109. PIIX_PORT_ENABLED = (1 << 0),
  110. PIIX_PORT_PRESENT = (1 << 4),
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* controller IDs */
  114. piix_pata_33 = 0, /* PIIX4 at 33Mhz */
  115. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  116. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  117. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  118. ich5_sata = 5,
  119. ich6_sata = 6,
  120. ich6_sata_ahci = 7,
  121. ich6m_sata_ahci = 8,
  122. ich8_sata_ahci = 9,
  123. piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
  124. tolapai_sata_ahci = 11,
  125. ich9_2port_sata = 12,
  126. /* constants for mapping table */
  127. P0 = 0, /* port 0 */
  128. P1 = 1, /* port 1 */
  129. P2 = 2, /* port 2 */
  130. P3 = 3, /* port 3 */
  131. IDE = -1, /* IDE */
  132. NA = -2, /* not avaliable */
  133. RV = -3, /* reserved */
  134. PIIX_AHCI_DEVICE = 6,
  135. /* host->flags bits */
  136. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  137. };
  138. struct piix_map_db {
  139. const u32 mask;
  140. const u16 port_enable;
  141. const int map[][4];
  142. };
  143. struct piix_host_priv {
  144. const int *map;
  145. };
  146. static int piix_init_one (struct pci_dev *pdev,
  147. const struct pci_device_id *ent);
  148. static void piix_pata_error_handler(struct ata_port *ap);
  149. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  150. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  151. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  152. static int ich_pata_cable_detect(struct ata_port *ap);
  153. #ifdef CONFIG_PM
  154. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  155. static int piix_pci_device_resume(struct pci_dev *pdev);
  156. #endif
  157. static unsigned int in_module_init = 1;
  158. static const struct pci_device_id piix_pci_tbl[] = {
  159. /* Intel PIIX3 for the 430HX etc */
  160. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  161. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  162. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  163. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX4 */
  165. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel PIIX4 */
  167. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  168. /* Intel PIIX */
  169. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  170. /* Intel ICH (i810, i815, i840) UDMA 66*/
  171. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  172. /* Intel ICH0 : UDMA 33*/
  173. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  174. /* Intel ICH2M */
  175. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  177. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH3M */
  179. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH3 (E7500/1) UDMA 100 */
  181. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  183. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  184. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. /* Intel ICH5 */
  186. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* C-ICH (i810E2) */
  188. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  190. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* ICH6 (and 6) (i915) UDMA 100 */
  192. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* ICH7/7-R (i945, i975) UDMA 100*/
  194. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. /* ICH8 Mobile PATA Controller */
  197. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  198. /* NOTE: The following PCI ids must be kept in sync with the
  199. * list in drivers/pci/quirks.c.
  200. */
  201. /* 82801EB (ICH5) */
  202. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  203. /* 82801EB (ICH5) */
  204. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  205. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  206. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  207. /* 6300ESB pretending RAID */
  208. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  209. /* 82801FB/FW (ICH6/ICH6W) */
  210. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  211. /* 82801FR/FRW (ICH6R/ICH6RW) */
  212. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  213. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  214. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  215. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  216. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  217. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  218. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  219. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  220. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  221. /* SATA Controller 1 IDE (ICH8) */
  222. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  223. /* SATA Controller 2 IDE (ICH8) */
  224. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
  225. /* Mobile SATA Controller IDE (ICH8M) */
  226. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  227. /* SATA Controller IDE (ICH9) */
  228. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  229. /* SATA Controller IDE (ICH9) */
  230. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
  231. /* SATA Controller IDE (ICH9) */
  232. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
  233. /* SATA Controller IDE (ICH9M) */
  234. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
  235. /* SATA Controller IDE (ICH9M) */
  236. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich9_2port_sata },
  237. /* SATA Controller IDE (ICH9M) */
  238. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  239. /* SATA Controller IDE (Tolapai) */
  240. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
  241. { } /* terminate list */
  242. };
  243. static struct pci_driver piix_pci_driver = {
  244. .name = DRV_NAME,
  245. .id_table = piix_pci_tbl,
  246. .probe = piix_init_one,
  247. .remove = ata_pci_remove_one,
  248. #ifdef CONFIG_PM
  249. .suspend = piix_pci_device_suspend,
  250. .resume = piix_pci_device_resume,
  251. #endif
  252. };
  253. static struct scsi_host_template piix_sht = {
  254. .module = THIS_MODULE,
  255. .name = DRV_NAME,
  256. .ioctl = ata_scsi_ioctl,
  257. .queuecommand = ata_scsi_queuecmd,
  258. .can_queue = ATA_DEF_QUEUE,
  259. .this_id = ATA_SHT_THIS_ID,
  260. .sg_tablesize = LIBATA_MAX_PRD,
  261. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  262. .emulated = ATA_SHT_EMULATED,
  263. .use_clustering = ATA_SHT_USE_CLUSTERING,
  264. .proc_name = DRV_NAME,
  265. .dma_boundary = ATA_DMA_BOUNDARY,
  266. .slave_configure = ata_scsi_slave_config,
  267. .slave_destroy = ata_scsi_slave_destroy,
  268. .bios_param = ata_std_bios_param,
  269. };
  270. static const struct ata_port_operations piix_pata_ops = {
  271. .set_piomode = piix_set_piomode,
  272. .set_dmamode = piix_set_dmamode,
  273. .mode_filter = ata_pci_default_filter,
  274. .tf_load = ata_tf_load,
  275. .tf_read = ata_tf_read,
  276. .check_status = ata_check_status,
  277. .exec_command = ata_exec_command,
  278. .dev_select = ata_std_dev_select,
  279. .bmdma_setup = ata_bmdma_setup,
  280. .bmdma_start = ata_bmdma_start,
  281. .bmdma_stop = ata_bmdma_stop,
  282. .bmdma_status = ata_bmdma_status,
  283. .qc_prep = ata_qc_prep,
  284. .qc_issue = ata_qc_issue_prot,
  285. .data_xfer = ata_data_xfer,
  286. .freeze = ata_bmdma_freeze,
  287. .thaw = ata_bmdma_thaw,
  288. .error_handler = piix_pata_error_handler,
  289. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  290. .cable_detect = ata_cable_40wire,
  291. .irq_handler = ata_interrupt,
  292. .irq_clear = ata_bmdma_irq_clear,
  293. .irq_on = ata_irq_on,
  294. .port_start = ata_port_start,
  295. };
  296. static const struct ata_port_operations ich_pata_ops = {
  297. .set_piomode = piix_set_piomode,
  298. .set_dmamode = ich_set_dmamode,
  299. .mode_filter = ata_pci_default_filter,
  300. .tf_load = ata_tf_load,
  301. .tf_read = ata_tf_read,
  302. .check_status = ata_check_status,
  303. .exec_command = ata_exec_command,
  304. .dev_select = ata_std_dev_select,
  305. .bmdma_setup = ata_bmdma_setup,
  306. .bmdma_start = ata_bmdma_start,
  307. .bmdma_stop = ata_bmdma_stop,
  308. .bmdma_status = ata_bmdma_status,
  309. .qc_prep = ata_qc_prep,
  310. .qc_issue = ata_qc_issue_prot,
  311. .data_xfer = ata_data_xfer,
  312. .freeze = ata_bmdma_freeze,
  313. .thaw = ata_bmdma_thaw,
  314. .error_handler = piix_pata_error_handler,
  315. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  316. .cable_detect = ich_pata_cable_detect,
  317. .irq_handler = ata_interrupt,
  318. .irq_clear = ata_bmdma_irq_clear,
  319. .irq_on = ata_irq_on,
  320. .port_start = ata_port_start,
  321. };
  322. static const struct ata_port_operations piix_sata_ops = {
  323. .tf_load = ata_tf_load,
  324. .tf_read = ata_tf_read,
  325. .check_status = ata_check_status,
  326. .exec_command = ata_exec_command,
  327. .dev_select = ata_std_dev_select,
  328. .bmdma_setup = ata_bmdma_setup,
  329. .bmdma_start = ata_bmdma_start,
  330. .bmdma_stop = ata_bmdma_stop,
  331. .bmdma_status = ata_bmdma_status,
  332. .qc_prep = ata_qc_prep,
  333. .qc_issue = ata_qc_issue_prot,
  334. .data_xfer = ata_data_xfer,
  335. .freeze = ata_bmdma_freeze,
  336. .thaw = ata_bmdma_thaw,
  337. .error_handler = ata_bmdma_error_handler,
  338. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  339. .irq_handler = ata_interrupt,
  340. .irq_clear = ata_bmdma_irq_clear,
  341. .irq_on = ata_irq_on,
  342. .port_start = ata_port_start,
  343. };
  344. static const struct piix_map_db ich5_map_db = {
  345. .mask = 0x7,
  346. .port_enable = 0x3,
  347. .map = {
  348. /* PM PS SM SS MAP */
  349. { P0, NA, P1, NA }, /* 000b */
  350. { P1, NA, P0, NA }, /* 001b */
  351. { RV, RV, RV, RV },
  352. { RV, RV, RV, RV },
  353. { P0, P1, IDE, IDE }, /* 100b */
  354. { P1, P0, IDE, IDE }, /* 101b */
  355. { IDE, IDE, P0, P1 }, /* 110b */
  356. { IDE, IDE, P1, P0 }, /* 111b */
  357. },
  358. };
  359. static const struct piix_map_db ich6_map_db = {
  360. .mask = 0x3,
  361. .port_enable = 0xf,
  362. .map = {
  363. /* PM PS SM SS MAP */
  364. { P0, P2, P1, P3 }, /* 00b */
  365. { IDE, IDE, P1, P3 }, /* 01b */
  366. { P0, P2, IDE, IDE }, /* 10b */
  367. { RV, RV, RV, RV },
  368. },
  369. };
  370. static const struct piix_map_db ich6m_map_db = {
  371. .mask = 0x3,
  372. .port_enable = 0x5,
  373. /* Map 01b isn't specified in the doc but some notebooks use
  374. * it anyway. MAP 01b have been spotted on both ICH6M and
  375. * ICH7M.
  376. */
  377. .map = {
  378. /* PM PS SM SS MAP */
  379. { P0, P2, NA, NA }, /* 00b */
  380. { IDE, IDE, P1, P3 }, /* 01b */
  381. { P0, P2, IDE, IDE }, /* 10b */
  382. { RV, RV, RV, RV },
  383. },
  384. };
  385. static const struct piix_map_db ich8_map_db = {
  386. .mask = 0x3,
  387. .port_enable = 0x3,
  388. .map = {
  389. /* PM PS SM SS MAP */
  390. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  391. { RV, RV, RV, RV },
  392. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  393. { RV, RV, RV, RV },
  394. },
  395. };
  396. static const struct piix_map_db tolapai_map_db = {
  397. .mask = 0x3,
  398. .port_enable = 0x3,
  399. .map = {
  400. /* PM PS SM SS MAP */
  401. { P0, NA, P1, NA }, /* 00b */
  402. { RV, RV, RV, RV }, /* 01b */
  403. { RV, RV, RV, RV }, /* 10b */
  404. { RV, RV, RV, RV },
  405. },
  406. };
  407. static const struct piix_map_db ich9_2port_map_db = {
  408. .mask = 0x3,
  409. .port_enable = 0x3,
  410. .map = {
  411. /* PM PS SM SS MAP */
  412. { P0, NA, P1, NA }, /* 00b */
  413. { RV, RV, RV, RV }, /* 01b */
  414. { RV, RV, RV, RV }, /* 10b */
  415. { RV, RV, RV, RV },
  416. },
  417. };
  418. static const struct piix_map_db *piix_map_db_table[] = {
  419. [ich5_sata] = &ich5_map_db,
  420. [ich6_sata] = &ich6_map_db,
  421. [ich6_sata_ahci] = &ich6_map_db,
  422. [ich6m_sata_ahci] = &ich6m_map_db,
  423. [ich8_sata_ahci] = &ich8_map_db,
  424. [tolapai_sata_ahci] = &tolapai_map_db,
  425. [ich9_2port_sata] = &ich9_2port_map_db,
  426. };
  427. static struct ata_port_info piix_port_info[] = {
  428. [piix_pata_33] = /* PIIX4 at 33MHz */
  429. {
  430. .sht = &piix_sht,
  431. .flags = PIIX_PATA_FLAGS,
  432. .pio_mask = 0x1f, /* pio0-4 */
  433. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  434. .udma_mask = ATA_UDMA_MASK_40C,
  435. .port_ops = &piix_pata_ops,
  436. },
  437. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  438. {
  439. .sht = &piix_sht,
  440. .flags = PIIX_PATA_FLAGS,
  441. .pio_mask = 0x1f, /* pio 0-4 */
  442. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  443. .udma_mask = ATA_UDMA2, /* UDMA33 */
  444. .port_ops = &ich_pata_ops,
  445. },
  446. [ich_pata_66] = /* ICH controllers up to 66MHz */
  447. {
  448. .sht = &piix_sht,
  449. .flags = PIIX_PATA_FLAGS,
  450. .pio_mask = 0x1f, /* pio 0-4 */
  451. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  452. .udma_mask = ATA_UDMA4,
  453. .port_ops = &ich_pata_ops,
  454. },
  455. [ich_pata_100] =
  456. {
  457. .sht = &piix_sht,
  458. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  459. .pio_mask = 0x1f, /* pio0-4 */
  460. .mwdma_mask = 0x06, /* mwdma1-2 */
  461. .udma_mask = ATA_UDMA5, /* udma0-5 */
  462. .port_ops = &ich_pata_ops,
  463. },
  464. [ich5_sata] =
  465. {
  466. .sht = &piix_sht,
  467. .flags = PIIX_SATA_FLAGS,
  468. .pio_mask = 0x1f, /* pio0-4 */
  469. .mwdma_mask = 0x07, /* mwdma0-2 */
  470. .udma_mask = ATA_UDMA6,
  471. .port_ops = &piix_sata_ops,
  472. },
  473. [ich6_sata] =
  474. {
  475. .sht = &piix_sht,
  476. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  477. .pio_mask = 0x1f, /* pio0-4 */
  478. .mwdma_mask = 0x07, /* mwdma0-2 */
  479. .udma_mask = ATA_UDMA6,
  480. .port_ops = &piix_sata_ops,
  481. },
  482. [ich6_sata_ahci] =
  483. {
  484. .sht = &piix_sht,
  485. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  486. PIIX_FLAG_AHCI,
  487. .pio_mask = 0x1f, /* pio0-4 */
  488. .mwdma_mask = 0x07, /* mwdma0-2 */
  489. .udma_mask = ATA_UDMA6,
  490. .port_ops = &piix_sata_ops,
  491. },
  492. [ich6m_sata_ahci] =
  493. {
  494. .sht = &piix_sht,
  495. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  496. PIIX_FLAG_AHCI,
  497. .pio_mask = 0x1f, /* pio0-4 */
  498. .mwdma_mask = 0x07, /* mwdma0-2 */
  499. .udma_mask = ATA_UDMA6,
  500. .port_ops = &piix_sata_ops,
  501. },
  502. [ich8_sata_ahci] =
  503. {
  504. .sht = &piix_sht,
  505. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  506. PIIX_FLAG_AHCI,
  507. .pio_mask = 0x1f, /* pio0-4 */
  508. .mwdma_mask = 0x07, /* mwdma0-2 */
  509. .udma_mask = ATA_UDMA6,
  510. .port_ops = &piix_sata_ops,
  511. },
  512. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  513. {
  514. .sht = &piix_sht,
  515. .flags = PIIX_PATA_FLAGS,
  516. .pio_mask = 0x1f, /* pio0-4 */
  517. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  518. .port_ops = &piix_pata_ops,
  519. },
  520. [tolapai_sata_ahci] =
  521. {
  522. .sht = &piix_sht,
  523. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  524. PIIX_FLAG_AHCI,
  525. .pio_mask = 0x1f, /* pio0-4 */
  526. .mwdma_mask = 0x07, /* mwdma0-2 */
  527. .udma_mask = ATA_UDMA6,
  528. .port_ops = &piix_sata_ops,
  529. },
  530. [ich9_2port_sata] =
  531. {
  532. .sht = &piix_sht,
  533. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  534. PIIX_FLAG_AHCI,
  535. .pio_mask = 0x1f, /* pio0-4 */
  536. .mwdma_mask = 0x07, /* mwdma0-2 */
  537. .udma_mask = ATA_UDMA6,
  538. .port_ops = &piix_sata_ops,
  539. },
  540. };
  541. static struct pci_bits piix_enable_bits[] = {
  542. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  543. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  544. };
  545. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  546. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  547. MODULE_LICENSE("GPL");
  548. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  549. MODULE_VERSION(DRV_VERSION);
  550. struct ich_laptop {
  551. u16 device;
  552. u16 subvendor;
  553. u16 subdevice;
  554. };
  555. /*
  556. * List of laptops that use short cables rather than 80 wire
  557. */
  558. static const struct ich_laptop ich_laptop[] = {
  559. /* devid, subvendor, subdev */
  560. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  561. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  562. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  563. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  564. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  565. /* end marker */
  566. { 0, }
  567. };
  568. /**
  569. * ich_pata_cable_detect - Probe host controller cable detect info
  570. * @ap: Port for which cable detect info is desired
  571. *
  572. * Read 80c cable indicator from ATA PCI device's PCI config
  573. * register. This register is normally set by firmware (BIOS).
  574. *
  575. * LOCKING:
  576. * None (inherited from caller).
  577. */
  578. static int ich_pata_cable_detect(struct ata_port *ap)
  579. {
  580. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  581. const struct ich_laptop *lap = &ich_laptop[0];
  582. u8 tmp, mask;
  583. /* Check for specials - Acer Aspire 5602WLMi */
  584. while (lap->device) {
  585. if (lap->device == pdev->device &&
  586. lap->subvendor == pdev->subsystem_vendor &&
  587. lap->subdevice == pdev->subsystem_device) {
  588. return ATA_CBL_PATA40_SHORT;
  589. }
  590. lap++;
  591. }
  592. /* check BIOS cable detect results */
  593. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  594. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  595. if ((tmp & mask) == 0)
  596. return ATA_CBL_PATA40;
  597. return ATA_CBL_PATA80;
  598. }
  599. /**
  600. * piix_pata_prereset - prereset for PATA host controller
  601. * @link: Target link
  602. * @deadline: deadline jiffies for the operation
  603. *
  604. * LOCKING:
  605. * None (inherited from caller).
  606. */
  607. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  608. {
  609. struct ata_port *ap = link->ap;
  610. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  611. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  612. return -ENOENT;
  613. return ata_std_prereset(link, deadline);
  614. }
  615. static void piix_pata_error_handler(struct ata_port *ap)
  616. {
  617. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  618. ata_std_postreset);
  619. }
  620. /**
  621. * piix_set_piomode - Initialize host controller PATA PIO timings
  622. * @ap: Port whose timings we are configuring
  623. * @adev: um
  624. *
  625. * Set PIO mode for device, in host controller PCI config space.
  626. *
  627. * LOCKING:
  628. * None (inherited from caller).
  629. */
  630. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  631. {
  632. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  633. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  634. unsigned int is_slave = (adev->devno != 0);
  635. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  636. unsigned int slave_port = 0x44;
  637. u16 master_data;
  638. u8 slave_data;
  639. u8 udma_enable;
  640. int control = 0;
  641. /*
  642. * See Intel Document 298600-004 for the timing programing rules
  643. * for ICH controllers.
  644. */
  645. static const /* ISP RTC */
  646. u8 timings[][2] = { { 0, 0 },
  647. { 0, 0 },
  648. { 1, 0 },
  649. { 2, 1 },
  650. { 2, 3 }, };
  651. if (pio >= 2)
  652. control |= 1; /* TIME1 enable */
  653. if (ata_pio_need_iordy(adev))
  654. control |= 2; /* IE enable */
  655. /* Intel specifies that the PPE functionality is for disk only */
  656. if (adev->class == ATA_DEV_ATA)
  657. control |= 4; /* PPE enable */
  658. /* PIO configuration clears DTE unconditionally. It will be
  659. * programmed in set_dmamode which is guaranteed to be called
  660. * after set_piomode if any DMA mode is available.
  661. */
  662. pci_read_config_word(dev, master_port, &master_data);
  663. if (is_slave) {
  664. /* clear TIME1|IE1|PPE1|DTE1 */
  665. master_data &= 0xff0f;
  666. /* Enable SITRE (seperate slave timing register) */
  667. master_data |= 0x4000;
  668. /* enable PPE1, IE1 and TIME1 as needed */
  669. master_data |= (control << 4);
  670. pci_read_config_byte(dev, slave_port, &slave_data);
  671. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  672. /* Load the timing nibble for this slave */
  673. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  674. << (ap->port_no ? 4 : 0);
  675. } else {
  676. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  677. master_data &= 0xccf0;
  678. /* Enable PPE, IE and TIME as appropriate */
  679. master_data |= control;
  680. /* load ISP and RCT */
  681. master_data |=
  682. (timings[pio][0] << 12) |
  683. (timings[pio][1] << 8);
  684. }
  685. pci_write_config_word(dev, master_port, master_data);
  686. if (is_slave)
  687. pci_write_config_byte(dev, slave_port, slave_data);
  688. /* Ensure the UDMA bit is off - it will be turned back on if
  689. UDMA is selected */
  690. if (ap->udma_mask) {
  691. pci_read_config_byte(dev, 0x48, &udma_enable);
  692. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  693. pci_write_config_byte(dev, 0x48, udma_enable);
  694. }
  695. }
  696. /**
  697. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  698. * @ap: Port whose timings we are configuring
  699. * @adev: Drive in question
  700. * @udma: udma mode, 0 - 6
  701. * @isich: set if the chip is an ICH device
  702. *
  703. * Set UDMA mode for device, in host controller PCI config space.
  704. *
  705. * LOCKING:
  706. * None (inherited from caller).
  707. */
  708. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  709. {
  710. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  711. u8 master_port = ap->port_no ? 0x42 : 0x40;
  712. u16 master_data;
  713. u8 speed = adev->dma_mode;
  714. int devid = adev->devno + 2 * ap->port_no;
  715. u8 udma_enable = 0;
  716. static const /* ISP RTC */
  717. u8 timings[][2] = { { 0, 0 },
  718. { 0, 0 },
  719. { 1, 0 },
  720. { 2, 1 },
  721. { 2, 3 }, };
  722. pci_read_config_word(dev, master_port, &master_data);
  723. if (ap->udma_mask)
  724. pci_read_config_byte(dev, 0x48, &udma_enable);
  725. if (speed >= XFER_UDMA_0) {
  726. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  727. u16 udma_timing;
  728. u16 ideconf;
  729. int u_clock, u_speed;
  730. /*
  731. * UDMA is handled by a combination of clock switching and
  732. * selection of dividers
  733. *
  734. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  735. * except UDMA0 which is 00
  736. */
  737. u_speed = min(2 - (udma & 1), udma);
  738. if (udma == 5)
  739. u_clock = 0x1000; /* 100Mhz */
  740. else if (udma > 2)
  741. u_clock = 1; /* 66Mhz */
  742. else
  743. u_clock = 0; /* 33Mhz */
  744. udma_enable |= (1 << devid);
  745. /* Load the CT/RP selection */
  746. pci_read_config_word(dev, 0x4A, &udma_timing);
  747. udma_timing &= ~(3 << (4 * devid));
  748. udma_timing |= u_speed << (4 * devid);
  749. pci_write_config_word(dev, 0x4A, udma_timing);
  750. if (isich) {
  751. /* Select a 33/66/100Mhz clock */
  752. pci_read_config_word(dev, 0x54, &ideconf);
  753. ideconf &= ~(0x1001 << devid);
  754. ideconf |= u_clock << devid;
  755. /* For ICH or later we should set bit 10 for better
  756. performance (WR_PingPong_En) */
  757. pci_write_config_word(dev, 0x54, ideconf);
  758. }
  759. } else {
  760. /*
  761. * MWDMA is driven by the PIO timings. We must also enable
  762. * IORDY unconditionally along with TIME1. PPE has already
  763. * been set when the PIO timing was set.
  764. */
  765. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  766. unsigned int control;
  767. u8 slave_data;
  768. const unsigned int needed_pio[3] = {
  769. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  770. };
  771. int pio = needed_pio[mwdma] - XFER_PIO_0;
  772. control = 3; /* IORDY|TIME1 */
  773. /* If the drive MWDMA is faster than it can do PIO then
  774. we must force PIO into PIO0 */
  775. if (adev->pio_mode < needed_pio[mwdma])
  776. /* Enable DMA timing only */
  777. control |= 8; /* PIO cycles in PIO0 */
  778. if (adev->devno) { /* Slave */
  779. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  780. master_data |= control << 4;
  781. pci_read_config_byte(dev, 0x44, &slave_data);
  782. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  783. /* Load the matching timing */
  784. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  785. pci_write_config_byte(dev, 0x44, slave_data);
  786. } else { /* Master */
  787. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  788. and master timing bits */
  789. master_data |= control;
  790. master_data |=
  791. (timings[pio][0] << 12) |
  792. (timings[pio][1] << 8);
  793. }
  794. if (ap->udma_mask) {
  795. udma_enable &= ~(1 << devid);
  796. pci_write_config_word(dev, master_port, master_data);
  797. }
  798. }
  799. /* Don't scribble on 0x48 if the controller does not support UDMA */
  800. if (ap->udma_mask)
  801. pci_write_config_byte(dev, 0x48, udma_enable);
  802. }
  803. /**
  804. * piix_set_dmamode - Initialize host controller PATA DMA timings
  805. * @ap: Port whose timings we are configuring
  806. * @adev: um
  807. *
  808. * Set MW/UDMA mode for device, in host controller PCI config space.
  809. *
  810. * LOCKING:
  811. * None (inherited from caller).
  812. */
  813. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  814. {
  815. do_pata_set_dmamode(ap, adev, 0);
  816. }
  817. /**
  818. * ich_set_dmamode - Initialize host controller PATA DMA timings
  819. * @ap: Port whose timings we are configuring
  820. * @adev: um
  821. *
  822. * Set MW/UDMA mode for device, in host controller PCI config space.
  823. *
  824. * LOCKING:
  825. * None (inherited from caller).
  826. */
  827. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  828. {
  829. do_pata_set_dmamode(ap, adev, 1);
  830. }
  831. #ifdef CONFIG_PM
  832. static int piix_broken_suspend(void)
  833. {
  834. static const struct dmi_system_id sysids[] = {
  835. {
  836. .ident = "TECRA M3",
  837. .matches = {
  838. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  839. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  840. },
  841. },
  842. {
  843. .ident = "TECRA M5",
  844. .matches = {
  845. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  846. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  847. },
  848. },
  849. {
  850. .ident = "TECRA M7",
  851. .matches = {
  852. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  853. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  854. },
  855. },
  856. {
  857. .ident = "Satellite U200",
  858. .matches = {
  859. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  860. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  861. },
  862. },
  863. {
  864. .ident = "Satellite U205",
  865. .matches = {
  866. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  867. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  868. },
  869. },
  870. {
  871. .ident = "Portege M500",
  872. .matches = {
  873. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  874. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  875. },
  876. },
  877. { } /* terminate list */
  878. };
  879. static const char *oemstrs[] = {
  880. "Tecra M3,",
  881. };
  882. int i;
  883. if (dmi_check_system(sysids))
  884. return 1;
  885. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  886. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  887. return 1;
  888. return 0;
  889. }
  890. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  891. {
  892. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  893. unsigned long flags;
  894. int rc = 0;
  895. rc = ata_host_suspend(host, mesg);
  896. if (rc)
  897. return rc;
  898. /* Some braindamaged ACPI suspend implementations expect the
  899. * controller to be awake on entry; otherwise, it burns cpu
  900. * cycles and power trying to do something to the sleeping
  901. * beauty.
  902. */
  903. if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
  904. pci_save_state(pdev);
  905. /* mark its power state as "unknown", since we don't
  906. * know if e.g. the BIOS will change its device state
  907. * when we suspend.
  908. */
  909. if (pdev->current_state == PCI_D0)
  910. pdev->current_state = PCI_UNKNOWN;
  911. /* tell resume that it's waking up from broken suspend */
  912. spin_lock_irqsave(&host->lock, flags);
  913. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  914. spin_unlock_irqrestore(&host->lock, flags);
  915. } else
  916. ata_pci_device_do_suspend(pdev, mesg);
  917. return 0;
  918. }
  919. static int piix_pci_device_resume(struct pci_dev *pdev)
  920. {
  921. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  922. unsigned long flags;
  923. int rc;
  924. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  925. spin_lock_irqsave(&host->lock, flags);
  926. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  927. spin_unlock_irqrestore(&host->lock, flags);
  928. pci_set_power_state(pdev, PCI_D0);
  929. pci_restore_state(pdev);
  930. /* PCI device wasn't disabled during suspend. Use
  931. * pci_reenable_device() to avoid affecting the enable
  932. * count.
  933. */
  934. rc = pci_reenable_device(pdev);
  935. if (rc)
  936. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  937. "device after resume (%d)\n", rc);
  938. } else
  939. rc = ata_pci_device_do_resume(pdev);
  940. if (rc == 0)
  941. ata_host_resume(host);
  942. return rc;
  943. }
  944. #endif
  945. #define AHCI_PCI_BAR 5
  946. #define AHCI_GLOBAL_CTL 0x04
  947. #define AHCI_ENABLE (1 << 31)
  948. static int piix_disable_ahci(struct pci_dev *pdev)
  949. {
  950. void __iomem *mmio;
  951. u32 tmp;
  952. int rc = 0;
  953. /* BUG: pci_enable_device has not yet been called. This
  954. * works because this device is usually set up by BIOS.
  955. */
  956. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  957. !pci_resource_len(pdev, AHCI_PCI_BAR))
  958. return 0;
  959. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  960. if (!mmio)
  961. return -ENOMEM;
  962. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  963. if (tmp & AHCI_ENABLE) {
  964. tmp &= ~AHCI_ENABLE;
  965. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  966. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  967. if (tmp & AHCI_ENABLE)
  968. rc = -EIO;
  969. }
  970. pci_iounmap(pdev, mmio);
  971. return rc;
  972. }
  973. /**
  974. * piix_check_450nx_errata - Check for problem 450NX setup
  975. * @ata_dev: the PCI device to check
  976. *
  977. * Check for the present of 450NX errata #19 and errata #25. If
  978. * they are found return an error code so we can turn off DMA
  979. */
  980. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  981. {
  982. struct pci_dev *pdev = NULL;
  983. u16 cfg;
  984. int no_piix_dma = 0;
  985. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  986. {
  987. /* Look for 450NX PXB. Check for problem configurations
  988. A PCI quirk checks bit 6 already */
  989. pci_read_config_word(pdev, 0x41, &cfg);
  990. /* Only on the original revision: IDE DMA can hang */
  991. if (pdev->revision == 0x00)
  992. no_piix_dma = 1;
  993. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  994. else if (cfg & (1<<14) && pdev->revision < 5)
  995. no_piix_dma = 2;
  996. }
  997. if (no_piix_dma)
  998. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  999. if (no_piix_dma == 2)
  1000. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1001. return no_piix_dma;
  1002. }
  1003. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  1004. struct ata_port_info *pinfo,
  1005. const struct piix_map_db *map_db)
  1006. {
  1007. u16 pcs, new_pcs;
  1008. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1009. new_pcs = pcs | map_db->port_enable;
  1010. if (new_pcs != pcs) {
  1011. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1012. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1013. msleep(150);
  1014. }
  1015. }
  1016. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  1017. struct ata_port_info *pinfo,
  1018. const struct piix_map_db *map_db)
  1019. {
  1020. struct piix_host_priv *hpriv = pinfo[0].private_data;
  1021. const int *map;
  1022. int i, invalid_map = 0;
  1023. u8 map_value;
  1024. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1025. map = map_db->map[map_value & map_db->mask];
  1026. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1027. for (i = 0; i < 4; i++) {
  1028. switch (map[i]) {
  1029. case RV:
  1030. invalid_map = 1;
  1031. printk(" XX");
  1032. break;
  1033. case NA:
  1034. printk(" --");
  1035. break;
  1036. case IDE:
  1037. WARN_ON((i & 1) || map[i + 1] != IDE);
  1038. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1039. pinfo[i / 2].private_data = hpriv;
  1040. i++;
  1041. printk(" IDE IDE");
  1042. break;
  1043. default:
  1044. printk(" P%d", map[i]);
  1045. if (i & 1)
  1046. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1047. break;
  1048. }
  1049. }
  1050. printk(" ]\n");
  1051. if (invalid_map)
  1052. dev_printk(KERN_ERR, &pdev->dev,
  1053. "invalid MAP value %u\n", map_value);
  1054. hpriv->map = map;
  1055. }
  1056. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1057. {
  1058. static const struct dmi_system_id sysids[] = {
  1059. {
  1060. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1061. * isn't used to boot the system which
  1062. * disables the channel.
  1063. */
  1064. .ident = "M570U",
  1065. .matches = {
  1066. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1067. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1068. },
  1069. },
  1070. { } /* terminate list */
  1071. };
  1072. u32 iocfg;
  1073. if (!dmi_check_system(sysids))
  1074. return;
  1075. /* The datasheet says that bit 18 is NOOP but certain systems
  1076. * seem to use it to disable a channel. Clear the bit on the
  1077. * affected systems.
  1078. */
  1079. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1080. if (iocfg & (1 << 18)) {
  1081. dev_printk(KERN_INFO, &pdev->dev,
  1082. "applying IOCFG bit18 quirk\n");
  1083. iocfg &= ~(1 << 18);
  1084. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1085. }
  1086. }
  1087. /**
  1088. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1089. * @pdev: PCI device to register
  1090. * @ent: Entry in piix_pci_tbl matching with @pdev
  1091. *
  1092. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1093. * and then hand over control to libata, for it to do the rest.
  1094. *
  1095. * LOCKING:
  1096. * Inherited from PCI layer (may sleep).
  1097. *
  1098. * RETURNS:
  1099. * Zero on success, or -ERRNO value.
  1100. */
  1101. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1102. {
  1103. static int printed_version;
  1104. struct device *dev = &pdev->dev;
  1105. struct ata_port_info port_info[2];
  1106. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1107. struct piix_host_priv *hpriv;
  1108. unsigned long port_flags;
  1109. if (!printed_version++)
  1110. dev_printk(KERN_DEBUG, &pdev->dev,
  1111. "version " DRV_VERSION "\n");
  1112. /* no hotplugging support (FIXME) */
  1113. if (!in_module_init)
  1114. return -ENODEV;
  1115. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1116. if (!hpriv)
  1117. return -ENOMEM;
  1118. port_info[0] = piix_port_info[ent->driver_data];
  1119. port_info[1] = piix_port_info[ent->driver_data];
  1120. port_info[0].private_data = hpriv;
  1121. port_info[1].private_data = hpriv;
  1122. port_flags = port_info[0].flags;
  1123. if (port_flags & PIIX_FLAG_AHCI) {
  1124. u8 tmp;
  1125. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1126. if (tmp == PIIX_AHCI_DEVICE) {
  1127. int rc = piix_disable_ahci(pdev);
  1128. if (rc)
  1129. return rc;
  1130. }
  1131. }
  1132. /* Initialize SATA map */
  1133. if (port_flags & ATA_FLAG_SATA) {
  1134. piix_init_sata_map(pdev, port_info,
  1135. piix_map_db_table[ent->driver_data]);
  1136. piix_init_pcs(pdev, port_info,
  1137. piix_map_db_table[ent->driver_data]);
  1138. }
  1139. /* apply IOCFG bit18 quirk */
  1140. piix_iocfg_bit18_quirk(pdev);
  1141. /* On ICH5, some BIOSen disable the interrupt using the
  1142. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1143. * On ICH6, this bit has the same effect, but only when
  1144. * MSI is disabled (and it is disabled, as we don't use
  1145. * message-signalled interrupts currently).
  1146. */
  1147. if (port_flags & PIIX_FLAG_CHECKINTR)
  1148. pci_intx(pdev, 1);
  1149. if (piix_check_450nx_errata(pdev)) {
  1150. /* This writes into the master table but it does not
  1151. really matter for this errata as we will apply it to
  1152. all the PIIX devices on the board */
  1153. port_info[0].mwdma_mask = 0;
  1154. port_info[0].udma_mask = 0;
  1155. port_info[1].mwdma_mask = 0;
  1156. port_info[1].udma_mask = 0;
  1157. }
  1158. return ata_pci_init_one(pdev, ppi);
  1159. }
  1160. static int __init piix_init(void)
  1161. {
  1162. int rc;
  1163. DPRINTK("pci_register_driver\n");
  1164. rc = pci_register_driver(&piix_pci_driver);
  1165. if (rc)
  1166. return rc;
  1167. in_module_init = 0;
  1168. DPRINTK("done\n");
  1169. return 0;
  1170. }
  1171. static void __exit piix_exit(void)
  1172. {
  1173. pci_unregister_driver(&piix_pci_driver);
  1174. }
  1175. module_init(piix_init);
  1176. module_exit(piix_exit);