ahci.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "ahci"
  47. #define DRV_VERSION "3.0"
  48. enum {
  49. AHCI_PCI_BAR = 5,
  50. AHCI_MAX_PORTS = 32,
  51. AHCI_MAX_SG = 168, /* hardware max is 64K */
  52. AHCI_DMA_BOUNDARY = 0xffffffff,
  53. AHCI_USE_CLUSTERING = 1,
  54. AHCI_MAX_CMDS = 32,
  55. AHCI_CMD_SZ = 32,
  56. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  57. AHCI_RX_FIS_SZ = 256,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_HDR_SZ = 0x80,
  60. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  61. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  62. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  63. AHCI_RX_FIS_SZ,
  64. AHCI_IRQ_ON_SG = (1 << 31),
  65. AHCI_CMD_ATAPI = (1 << 5),
  66. AHCI_CMD_WRITE = (1 << 6),
  67. AHCI_CMD_PREFETCH = (1 << 7),
  68. AHCI_CMD_RESET = (1 << 8),
  69. AHCI_CMD_CLR_BUSY = (1 << 10),
  70. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  71. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_vt8251 = 1,
  75. board_ahci_ign_iferr = 2,
  76. board_ahci_sb600 = 3,
  77. board_ahci_mv = 4,
  78. /* global controller registers */
  79. HOST_CAP = 0x00, /* host capabilities */
  80. HOST_CTL = 0x04, /* global host control */
  81. HOST_IRQ_STAT = 0x08, /* interrupt status */
  82. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  83. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  84. /* HOST_CTL bits */
  85. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  86. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  87. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  88. /* HOST_CAP bits */
  89. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  90. HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
  91. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  92. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  93. HOST_CAP_SNTF = (1 << 29), /* SNotification register */
  94. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  95. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  96. /* registers for each SATA port */
  97. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  98. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  99. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  100. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  101. PORT_IRQ_STAT = 0x10, /* interrupt status */
  102. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  103. PORT_CMD = 0x18, /* port command */
  104. PORT_TFDATA = 0x20, /* taskfile data */
  105. PORT_SIG = 0x24, /* device TF signature */
  106. PORT_CMD_ISSUE = 0x38, /* command issue */
  107. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  108. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  109. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  110. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  111. PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
  112. /* PORT_IRQ_{STAT,MASK} bits */
  113. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  114. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  115. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  116. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  117. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  118. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  119. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  120. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  121. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  122. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  123. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  124. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  125. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  126. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  127. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  128. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  129. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  130. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  131. PORT_IRQ_IF_ERR |
  132. PORT_IRQ_CONNECT |
  133. PORT_IRQ_PHYRDY |
  134. PORT_IRQ_UNK_FIS |
  135. PORT_IRQ_BAD_PMP,
  136. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  137. PORT_IRQ_TF_ERR |
  138. PORT_IRQ_HBUS_DATA_ERR,
  139. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  140. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  141. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  142. /* PORT_CMD bits */
  143. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  144. PORT_CMD_PMP = (1 << 17), /* PMP attached */
  145. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  146. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  147. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  148. PORT_CMD_CLO = (1 << 3), /* Command list override */
  149. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  150. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  151. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  152. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  153. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  154. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  155. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  156. /* hpriv->flags bits */
  157. AHCI_HFLAG_NO_NCQ = (1 << 0),
  158. AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
  159. AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
  160. AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
  161. AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
  162. AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
  163. AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
  164. /* ap->flags bits */
  165. AHCI_FLAG_NO_HOTPLUG = (1 << 24), /* ignore PxSERR.DIAG.N */
  166. AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  167. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  168. ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
  169. AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
  170. };
  171. struct ahci_cmd_hdr {
  172. u32 opts;
  173. u32 status;
  174. u32 tbl_addr;
  175. u32 tbl_addr_hi;
  176. u32 reserved[4];
  177. };
  178. struct ahci_sg {
  179. u32 addr;
  180. u32 addr_hi;
  181. u32 reserved;
  182. u32 flags_size;
  183. };
  184. struct ahci_host_priv {
  185. unsigned int flags; /* AHCI_HFLAG_* */
  186. u32 cap; /* cap to use */
  187. u32 port_map; /* port map to use */
  188. u32 saved_cap; /* saved initial cap */
  189. u32 saved_port_map; /* saved initial port_map */
  190. };
  191. struct ahci_port_priv {
  192. struct ata_link *active_link;
  193. struct ahci_cmd_hdr *cmd_slot;
  194. dma_addr_t cmd_slot_dma;
  195. void *cmd_tbl;
  196. dma_addr_t cmd_tbl_dma;
  197. void *rx_fis;
  198. dma_addr_t rx_fis_dma;
  199. /* for NCQ spurious interrupt analysis */
  200. unsigned int ncq_saw_d2h:1;
  201. unsigned int ncq_saw_dmas:1;
  202. unsigned int ncq_saw_sdb:1;
  203. u32 intr_mask; /* interrupts to enable */
  204. };
  205. static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  206. static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  207. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  208. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  209. static void ahci_irq_clear(struct ata_port *ap);
  210. static int ahci_port_start(struct ata_port *ap);
  211. static void ahci_port_stop(struct ata_port *ap);
  212. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  213. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  214. static u8 ahci_check_status(struct ata_port *ap);
  215. static void ahci_freeze(struct ata_port *ap);
  216. static void ahci_thaw(struct ata_port *ap);
  217. static void ahci_pmp_attach(struct ata_port *ap);
  218. static void ahci_pmp_detach(struct ata_port *ap);
  219. static void ahci_error_handler(struct ata_port *ap);
  220. static void ahci_vt8251_error_handler(struct ata_port *ap);
  221. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  222. static int ahci_port_resume(struct ata_port *ap);
  223. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
  224. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  225. u32 opts);
  226. #ifdef CONFIG_PM
  227. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  228. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  229. static int ahci_pci_device_resume(struct pci_dev *pdev);
  230. #endif
  231. static struct scsi_host_template ahci_sht = {
  232. .module = THIS_MODULE,
  233. .name = DRV_NAME,
  234. .ioctl = ata_scsi_ioctl,
  235. .queuecommand = ata_scsi_queuecmd,
  236. .change_queue_depth = ata_scsi_change_queue_depth,
  237. .can_queue = AHCI_MAX_CMDS - 1,
  238. .this_id = ATA_SHT_THIS_ID,
  239. .sg_tablesize = AHCI_MAX_SG,
  240. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  241. .emulated = ATA_SHT_EMULATED,
  242. .use_clustering = AHCI_USE_CLUSTERING,
  243. .proc_name = DRV_NAME,
  244. .dma_boundary = AHCI_DMA_BOUNDARY,
  245. .slave_configure = ata_scsi_slave_config,
  246. .slave_destroy = ata_scsi_slave_destroy,
  247. .bios_param = ata_std_bios_param,
  248. };
  249. static const struct ata_port_operations ahci_ops = {
  250. .check_status = ahci_check_status,
  251. .check_altstatus = ahci_check_status,
  252. .dev_select = ata_noop_dev_select,
  253. .tf_read = ahci_tf_read,
  254. .qc_defer = sata_pmp_qc_defer_cmd_switch,
  255. .qc_prep = ahci_qc_prep,
  256. .qc_issue = ahci_qc_issue,
  257. .irq_clear = ahci_irq_clear,
  258. .scr_read = ahci_scr_read,
  259. .scr_write = ahci_scr_write,
  260. .freeze = ahci_freeze,
  261. .thaw = ahci_thaw,
  262. .error_handler = ahci_error_handler,
  263. .post_internal_cmd = ahci_post_internal_cmd,
  264. .pmp_attach = ahci_pmp_attach,
  265. .pmp_detach = ahci_pmp_detach,
  266. #ifdef CONFIG_PM
  267. .port_suspend = ahci_port_suspend,
  268. .port_resume = ahci_port_resume,
  269. #endif
  270. .port_start = ahci_port_start,
  271. .port_stop = ahci_port_stop,
  272. };
  273. static const struct ata_port_operations ahci_vt8251_ops = {
  274. .check_status = ahci_check_status,
  275. .check_altstatus = ahci_check_status,
  276. .dev_select = ata_noop_dev_select,
  277. .tf_read = ahci_tf_read,
  278. .qc_defer = sata_pmp_qc_defer_cmd_switch,
  279. .qc_prep = ahci_qc_prep,
  280. .qc_issue = ahci_qc_issue,
  281. .irq_clear = ahci_irq_clear,
  282. .scr_read = ahci_scr_read,
  283. .scr_write = ahci_scr_write,
  284. .freeze = ahci_freeze,
  285. .thaw = ahci_thaw,
  286. .error_handler = ahci_vt8251_error_handler,
  287. .post_internal_cmd = ahci_post_internal_cmd,
  288. .pmp_attach = ahci_pmp_attach,
  289. .pmp_detach = ahci_pmp_detach,
  290. #ifdef CONFIG_PM
  291. .port_suspend = ahci_port_suspend,
  292. .port_resume = ahci_port_resume,
  293. #endif
  294. .port_start = ahci_port_start,
  295. .port_stop = ahci_port_stop,
  296. };
  297. #define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
  298. static const struct ata_port_info ahci_port_info[] = {
  299. /* board_ahci */
  300. {
  301. .flags = AHCI_FLAG_COMMON,
  302. .link_flags = AHCI_LFLAG_COMMON,
  303. .pio_mask = 0x1f, /* pio0-4 */
  304. .udma_mask = ATA_UDMA6,
  305. .port_ops = &ahci_ops,
  306. },
  307. /* board_ahci_vt8251 */
  308. {
  309. AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
  310. .flags = AHCI_FLAG_COMMON,
  311. .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
  312. .pio_mask = 0x1f, /* pio0-4 */
  313. .udma_mask = ATA_UDMA6,
  314. .port_ops = &ahci_vt8251_ops,
  315. },
  316. /* board_ahci_ign_iferr */
  317. {
  318. AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
  319. .flags = AHCI_FLAG_COMMON,
  320. .link_flags = AHCI_LFLAG_COMMON,
  321. .pio_mask = 0x1f, /* pio0-4 */
  322. .udma_mask = ATA_UDMA6,
  323. .port_ops = &ahci_ops,
  324. },
  325. /* board_ahci_sb600 */
  326. {
  327. AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
  328. AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_PMP),
  329. .flags = AHCI_FLAG_COMMON,
  330. .link_flags = AHCI_LFLAG_COMMON,
  331. .pio_mask = 0x1f, /* pio0-4 */
  332. .udma_mask = ATA_UDMA6,
  333. .port_ops = &ahci_ops,
  334. },
  335. /* board_ahci_mv */
  336. {
  337. AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
  338. AHCI_HFLAG_MV_PATA),
  339. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  340. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
  341. .link_flags = AHCI_LFLAG_COMMON,
  342. .pio_mask = 0x1f, /* pio0-4 */
  343. .udma_mask = ATA_UDMA6,
  344. .port_ops = &ahci_ops,
  345. },
  346. };
  347. static const struct pci_device_id ahci_pci_tbl[] = {
  348. /* Intel */
  349. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  350. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  351. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  352. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  353. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  354. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  355. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  356. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  357. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  358. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  359. { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
  360. { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
  361. { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
  362. { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
  363. { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
  364. { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
  365. { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
  366. { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
  367. { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
  368. { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
  369. { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
  370. { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
  371. { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
  372. { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
  373. { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
  374. { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
  375. { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
  376. { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
  377. { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
  378. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  379. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  380. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  381. /* ATI */
  382. { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
  383. { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
  384. { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
  385. { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
  386. { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
  387. { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
  388. { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
  389. /* VIA */
  390. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  391. { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
  392. /* NVIDIA */
  393. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  394. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  395. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  396. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  397. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  398. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  399. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  400. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  401. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  402. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  403. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  404. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  405. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  406. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  407. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  408. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  409. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  410. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  411. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  412. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  413. { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
  414. { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
  415. { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
  416. { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
  417. { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
  418. { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
  419. { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
  420. { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
  421. { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
  422. { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
  423. { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
  424. { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
  425. { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
  426. { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
  427. { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
  428. { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
  429. { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
  430. { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
  431. { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
  432. { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
  433. { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
  434. { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
  435. { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
  436. { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
  437. { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
  438. { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
  439. { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
  440. { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
  441. { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
  442. { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
  443. { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
  444. { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
  445. /* SiS */
  446. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  447. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  448. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  449. /* Marvell */
  450. { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
  451. /* Generic, PCI class code for AHCI */
  452. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  453. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  454. { } /* terminate list */
  455. };
  456. static struct pci_driver ahci_pci_driver = {
  457. .name = DRV_NAME,
  458. .id_table = ahci_pci_tbl,
  459. .probe = ahci_init_one,
  460. .remove = ata_pci_remove_one,
  461. #ifdef CONFIG_PM
  462. .suspend = ahci_pci_device_suspend,
  463. .resume = ahci_pci_device_resume,
  464. #endif
  465. };
  466. static inline int ahci_nr_ports(u32 cap)
  467. {
  468. return (cap & 0x1f) + 1;
  469. }
  470. static inline void __iomem *__ahci_port_base(struct ata_host *host,
  471. unsigned int port_no)
  472. {
  473. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  474. return mmio + 0x100 + (port_no * 0x80);
  475. }
  476. static inline void __iomem *ahci_port_base(struct ata_port *ap)
  477. {
  478. return __ahci_port_base(ap->host, ap->port_no);
  479. }
  480. /**
  481. * ahci_save_initial_config - Save and fixup initial config values
  482. * @pdev: target PCI device
  483. * @hpriv: host private area to store config values
  484. *
  485. * Some registers containing configuration info might be setup by
  486. * BIOS and might be cleared on reset. This function saves the
  487. * initial values of those registers into @hpriv such that they
  488. * can be restored after controller reset.
  489. *
  490. * If inconsistent, config values are fixed up by this function.
  491. *
  492. * LOCKING:
  493. * None.
  494. */
  495. static void ahci_save_initial_config(struct pci_dev *pdev,
  496. struct ahci_host_priv *hpriv)
  497. {
  498. void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  499. u32 cap, port_map;
  500. int i;
  501. /* Values prefixed with saved_ are written back to host after
  502. * reset. Values without are used for driver operation.
  503. */
  504. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  505. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  506. /* some chips have errata preventing 64bit use */
  507. if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
  508. dev_printk(KERN_INFO, &pdev->dev,
  509. "controller can't do 64bit DMA, forcing 32bit\n");
  510. cap &= ~HOST_CAP_64;
  511. }
  512. if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
  513. dev_printk(KERN_INFO, &pdev->dev,
  514. "controller can't do NCQ, turning off CAP_NCQ\n");
  515. cap &= ~HOST_CAP_NCQ;
  516. }
  517. if ((cap && HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
  518. dev_printk(KERN_INFO, &pdev->dev,
  519. "controller can't do PMP, turning off CAP_PMP\n");
  520. cap &= ~HOST_CAP_PMP;
  521. }
  522. /*
  523. * Temporary Marvell 6145 hack: PATA port presence
  524. * is asserted through the standard AHCI port
  525. * presence register, as bit 4 (counting from 0)
  526. */
  527. if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
  528. dev_printk(KERN_ERR, &pdev->dev,
  529. "MV_AHCI HACK: port_map %x -> %x\n",
  530. hpriv->port_map,
  531. hpriv->port_map & 0xf);
  532. port_map &= 0xf;
  533. }
  534. /* cross check port_map and cap.n_ports */
  535. if (port_map) {
  536. u32 tmp_port_map = port_map;
  537. int n_ports = ahci_nr_ports(cap);
  538. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  539. if (tmp_port_map & (1 << i)) {
  540. n_ports--;
  541. tmp_port_map &= ~(1 << i);
  542. }
  543. }
  544. /* If n_ports and port_map are inconsistent, whine and
  545. * clear port_map and let it be generated from n_ports.
  546. */
  547. if (n_ports || tmp_port_map) {
  548. dev_printk(KERN_WARNING, &pdev->dev,
  549. "nr_ports (%u) and implemented port map "
  550. "(0x%x) don't match, using nr_ports\n",
  551. ahci_nr_ports(cap), port_map);
  552. port_map = 0;
  553. }
  554. }
  555. /* fabricate port_map from cap.nr_ports */
  556. if (!port_map) {
  557. port_map = (1 << ahci_nr_ports(cap)) - 1;
  558. dev_printk(KERN_WARNING, &pdev->dev,
  559. "forcing PORTS_IMPL to 0x%x\n", port_map);
  560. /* write the fixed up value to the PI register */
  561. hpriv->saved_port_map = port_map;
  562. }
  563. /* record values to use during operation */
  564. hpriv->cap = cap;
  565. hpriv->port_map = port_map;
  566. }
  567. /**
  568. * ahci_restore_initial_config - Restore initial config
  569. * @host: target ATA host
  570. *
  571. * Restore initial config stored by ahci_save_initial_config().
  572. *
  573. * LOCKING:
  574. * None.
  575. */
  576. static void ahci_restore_initial_config(struct ata_host *host)
  577. {
  578. struct ahci_host_priv *hpriv = host->private_data;
  579. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  580. writel(hpriv->saved_cap, mmio + HOST_CAP);
  581. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  582. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  583. }
  584. static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
  585. {
  586. static const int offset[] = {
  587. [SCR_STATUS] = PORT_SCR_STAT,
  588. [SCR_CONTROL] = PORT_SCR_CTL,
  589. [SCR_ERROR] = PORT_SCR_ERR,
  590. [SCR_ACTIVE] = PORT_SCR_ACT,
  591. [SCR_NOTIFICATION] = PORT_SCR_NTF,
  592. };
  593. struct ahci_host_priv *hpriv = ap->host->private_data;
  594. if (sc_reg < ARRAY_SIZE(offset) &&
  595. (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
  596. return offset[sc_reg];
  597. return 0;
  598. }
  599. static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  600. {
  601. void __iomem *port_mmio = ahci_port_base(ap);
  602. int offset = ahci_scr_offset(ap, sc_reg);
  603. if (offset) {
  604. *val = readl(port_mmio + offset);
  605. return 0;
  606. }
  607. return -EINVAL;
  608. }
  609. static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  610. {
  611. void __iomem *port_mmio = ahci_port_base(ap);
  612. int offset = ahci_scr_offset(ap, sc_reg);
  613. if (offset) {
  614. writel(val, port_mmio + offset);
  615. return 0;
  616. }
  617. return -EINVAL;
  618. }
  619. static void ahci_start_engine(struct ata_port *ap)
  620. {
  621. void __iomem *port_mmio = ahci_port_base(ap);
  622. u32 tmp;
  623. /* start DMA */
  624. tmp = readl(port_mmio + PORT_CMD);
  625. tmp |= PORT_CMD_START;
  626. writel(tmp, port_mmio + PORT_CMD);
  627. readl(port_mmio + PORT_CMD); /* flush */
  628. }
  629. static int ahci_stop_engine(struct ata_port *ap)
  630. {
  631. void __iomem *port_mmio = ahci_port_base(ap);
  632. u32 tmp;
  633. tmp = readl(port_mmio + PORT_CMD);
  634. /* check if the HBA is idle */
  635. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  636. return 0;
  637. /* setting HBA to idle */
  638. tmp &= ~PORT_CMD_START;
  639. writel(tmp, port_mmio + PORT_CMD);
  640. /* wait for engine to stop. This could be as long as 500 msec */
  641. tmp = ata_wait_register(port_mmio + PORT_CMD,
  642. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  643. if (tmp & PORT_CMD_LIST_ON)
  644. return -EIO;
  645. return 0;
  646. }
  647. static void ahci_start_fis_rx(struct ata_port *ap)
  648. {
  649. void __iomem *port_mmio = ahci_port_base(ap);
  650. struct ahci_host_priv *hpriv = ap->host->private_data;
  651. struct ahci_port_priv *pp = ap->private_data;
  652. u32 tmp;
  653. /* set FIS registers */
  654. if (hpriv->cap & HOST_CAP_64)
  655. writel((pp->cmd_slot_dma >> 16) >> 16,
  656. port_mmio + PORT_LST_ADDR_HI);
  657. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  658. if (hpriv->cap & HOST_CAP_64)
  659. writel((pp->rx_fis_dma >> 16) >> 16,
  660. port_mmio + PORT_FIS_ADDR_HI);
  661. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  662. /* enable FIS reception */
  663. tmp = readl(port_mmio + PORT_CMD);
  664. tmp |= PORT_CMD_FIS_RX;
  665. writel(tmp, port_mmio + PORT_CMD);
  666. /* flush */
  667. readl(port_mmio + PORT_CMD);
  668. }
  669. static int ahci_stop_fis_rx(struct ata_port *ap)
  670. {
  671. void __iomem *port_mmio = ahci_port_base(ap);
  672. u32 tmp;
  673. /* disable FIS reception */
  674. tmp = readl(port_mmio + PORT_CMD);
  675. tmp &= ~PORT_CMD_FIS_RX;
  676. writel(tmp, port_mmio + PORT_CMD);
  677. /* wait for completion, spec says 500ms, give it 1000 */
  678. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  679. PORT_CMD_FIS_ON, 10, 1000);
  680. if (tmp & PORT_CMD_FIS_ON)
  681. return -EBUSY;
  682. return 0;
  683. }
  684. static void ahci_power_up(struct ata_port *ap)
  685. {
  686. struct ahci_host_priv *hpriv = ap->host->private_data;
  687. void __iomem *port_mmio = ahci_port_base(ap);
  688. u32 cmd;
  689. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  690. /* spin up device */
  691. if (hpriv->cap & HOST_CAP_SSS) {
  692. cmd |= PORT_CMD_SPIN_UP;
  693. writel(cmd, port_mmio + PORT_CMD);
  694. }
  695. /* wake up link */
  696. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  697. }
  698. #ifdef CONFIG_PM
  699. static void ahci_power_down(struct ata_port *ap)
  700. {
  701. struct ahci_host_priv *hpriv = ap->host->private_data;
  702. void __iomem *port_mmio = ahci_port_base(ap);
  703. u32 cmd, scontrol;
  704. if (!(hpriv->cap & HOST_CAP_SSS))
  705. return;
  706. /* put device into listen mode, first set PxSCTL.DET to 0 */
  707. scontrol = readl(port_mmio + PORT_SCR_CTL);
  708. scontrol &= ~0xf;
  709. writel(scontrol, port_mmio + PORT_SCR_CTL);
  710. /* then set PxCMD.SUD to 0 */
  711. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  712. cmd &= ~PORT_CMD_SPIN_UP;
  713. writel(cmd, port_mmio + PORT_CMD);
  714. }
  715. #endif
  716. static void ahci_start_port(struct ata_port *ap)
  717. {
  718. /* enable FIS reception */
  719. ahci_start_fis_rx(ap);
  720. /* enable DMA */
  721. ahci_start_engine(ap);
  722. }
  723. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  724. {
  725. int rc;
  726. /* disable DMA */
  727. rc = ahci_stop_engine(ap);
  728. if (rc) {
  729. *emsg = "failed to stop engine";
  730. return rc;
  731. }
  732. /* disable FIS reception */
  733. rc = ahci_stop_fis_rx(ap);
  734. if (rc) {
  735. *emsg = "failed stop FIS RX";
  736. return rc;
  737. }
  738. return 0;
  739. }
  740. static int ahci_reset_controller(struct ata_host *host)
  741. {
  742. struct pci_dev *pdev = to_pci_dev(host->dev);
  743. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  744. u32 tmp;
  745. /* we must be in AHCI mode, before using anything
  746. * AHCI-specific, such as HOST_RESET.
  747. */
  748. tmp = readl(mmio + HOST_CTL);
  749. if (!(tmp & HOST_AHCI_EN))
  750. writel(tmp | HOST_AHCI_EN, mmio + HOST_CTL);
  751. /* global controller reset */
  752. if ((tmp & HOST_RESET) == 0) {
  753. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  754. readl(mmio + HOST_CTL); /* flush */
  755. }
  756. /* reset must complete within 1 second, or
  757. * the hardware should be considered fried.
  758. */
  759. ssleep(1);
  760. tmp = readl(mmio + HOST_CTL);
  761. if (tmp & HOST_RESET) {
  762. dev_printk(KERN_ERR, host->dev,
  763. "controller reset failed (0x%x)\n", tmp);
  764. return -EIO;
  765. }
  766. /* turn on AHCI mode */
  767. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  768. (void) readl(mmio + HOST_CTL); /* flush */
  769. /* some registers might be cleared on reset. restore initial values */
  770. ahci_restore_initial_config(host);
  771. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  772. u16 tmp16;
  773. /* configure PCS */
  774. pci_read_config_word(pdev, 0x92, &tmp16);
  775. tmp16 |= 0xf;
  776. pci_write_config_word(pdev, 0x92, tmp16);
  777. }
  778. return 0;
  779. }
  780. static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
  781. int port_no, void __iomem *mmio,
  782. void __iomem *port_mmio)
  783. {
  784. const char *emsg = NULL;
  785. int rc;
  786. u32 tmp;
  787. /* make sure port is not active */
  788. rc = ahci_deinit_port(ap, &emsg);
  789. if (rc)
  790. dev_printk(KERN_WARNING, &pdev->dev,
  791. "%s (%d)\n", emsg, rc);
  792. /* clear SError */
  793. tmp = readl(port_mmio + PORT_SCR_ERR);
  794. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  795. writel(tmp, port_mmio + PORT_SCR_ERR);
  796. /* clear port IRQ */
  797. tmp = readl(port_mmio + PORT_IRQ_STAT);
  798. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  799. if (tmp)
  800. writel(tmp, port_mmio + PORT_IRQ_STAT);
  801. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  802. }
  803. static void ahci_init_controller(struct ata_host *host)
  804. {
  805. struct ahci_host_priv *hpriv = host->private_data;
  806. struct pci_dev *pdev = to_pci_dev(host->dev);
  807. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  808. int i;
  809. void __iomem *port_mmio;
  810. u32 tmp;
  811. if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
  812. port_mmio = __ahci_port_base(host, 4);
  813. writel(0, port_mmio + PORT_IRQ_MASK);
  814. /* clear port IRQ */
  815. tmp = readl(port_mmio + PORT_IRQ_STAT);
  816. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  817. if (tmp)
  818. writel(tmp, port_mmio + PORT_IRQ_STAT);
  819. }
  820. for (i = 0; i < host->n_ports; i++) {
  821. struct ata_port *ap = host->ports[i];
  822. port_mmio = ahci_port_base(ap);
  823. if (ata_port_is_dummy(ap))
  824. continue;
  825. ahci_port_init(pdev, ap, i, mmio, port_mmio);
  826. }
  827. tmp = readl(mmio + HOST_CTL);
  828. VPRINTK("HOST_CTL 0x%x\n", tmp);
  829. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  830. tmp = readl(mmio + HOST_CTL);
  831. VPRINTK("HOST_CTL 0x%x\n", tmp);
  832. }
  833. static unsigned int ahci_dev_classify(struct ata_port *ap)
  834. {
  835. void __iomem *port_mmio = ahci_port_base(ap);
  836. struct ata_taskfile tf;
  837. u32 tmp;
  838. tmp = readl(port_mmio + PORT_SIG);
  839. tf.lbah = (tmp >> 24) & 0xff;
  840. tf.lbam = (tmp >> 16) & 0xff;
  841. tf.lbal = (tmp >> 8) & 0xff;
  842. tf.nsect = (tmp) & 0xff;
  843. return ata_dev_classify(&tf);
  844. }
  845. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  846. u32 opts)
  847. {
  848. dma_addr_t cmd_tbl_dma;
  849. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  850. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  851. pp->cmd_slot[tag].status = 0;
  852. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  853. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  854. }
  855. static int ahci_kick_engine(struct ata_port *ap, int force_restart)
  856. {
  857. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  858. struct ahci_host_priv *hpriv = ap->host->private_data;
  859. u32 tmp;
  860. int busy, rc;
  861. /* do we need to kick the port? */
  862. busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
  863. if (!busy && !force_restart)
  864. return 0;
  865. /* stop engine */
  866. rc = ahci_stop_engine(ap);
  867. if (rc)
  868. goto out_restart;
  869. /* need to do CLO? */
  870. if (!busy) {
  871. rc = 0;
  872. goto out_restart;
  873. }
  874. if (!(hpriv->cap & HOST_CAP_CLO)) {
  875. rc = -EOPNOTSUPP;
  876. goto out_restart;
  877. }
  878. /* perform CLO */
  879. tmp = readl(port_mmio + PORT_CMD);
  880. tmp |= PORT_CMD_CLO;
  881. writel(tmp, port_mmio + PORT_CMD);
  882. rc = 0;
  883. tmp = ata_wait_register(port_mmio + PORT_CMD,
  884. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  885. if (tmp & PORT_CMD_CLO)
  886. rc = -EIO;
  887. /* restart engine */
  888. out_restart:
  889. ahci_start_engine(ap);
  890. return rc;
  891. }
  892. static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
  893. struct ata_taskfile *tf, int is_cmd, u16 flags,
  894. unsigned long timeout_msec)
  895. {
  896. const u32 cmd_fis_len = 5; /* five dwords */
  897. struct ahci_port_priv *pp = ap->private_data;
  898. void __iomem *port_mmio = ahci_port_base(ap);
  899. u8 *fis = pp->cmd_tbl;
  900. u32 tmp;
  901. /* prep the command */
  902. ata_tf_to_fis(tf, pmp, is_cmd, fis);
  903. ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
  904. /* issue & wait */
  905. writel(1, port_mmio + PORT_CMD_ISSUE);
  906. if (timeout_msec) {
  907. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
  908. 1, timeout_msec);
  909. if (tmp & 0x1) {
  910. ahci_kick_engine(ap, 1);
  911. return -EBUSY;
  912. }
  913. } else
  914. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  915. return 0;
  916. }
  917. static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  918. int pmp, unsigned long deadline)
  919. {
  920. struct ata_port *ap = link->ap;
  921. const char *reason = NULL;
  922. unsigned long now, msecs;
  923. struct ata_taskfile tf;
  924. int rc;
  925. DPRINTK("ENTER\n");
  926. if (ata_link_offline(link)) {
  927. DPRINTK("PHY reports no device\n");
  928. *class = ATA_DEV_NONE;
  929. return 0;
  930. }
  931. /* prepare for SRST (AHCI-1.1 10.4.1) */
  932. rc = ahci_kick_engine(ap, 1);
  933. if (rc)
  934. ata_link_printk(link, KERN_WARNING,
  935. "failed to reset engine (errno=%d)", rc);
  936. ata_tf_init(link->device, &tf);
  937. /* issue the first D2H Register FIS */
  938. msecs = 0;
  939. now = jiffies;
  940. if (time_after(now, deadline))
  941. msecs = jiffies_to_msecs(deadline - now);
  942. tf.ctl |= ATA_SRST;
  943. if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
  944. AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
  945. rc = -EIO;
  946. reason = "1st FIS failed";
  947. goto fail;
  948. }
  949. /* spec says at least 5us, but be generous and sleep for 1ms */
  950. msleep(1);
  951. /* issue the second D2H Register FIS */
  952. tf.ctl &= ~ATA_SRST;
  953. ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
  954. /* spec mandates ">= 2ms" before checking status.
  955. * We wait 150ms, because that was the magic delay used for
  956. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  957. * between when the ATA command register is written, and then
  958. * status is checked. Because waiting for "a while" before
  959. * checking status is fine, post SRST, we perform this magic
  960. * delay here as well.
  961. */
  962. msleep(150);
  963. rc = ata_wait_ready(ap, deadline);
  964. /* link occupied, -ENODEV too is an error */
  965. if (rc) {
  966. reason = "device not ready";
  967. goto fail;
  968. }
  969. *class = ahci_dev_classify(ap);
  970. DPRINTK("EXIT, class=%u\n", *class);
  971. return 0;
  972. fail:
  973. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  974. return rc;
  975. }
  976. static int ahci_softreset(struct ata_link *link, unsigned int *class,
  977. unsigned long deadline)
  978. {
  979. int pmp = 0;
  980. if (link->ap->flags & ATA_FLAG_PMP)
  981. pmp = SATA_PMP_CTRL_PORT;
  982. return ahci_do_softreset(link, class, pmp, deadline);
  983. }
  984. static int ahci_hardreset(struct ata_link *link, unsigned int *class,
  985. unsigned long deadline)
  986. {
  987. struct ata_port *ap = link->ap;
  988. struct ahci_port_priv *pp = ap->private_data;
  989. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  990. struct ata_taskfile tf;
  991. int rc;
  992. DPRINTK("ENTER\n");
  993. ahci_stop_engine(ap);
  994. /* clear D2H reception area to properly wait for D2H FIS */
  995. ata_tf_init(link->device, &tf);
  996. tf.command = 0x80;
  997. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  998. rc = sata_std_hardreset(link, class, deadline);
  999. ahci_start_engine(ap);
  1000. if (rc == 0 && ata_link_online(link))
  1001. *class = ahci_dev_classify(ap);
  1002. if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
  1003. *class = ATA_DEV_NONE;
  1004. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1005. return rc;
  1006. }
  1007. static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
  1008. unsigned long deadline)
  1009. {
  1010. struct ata_port *ap = link->ap;
  1011. u32 serror;
  1012. int rc;
  1013. DPRINTK("ENTER\n");
  1014. ahci_stop_engine(ap);
  1015. rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
  1016. deadline);
  1017. /* vt8251 needs SError cleared for the port to operate */
  1018. ahci_scr_read(ap, SCR_ERROR, &serror);
  1019. ahci_scr_write(ap, SCR_ERROR, serror);
  1020. ahci_start_engine(ap);
  1021. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  1022. /* vt8251 doesn't clear BSY on signature FIS reception,
  1023. * request follow-up softreset.
  1024. */
  1025. return rc ?: -EAGAIN;
  1026. }
  1027. static void ahci_postreset(struct ata_link *link, unsigned int *class)
  1028. {
  1029. struct ata_port *ap = link->ap;
  1030. void __iomem *port_mmio = ahci_port_base(ap);
  1031. u32 new_tmp, tmp;
  1032. ata_std_postreset(link, class);
  1033. /* Make sure port's ATAPI bit is set appropriately */
  1034. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  1035. if (*class == ATA_DEV_ATAPI)
  1036. new_tmp |= PORT_CMD_ATAPI;
  1037. else
  1038. new_tmp &= ~PORT_CMD_ATAPI;
  1039. if (new_tmp != tmp) {
  1040. writel(new_tmp, port_mmio + PORT_CMD);
  1041. readl(port_mmio + PORT_CMD); /* flush */
  1042. }
  1043. }
  1044. static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
  1045. unsigned long deadline)
  1046. {
  1047. return ahci_do_softreset(link, class, link->pmp, deadline);
  1048. }
  1049. static u8 ahci_check_status(struct ata_port *ap)
  1050. {
  1051. void __iomem *mmio = ap->ioaddr.cmd_addr;
  1052. return readl(mmio + PORT_TFDATA) & 0xFF;
  1053. }
  1054. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  1055. {
  1056. struct ahci_port_priv *pp = ap->private_data;
  1057. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  1058. ata_tf_from_fis(d2h_fis, tf);
  1059. }
  1060. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  1061. {
  1062. struct scatterlist *sg;
  1063. struct ahci_sg *ahci_sg;
  1064. unsigned int n_sg = 0;
  1065. VPRINTK("ENTER\n");
  1066. /*
  1067. * Next, the S/G list.
  1068. */
  1069. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  1070. ata_for_each_sg(sg, qc) {
  1071. dma_addr_t addr = sg_dma_address(sg);
  1072. u32 sg_len = sg_dma_len(sg);
  1073. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  1074. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  1075. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  1076. ahci_sg++;
  1077. n_sg++;
  1078. }
  1079. return n_sg;
  1080. }
  1081. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  1082. {
  1083. struct ata_port *ap = qc->ap;
  1084. struct ahci_port_priv *pp = ap->private_data;
  1085. int is_atapi = is_atapi_taskfile(&qc->tf);
  1086. void *cmd_tbl;
  1087. u32 opts;
  1088. const u32 cmd_fis_len = 5; /* five dwords */
  1089. unsigned int n_elem;
  1090. /*
  1091. * Fill in command table information. First, the header,
  1092. * a SATA Register - Host to Device command FIS.
  1093. */
  1094. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1095. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
  1096. if (is_atapi) {
  1097. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1098. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1099. }
  1100. n_elem = 0;
  1101. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1102. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1103. /*
  1104. * Fill in command slot information.
  1105. */
  1106. opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
  1107. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1108. opts |= AHCI_CMD_WRITE;
  1109. if (is_atapi)
  1110. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1111. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1112. }
  1113. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1114. {
  1115. struct ahci_host_priv *hpriv = ap->host->private_data;
  1116. struct ahci_port_priv *pp = ap->private_data;
  1117. struct ata_eh_info *host_ehi = &ap->link.eh_info;
  1118. struct ata_link *link = NULL;
  1119. struct ata_queued_cmd *active_qc;
  1120. struct ata_eh_info *active_ehi;
  1121. u32 serror;
  1122. /* determine active link */
  1123. ata_port_for_each_link(link, ap)
  1124. if (ata_link_active(link))
  1125. break;
  1126. if (!link)
  1127. link = &ap->link;
  1128. active_qc = ata_qc_from_tag(ap, link->active_tag);
  1129. active_ehi = &link->eh_info;
  1130. /* record irq stat */
  1131. ata_ehi_clear_desc(host_ehi);
  1132. ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
  1133. /* AHCI needs SError cleared; otherwise, it might lock up */
  1134. ahci_scr_read(ap, SCR_ERROR, &serror);
  1135. ahci_scr_write(ap, SCR_ERROR, serror);
  1136. host_ehi->serror |= serror;
  1137. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1138. if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
  1139. irq_stat &= ~PORT_IRQ_IF_ERR;
  1140. if (irq_stat & PORT_IRQ_TF_ERR) {
  1141. /* If qc is active, charge it; otherwise, the active
  1142. * link. There's no active qc on NCQ errors. It will
  1143. * be determined by EH by reading log page 10h.
  1144. */
  1145. if (active_qc)
  1146. active_qc->err_mask |= AC_ERR_DEV;
  1147. else
  1148. active_ehi->err_mask |= AC_ERR_DEV;
  1149. if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
  1150. host_ehi->serror &= ~SERR_INTERNAL;
  1151. }
  1152. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1153. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  1154. active_ehi->err_mask |= AC_ERR_HSM;
  1155. active_ehi->action |= ATA_EH_SOFTRESET;
  1156. ata_ehi_push_desc(active_ehi,
  1157. "unknown FIS %08x %08x %08x %08x" ,
  1158. unk[0], unk[1], unk[2], unk[3]);
  1159. }
  1160. if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
  1161. active_ehi->err_mask |= AC_ERR_HSM;
  1162. active_ehi->action |= ATA_EH_SOFTRESET;
  1163. ata_ehi_push_desc(active_ehi, "incorrect PMP");
  1164. }
  1165. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1166. host_ehi->err_mask |= AC_ERR_HOST_BUS;
  1167. host_ehi->action |= ATA_EH_SOFTRESET;
  1168. ata_ehi_push_desc(host_ehi, "host bus error");
  1169. }
  1170. if (irq_stat & PORT_IRQ_IF_ERR) {
  1171. host_ehi->err_mask |= AC_ERR_ATA_BUS;
  1172. host_ehi->action |= ATA_EH_SOFTRESET;
  1173. ata_ehi_push_desc(host_ehi, "interface fatal error");
  1174. }
  1175. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1176. ata_ehi_hotplugged(host_ehi);
  1177. ata_ehi_push_desc(host_ehi, "%s",
  1178. irq_stat & PORT_IRQ_CONNECT ?
  1179. "connection status changed" : "PHY RDY changed");
  1180. }
  1181. /* okay, let's hand over to EH */
  1182. if (irq_stat & PORT_IRQ_FREEZE)
  1183. ata_port_freeze(ap);
  1184. else
  1185. ata_port_abort(ap);
  1186. }
  1187. static void ahci_port_intr(struct ata_port *ap)
  1188. {
  1189. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1190. struct ata_eh_info *ehi = &ap->link.eh_info;
  1191. struct ahci_port_priv *pp = ap->private_data;
  1192. struct ahci_host_priv *hpriv = ap->host->private_data;
  1193. int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
  1194. u32 status, qc_active;
  1195. int rc, known_irq = 0;
  1196. status = readl(port_mmio + PORT_IRQ_STAT);
  1197. writel(status, port_mmio + PORT_IRQ_STAT);
  1198. /* ignore BAD_PMP while resetting */
  1199. if (unlikely(resetting))
  1200. status &= ~PORT_IRQ_BAD_PMP;
  1201. if (unlikely(status & PORT_IRQ_ERROR)) {
  1202. ahci_error_intr(ap, status);
  1203. return;
  1204. }
  1205. if (status & PORT_IRQ_SDB_FIS) {
  1206. /* If SNotification is available, leave notification
  1207. * handling to sata_async_notification(). If not,
  1208. * emulate it by snooping SDB FIS RX area.
  1209. *
  1210. * Snooping FIS RX area is probably cheaper than
  1211. * poking SNotification but some constrollers which
  1212. * implement SNotification, ICH9 for example, don't
  1213. * store AN SDB FIS into receive area.
  1214. */
  1215. if (hpriv->cap & HOST_CAP_SNTF)
  1216. sata_async_notification(ap);
  1217. else {
  1218. /* If the 'N' bit in word 0 of the FIS is set,
  1219. * we just received asynchronous notification.
  1220. * Tell libata about it.
  1221. */
  1222. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1223. u32 f0 = le32_to_cpu(f[0]);
  1224. if (f0 & (1 << 15))
  1225. sata_async_notification(ap);
  1226. }
  1227. }
  1228. /* pp->active_link is valid iff any command is in flight */
  1229. if (ap->qc_active && pp->active_link->sactive)
  1230. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1231. else
  1232. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1233. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  1234. /* If resetting, spurious or invalid completions are expected,
  1235. * return unconditionally.
  1236. */
  1237. if (resetting)
  1238. return;
  1239. if (rc > 0)
  1240. return;
  1241. if (rc < 0) {
  1242. ehi->err_mask |= AC_ERR_HSM;
  1243. ehi->action |= ATA_EH_SOFTRESET;
  1244. ata_port_freeze(ap);
  1245. return;
  1246. }
  1247. /* hmmm... a spurious interrupt */
  1248. /* if !NCQ, ignore. No modern ATA device has broken HSM
  1249. * implementation for non-NCQ commands.
  1250. */
  1251. if (!ap->link.sactive)
  1252. return;
  1253. if (status & PORT_IRQ_D2H_REG_FIS) {
  1254. if (!pp->ncq_saw_d2h)
  1255. ata_port_printk(ap, KERN_INFO,
  1256. "D2H reg with I during NCQ, "
  1257. "this message won't be printed again\n");
  1258. pp->ncq_saw_d2h = 1;
  1259. known_irq = 1;
  1260. }
  1261. if (status & PORT_IRQ_DMAS_FIS) {
  1262. if (!pp->ncq_saw_dmas)
  1263. ata_port_printk(ap, KERN_INFO,
  1264. "DMAS FIS during NCQ, "
  1265. "this message won't be printed again\n");
  1266. pp->ncq_saw_dmas = 1;
  1267. known_irq = 1;
  1268. }
  1269. if (status & PORT_IRQ_SDB_FIS) {
  1270. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1271. if (le32_to_cpu(f[1])) {
  1272. /* SDB FIS containing spurious completions
  1273. * might be dangerous, whine and fail commands
  1274. * with HSM violation. EH will turn off NCQ
  1275. * after several such failures.
  1276. */
  1277. ata_ehi_push_desc(ehi,
  1278. "spurious completions during NCQ "
  1279. "issue=0x%x SAct=0x%x FIS=%08x:%08x",
  1280. readl(port_mmio + PORT_CMD_ISSUE),
  1281. readl(port_mmio + PORT_SCR_ACT),
  1282. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1283. ehi->err_mask |= AC_ERR_HSM;
  1284. ehi->action |= ATA_EH_SOFTRESET;
  1285. ata_port_freeze(ap);
  1286. } else {
  1287. if (!pp->ncq_saw_sdb)
  1288. ata_port_printk(ap, KERN_INFO,
  1289. "spurious SDB FIS %08x:%08x during NCQ, "
  1290. "this message won't be printed again\n",
  1291. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1292. pp->ncq_saw_sdb = 1;
  1293. }
  1294. known_irq = 1;
  1295. }
  1296. if (!known_irq)
  1297. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  1298. "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
  1299. status, ap->link.active_tag, ap->link.sactive);
  1300. }
  1301. static void ahci_irq_clear(struct ata_port *ap)
  1302. {
  1303. /* TODO */
  1304. }
  1305. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1306. {
  1307. struct ata_host *host = dev_instance;
  1308. struct ahci_host_priv *hpriv;
  1309. unsigned int i, handled = 0;
  1310. void __iomem *mmio;
  1311. u32 irq_stat, irq_ack = 0;
  1312. VPRINTK("ENTER\n");
  1313. hpriv = host->private_data;
  1314. mmio = host->iomap[AHCI_PCI_BAR];
  1315. /* sigh. 0xffffffff is a valid return from h/w */
  1316. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1317. irq_stat &= hpriv->port_map;
  1318. if (!irq_stat)
  1319. return IRQ_NONE;
  1320. spin_lock(&host->lock);
  1321. for (i = 0; i < host->n_ports; i++) {
  1322. struct ata_port *ap;
  1323. if (!(irq_stat & (1 << i)))
  1324. continue;
  1325. ap = host->ports[i];
  1326. if (ap) {
  1327. ahci_port_intr(ap);
  1328. VPRINTK("port %u\n", i);
  1329. } else {
  1330. VPRINTK("port %u (no irq)\n", i);
  1331. if (ata_ratelimit())
  1332. dev_printk(KERN_WARNING, host->dev,
  1333. "interrupt on disabled port %u\n", i);
  1334. }
  1335. irq_ack |= (1 << i);
  1336. }
  1337. if (irq_ack) {
  1338. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1339. handled = 1;
  1340. }
  1341. spin_unlock(&host->lock);
  1342. VPRINTK("EXIT\n");
  1343. return IRQ_RETVAL(handled);
  1344. }
  1345. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1346. {
  1347. struct ata_port *ap = qc->ap;
  1348. void __iomem *port_mmio = ahci_port_base(ap);
  1349. struct ahci_port_priv *pp = ap->private_data;
  1350. /* Keep track of the currently active link. It will be used
  1351. * in completion path to determine whether NCQ phase is in
  1352. * progress.
  1353. */
  1354. pp->active_link = qc->dev->link;
  1355. if (qc->tf.protocol == ATA_PROT_NCQ)
  1356. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1357. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1358. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1359. return 0;
  1360. }
  1361. static void ahci_freeze(struct ata_port *ap)
  1362. {
  1363. void __iomem *port_mmio = ahci_port_base(ap);
  1364. /* turn IRQ off */
  1365. writel(0, port_mmio + PORT_IRQ_MASK);
  1366. }
  1367. static void ahci_thaw(struct ata_port *ap)
  1368. {
  1369. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1370. void __iomem *port_mmio = ahci_port_base(ap);
  1371. u32 tmp;
  1372. struct ahci_port_priv *pp = ap->private_data;
  1373. /* clear IRQ */
  1374. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1375. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1376. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1377. /* turn IRQ back on */
  1378. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1379. }
  1380. static void ahci_error_handler(struct ata_port *ap)
  1381. {
  1382. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1383. /* restart engine */
  1384. ahci_stop_engine(ap);
  1385. ahci_start_engine(ap);
  1386. }
  1387. /* perform recovery */
  1388. sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
  1389. ahci_hardreset, ahci_postreset,
  1390. sata_pmp_std_prereset, ahci_pmp_softreset,
  1391. sata_pmp_std_hardreset, sata_pmp_std_postreset);
  1392. }
  1393. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1394. {
  1395. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1396. /* restart engine */
  1397. ahci_stop_engine(ap);
  1398. ahci_start_engine(ap);
  1399. }
  1400. /* perform recovery */
  1401. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1402. ahci_postreset);
  1403. }
  1404. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1405. {
  1406. struct ata_port *ap = qc->ap;
  1407. /* make DMA engine forget about the failed command */
  1408. if (qc->flags & ATA_QCFLAG_FAILED)
  1409. ahci_kick_engine(ap, 1);
  1410. }
  1411. static void ahci_pmp_attach(struct ata_port *ap)
  1412. {
  1413. void __iomem *port_mmio = ahci_port_base(ap);
  1414. struct ahci_port_priv *pp = ap->private_data;
  1415. u32 cmd;
  1416. cmd = readl(port_mmio + PORT_CMD);
  1417. cmd |= PORT_CMD_PMP;
  1418. writel(cmd, port_mmio + PORT_CMD);
  1419. pp->intr_mask |= PORT_IRQ_BAD_PMP;
  1420. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1421. }
  1422. static void ahci_pmp_detach(struct ata_port *ap)
  1423. {
  1424. void __iomem *port_mmio = ahci_port_base(ap);
  1425. struct ahci_port_priv *pp = ap->private_data;
  1426. u32 cmd;
  1427. cmd = readl(port_mmio + PORT_CMD);
  1428. cmd &= ~PORT_CMD_PMP;
  1429. writel(cmd, port_mmio + PORT_CMD);
  1430. pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
  1431. writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
  1432. }
  1433. static int ahci_port_resume(struct ata_port *ap)
  1434. {
  1435. ahci_power_up(ap);
  1436. ahci_start_port(ap);
  1437. if (ap->nr_pmp_links)
  1438. ahci_pmp_attach(ap);
  1439. else
  1440. ahci_pmp_detach(ap);
  1441. return 0;
  1442. }
  1443. #ifdef CONFIG_PM
  1444. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1445. {
  1446. const char *emsg = NULL;
  1447. int rc;
  1448. rc = ahci_deinit_port(ap, &emsg);
  1449. if (rc == 0)
  1450. ahci_power_down(ap);
  1451. else {
  1452. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1453. ahci_start_port(ap);
  1454. }
  1455. return rc;
  1456. }
  1457. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1458. {
  1459. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1460. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1461. u32 ctl;
  1462. if (mesg.event == PM_EVENT_SUSPEND) {
  1463. /* AHCI spec rev1.1 section 8.3.3:
  1464. * Software must disable interrupts prior to requesting a
  1465. * transition of the HBA to D3 state.
  1466. */
  1467. ctl = readl(mmio + HOST_CTL);
  1468. ctl &= ~HOST_IRQ_EN;
  1469. writel(ctl, mmio + HOST_CTL);
  1470. readl(mmio + HOST_CTL); /* flush */
  1471. }
  1472. return ata_pci_device_suspend(pdev, mesg);
  1473. }
  1474. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1475. {
  1476. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1477. int rc;
  1478. rc = ata_pci_device_do_resume(pdev);
  1479. if (rc)
  1480. return rc;
  1481. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1482. rc = ahci_reset_controller(host);
  1483. if (rc)
  1484. return rc;
  1485. ahci_init_controller(host);
  1486. }
  1487. ata_host_resume(host);
  1488. return 0;
  1489. }
  1490. #endif
  1491. static int ahci_port_start(struct ata_port *ap)
  1492. {
  1493. struct device *dev = ap->host->dev;
  1494. struct ahci_port_priv *pp;
  1495. void *mem;
  1496. dma_addr_t mem_dma;
  1497. int rc;
  1498. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1499. if (!pp)
  1500. return -ENOMEM;
  1501. rc = ata_pad_alloc(ap, dev);
  1502. if (rc)
  1503. return rc;
  1504. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1505. GFP_KERNEL);
  1506. if (!mem)
  1507. return -ENOMEM;
  1508. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1509. /*
  1510. * First item in chunk of DMA memory: 32-slot command table,
  1511. * 32 bytes each in size
  1512. */
  1513. pp->cmd_slot = mem;
  1514. pp->cmd_slot_dma = mem_dma;
  1515. mem += AHCI_CMD_SLOT_SZ;
  1516. mem_dma += AHCI_CMD_SLOT_SZ;
  1517. /*
  1518. * Second item: Received-FIS area
  1519. */
  1520. pp->rx_fis = mem;
  1521. pp->rx_fis_dma = mem_dma;
  1522. mem += AHCI_RX_FIS_SZ;
  1523. mem_dma += AHCI_RX_FIS_SZ;
  1524. /*
  1525. * Third item: data area for storing a single command
  1526. * and its scatter-gather table
  1527. */
  1528. pp->cmd_tbl = mem;
  1529. pp->cmd_tbl_dma = mem_dma;
  1530. /*
  1531. * Save off initial list of interrupts to be enabled.
  1532. * This could be changed later
  1533. */
  1534. pp->intr_mask = DEF_PORT_IRQ;
  1535. ap->private_data = pp;
  1536. /* engage engines, captain */
  1537. return ahci_port_resume(ap);
  1538. }
  1539. static void ahci_port_stop(struct ata_port *ap)
  1540. {
  1541. const char *emsg = NULL;
  1542. int rc;
  1543. /* de-initialize port */
  1544. rc = ahci_deinit_port(ap, &emsg);
  1545. if (rc)
  1546. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1547. }
  1548. static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
  1549. {
  1550. int rc;
  1551. if (using_dac &&
  1552. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1553. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1554. if (rc) {
  1555. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1556. if (rc) {
  1557. dev_printk(KERN_ERR, &pdev->dev,
  1558. "64-bit DMA enable failed\n");
  1559. return rc;
  1560. }
  1561. }
  1562. } else {
  1563. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1564. if (rc) {
  1565. dev_printk(KERN_ERR, &pdev->dev,
  1566. "32-bit DMA enable failed\n");
  1567. return rc;
  1568. }
  1569. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1570. if (rc) {
  1571. dev_printk(KERN_ERR, &pdev->dev,
  1572. "32-bit consistent DMA enable failed\n");
  1573. return rc;
  1574. }
  1575. }
  1576. return 0;
  1577. }
  1578. static void ahci_print_info(struct ata_host *host)
  1579. {
  1580. struct ahci_host_priv *hpriv = host->private_data;
  1581. struct pci_dev *pdev = to_pci_dev(host->dev);
  1582. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1583. u32 vers, cap, impl, speed;
  1584. const char *speed_s;
  1585. u16 cc;
  1586. const char *scc_s;
  1587. vers = readl(mmio + HOST_VERSION);
  1588. cap = hpriv->cap;
  1589. impl = hpriv->port_map;
  1590. speed = (cap >> 20) & 0xf;
  1591. if (speed == 1)
  1592. speed_s = "1.5";
  1593. else if (speed == 2)
  1594. speed_s = "3";
  1595. else
  1596. speed_s = "?";
  1597. pci_read_config_word(pdev, 0x0a, &cc);
  1598. if (cc == PCI_CLASS_STORAGE_IDE)
  1599. scc_s = "IDE";
  1600. else if (cc == PCI_CLASS_STORAGE_SATA)
  1601. scc_s = "SATA";
  1602. else if (cc == PCI_CLASS_STORAGE_RAID)
  1603. scc_s = "RAID";
  1604. else
  1605. scc_s = "unknown";
  1606. dev_printk(KERN_INFO, &pdev->dev,
  1607. "AHCI %02x%02x.%02x%02x "
  1608. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1609. ,
  1610. (vers >> 24) & 0xff,
  1611. (vers >> 16) & 0xff,
  1612. (vers >> 8) & 0xff,
  1613. vers & 0xff,
  1614. ((cap >> 8) & 0x1f) + 1,
  1615. (cap & 0x1f) + 1,
  1616. speed_s,
  1617. impl,
  1618. scc_s);
  1619. dev_printk(KERN_INFO, &pdev->dev,
  1620. "flags: "
  1621. "%s%s%s%s%s%s%s"
  1622. "%s%s%s%s%s%s%s\n"
  1623. ,
  1624. cap & (1 << 31) ? "64bit " : "",
  1625. cap & (1 << 30) ? "ncq " : "",
  1626. cap & (1 << 29) ? "sntf " : "",
  1627. cap & (1 << 28) ? "ilck " : "",
  1628. cap & (1 << 27) ? "stag " : "",
  1629. cap & (1 << 26) ? "pm " : "",
  1630. cap & (1 << 25) ? "led " : "",
  1631. cap & (1 << 24) ? "clo " : "",
  1632. cap & (1 << 19) ? "nz " : "",
  1633. cap & (1 << 18) ? "only " : "",
  1634. cap & (1 << 17) ? "pmp " : "",
  1635. cap & (1 << 15) ? "pio " : "",
  1636. cap & (1 << 14) ? "slum " : "",
  1637. cap & (1 << 13) ? "part " : ""
  1638. );
  1639. }
  1640. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1641. {
  1642. static int printed_version;
  1643. struct ata_port_info pi = ahci_port_info[ent->driver_data];
  1644. const struct ata_port_info *ppi[] = { &pi, NULL };
  1645. struct device *dev = &pdev->dev;
  1646. struct ahci_host_priv *hpriv;
  1647. struct ata_host *host;
  1648. int i, rc;
  1649. VPRINTK("ENTER\n");
  1650. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1651. if (!printed_version++)
  1652. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1653. /* acquire resources */
  1654. rc = pcim_enable_device(pdev);
  1655. if (rc)
  1656. return rc;
  1657. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1658. if (rc == -EBUSY)
  1659. pcim_pin_device(pdev);
  1660. if (rc)
  1661. return rc;
  1662. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1663. if (!hpriv)
  1664. return -ENOMEM;
  1665. hpriv->flags |= (unsigned long)pi.private_data;
  1666. if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
  1667. pci_intx(pdev, 1);
  1668. /* save initial config */
  1669. ahci_save_initial_config(pdev, hpriv);
  1670. /* prepare host */
  1671. if (hpriv->cap & HOST_CAP_NCQ)
  1672. pi.flags |= ATA_FLAG_NCQ;
  1673. if (hpriv->cap & HOST_CAP_PMP)
  1674. pi.flags |= ATA_FLAG_PMP;
  1675. host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
  1676. if (!host)
  1677. return -ENOMEM;
  1678. host->iomap = pcim_iomap_table(pdev);
  1679. host->private_data = hpriv;
  1680. for (i = 0; i < host->n_ports; i++) {
  1681. struct ata_port *ap = host->ports[i];
  1682. void __iomem *port_mmio = ahci_port_base(ap);
  1683. ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
  1684. ata_port_pbar_desc(ap, AHCI_PCI_BAR,
  1685. 0x100 + ap->port_no * 0x80, "port");
  1686. /* standard SATA port setup */
  1687. if (hpriv->port_map & (1 << i))
  1688. ap->ioaddr.cmd_addr = port_mmio;
  1689. /* disabled/not-implemented port */
  1690. else
  1691. ap->ops = &ata_dummy_port_ops;
  1692. }
  1693. /* initialize adapter */
  1694. rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
  1695. if (rc)
  1696. return rc;
  1697. rc = ahci_reset_controller(host);
  1698. if (rc)
  1699. return rc;
  1700. ahci_init_controller(host);
  1701. ahci_print_info(host);
  1702. pci_set_master(pdev);
  1703. return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
  1704. &ahci_sht);
  1705. }
  1706. static int __init ahci_init(void)
  1707. {
  1708. return pci_register_driver(&ahci_pci_driver);
  1709. }
  1710. static void __exit ahci_exit(void)
  1711. {
  1712. pci_unregister_driver(&ahci_pci_driver);
  1713. }
  1714. MODULE_AUTHOR("Jeff Garzik");
  1715. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1716. MODULE_LICENSE("GPL");
  1717. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1718. MODULE_VERSION(DRV_VERSION);
  1719. module_init(ahci_init);
  1720. module_exit(ahci_exit);