smpboot_64.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIP report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Andi Kleen : Changed for SMP boot into long mode.
  33. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  34. * Andi Kleen : Converted to new state machine.
  35. * Various cleanups.
  36. * Probably mostly hotplug CPU ready now.
  37. * Ashok Raj : CPU hotplug support
  38. */
  39. #include <linux/init.h>
  40. #include <linux/mm.h>
  41. #include <linux/kernel_stat.h>
  42. #include <linux/bootmem.h>
  43. #include <linux/thread_info.h>
  44. #include <linux/module.h>
  45. #include <linux/delay.h>
  46. #include <linux/mc146818rtc.h>
  47. #include <linux/smp.h>
  48. #include <linux/kdebug.h>
  49. #include <asm/mtrr.h>
  50. #include <asm/pgalloc.h>
  51. #include <asm/desc.h>
  52. #include <asm/tlbflush.h>
  53. #include <asm/proto.h>
  54. #include <asm/nmi.h>
  55. #include <asm/irq.h>
  56. #include <asm/hw_irq.h>
  57. #include <asm/numa.h>
  58. /* Number of siblings per CPU package */
  59. int smp_num_siblings = 1;
  60. EXPORT_SYMBOL(smp_num_siblings);
  61. /* Last level cache ID of each logical CPU */
  62. DEFINE_PER_CPU(u8, cpu_llc_id) = BAD_APICID;
  63. /* Bitmask of currently online CPUs */
  64. cpumask_t cpu_online_map __read_mostly;
  65. EXPORT_SYMBOL(cpu_online_map);
  66. /*
  67. * Private maps to synchronize booting between AP and BP.
  68. * Probably not needed anymore, but it makes for easier debugging. -AK
  69. */
  70. cpumask_t cpu_callin_map;
  71. cpumask_t cpu_callout_map;
  72. EXPORT_SYMBOL(cpu_callout_map);
  73. cpumask_t cpu_possible_map;
  74. EXPORT_SYMBOL(cpu_possible_map);
  75. /* Per CPU bogomips and other parameters */
  76. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  77. EXPORT_PER_CPU_SYMBOL(cpu_info);
  78. /* Set when the idlers are all forked */
  79. int smp_threads_ready;
  80. /* representing HT siblings of each logical CPU */
  81. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  82. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  83. /* representing HT and core siblings of each logical CPU */
  84. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  85. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  86. /*
  87. * Trampoline 80x86 program as an array.
  88. */
  89. extern const unsigned char trampoline_data[];
  90. extern const unsigned char trampoline_end[];
  91. /* State of each CPU */
  92. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  93. /*
  94. * Store all idle threads, this can be reused instead of creating
  95. * a new thread. Also avoids complicated thread destroy functionality
  96. * for idle threads.
  97. */
  98. struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  99. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  100. #define set_idle_for_cpu(x,p) (idle_thread_array[(x)] = (p))
  101. /*
  102. * Currently trivial. Write the real->protected mode
  103. * bootstrap into the page concerned. The caller
  104. * has made sure it's suitably aligned.
  105. */
  106. static unsigned long __cpuinit setup_trampoline(void)
  107. {
  108. void *tramp = __va(SMP_TRAMPOLINE_BASE);
  109. memcpy(tramp, trampoline_data, trampoline_end - trampoline_data);
  110. return virt_to_phys(tramp);
  111. }
  112. /*
  113. * The bootstrap kernel entry code has set these up. Save them for
  114. * a given CPU
  115. */
  116. static void __cpuinit smp_store_cpu_info(int id)
  117. {
  118. struct cpuinfo_x86 *c = &cpu_data(id);
  119. *c = boot_cpu_data;
  120. c->cpu_index = id;
  121. identify_cpu(c);
  122. print_cpu_info(c);
  123. }
  124. static atomic_t init_deasserted __cpuinitdata;
  125. /*
  126. * Report back to the Boot Processor.
  127. * Running on AP.
  128. */
  129. void __cpuinit smp_callin(void)
  130. {
  131. int cpuid, phys_id;
  132. unsigned long timeout;
  133. /*
  134. * If waken up by an INIT in an 82489DX configuration
  135. * we may get here before an INIT-deassert IPI reaches
  136. * our local APIC. We have to wait for the IPI or we'll
  137. * lock up on an APIC access.
  138. */
  139. while (!atomic_read(&init_deasserted))
  140. cpu_relax();
  141. /*
  142. * (This works even if the APIC is not enabled.)
  143. */
  144. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  145. cpuid = smp_processor_id();
  146. if (cpu_isset(cpuid, cpu_callin_map)) {
  147. panic("smp_callin: phys CPU#%d, CPU#%d already present??\n",
  148. phys_id, cpuid);
  149. }
  150. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  151. /*
  152. * STARTUP IPIs are fragile beasts as they might sometimes
  153. * trigger some glue motherboard logic. Complete APIC bus
  154. * silence for 1 second, this overestimates the time the
  155. * boot CPU is spending to send the up to 2 STARTUP IPIs
  156. * by a factor of two. This should be enough.
  157. */
  158. /*
  159. * Waiting 2s total for startup (udelay is not yet working)
  160. */
  161. timeout = jiffies + 2*HZ;
  162. while (time_before(jiffies, timeout)) {
  163. /*
  164. * Has the boot CPU finished it's STARTUP sequence?
  165. */
  166. if (cpu_isset(cpuid, cpu_callout_map))
  167. break;
  168. cpu_relax();
  169. }
  170. if (!time_before(jiffies, timeout)) {
  171. panic("smp_callin: CPU%d started up but did not get a callout!\n",
  172. cpuid);
  173. }
  174. /*
  175. * the boot CPU has finished the init stage and is spinning
  176. * on callin_map until we finish. We are free to set up this
  177. * CPU, first the APIC. (this is probably redundant on most
  178. * boards)
  179. */
  180. Dprintk("CALLIN, before setup_local_APIC().\n");
  181. setup_local_APIC();
  182. /*
  183. * Get our bogomips.
  184. *
  185. * Need to enable IRQs because it can take longer and then
  186. * the NMI watchdog might kill us.
  187. */
  188. local_irq_enable();
  189. calibrate_delay();
  190. local_irq_disable();
  191. Dprintk("Stack at about %p\n",&cpuid);
  192. /*
  193. * Save our processor parameters
  194. */
  195. smp_store_cpu_info(cpuid);
  196. /*
  197. * Allow the master to continue.
  198. */
  199. cpu_set(cpuid, cpu_callin_map);
  200. }
  201. /* maps the cpu to the sched domain representing multi-core */
  202. cpumask_t cpu_coregroup_map(int cpu)
  203. {
  204. struct cpuinfo_x86 *c = &cpu_data(cpu);
  205. /*
  206. * For perf, we return last level cache shared map.
  207. * And for power savings, we return cpu_core_map
  208. */
  209. if (sched_mc_power_savings || sched_smt_power_savings)
  210. return per_cpu(cpu_core_map, cpu);
  211. else
  212. return c->llc_shared_map;
  213. }
  214. /* representing cpus for which sibling maps can be computed */
  215. static cpumask_t cpu_sibling_setup_map;
  216. static inline void set_cpu_sibling_map(int cpu)
  217. {
  218. int i;
  219. struct cpuinfo_x86 *c = &cpu_data(cpu);
  220. cpu_set(cpu, cpu_sibling_setup_map);
  221. if (smp_num_siblings > 1) {
  222. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  223. if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
  224. c->cpu_core_id == cpu_data(i).cpu_core_id) {
  225. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  226. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  227. cpu_set(i, per_cpu(cpu_core_map, cpu));
  228. cpu_set(cpu, per_cpu(cpu_core_map, i));
  229. cpu_set(i, c->llc_shared_map);
  230. cpu_set(cpu, cpu_data(i).llc_shared_map);
  231. }
  232. }
  233. } else {
  234. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  235. }
  236. cpu_set(cpu, c->llc_shared_map);
  237. if (current_cpu_data.x86_max_cores == 1) {
  238. per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
  239. c->booted_cores = 1;
  240. return;
  241. }
  242. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  243. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  244. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  245. cpu_set(i, c->llc_shared_map);
  246. cpu_set(cpu, cpu_data(i).llc_shared_map);
  247. }
  248. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  249. cpu_set(i, per_cpu(cpu_core_map, cpu));
  250. cpu_set(cpu, per_cpu(cpu_core_map, i));
  251. /*
  252. * Does this new cpu bringup a new core?
  253. */
  254. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
  255. /*
  256. * for each core in package, increment
  257. * the booted_cores for this new cpu
  258. */
  259. if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
  260. c->booted_cores++;
  261. /*
  262. * increment the core count for all
  263. * the other cpus in this package
  264. */
  265. if (i != cpu)
  266. cpu_data(i).booted_cores++;
  267. } else if (i != cpu && !c->booted_cores)
  268. c->booted_cores = cpu_data(i).booted_cores;
  269. }
  270. }
  271. }
  272. /*
  273. * Setup code on secondary processor (after comming out of the trampoline)
  274. */
  275. void __cpuinit start_secondary(void)
  276. {
  277. /*
  278. * Dont put anything before smp_callin(), SMP
  279. * booting is too fragile that we want to limit the
  280. * things done here to the most necessary things.
  281. */
  282. cpu_init();
  283. preempt_disable();
  284. smp_callin();
  285. /* otherwise gcc will move up the smp_processor_id before the cpu_init */
  286. barrier();
  287. /*
  288. * Check TSC sync first:
  289. */
  290. check_tsc_sync_target();
  291. if (nmi_watchdog == NMI_IO_APIC) {
  292. disable_8259A_irq(0);
  293. enable_NMI_through_LVT0(NULL);
  294. enable_8259A_irq(0);
  295. }
  296. /*
  297. * The sibling maps must be set before turing the online map on for
  298. * this cpu
  299. */
  300. set_cpu_sibling_map(smp_processor_id());
  301. /*
  302. * We need to hold call_lock, so there is no inconsistency
  303. * between the time smp_call_function() determines number of
  304. * IPI recipients, and the time when the determination is made
  305. * for which cpus receive the IPI in genapic_flat.c. Holding this
  306. * lock helps us to not include this cpu in a currently in progress
  307. * smp_call_function().
  308. */
  309. lock_ipi_call_lock();
  310. spin_lock(&vector_lock);
  311. /* Setup the per cpu irq handling data structures */
  312. __setup_vector_irq(smp_processor_id());
  313. /*
  314. * Allow the master to continue.
  315. */
  316. cpu_set(smp_processor_id(), cpu_online_map);
  317. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  318. spin_unlock(&vector_lock);
  319. unlock_ipi_call_lock();
  320. setup_secondary_APIC_clock();
  321. cpu_idle();
  322. }
  323. extern volatile unsigned long init_rsp;
  324. extern void (*initial_code)(void);
  325. #ifdef APIC_DEBUG
  326. static void inquire_remote_apic(int apicid)
  327. {
  328. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  329. char *names[] = { "ID", "VERSION", "SPIV" };
  330. int timeout;
  331. unsigned int status;
  332. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  333. for (i = 0; i < sizeof(regs) / sizeof(*regs); i++) {
  334. printk("... APIC #%d %s: ", apicid, names[i]);
  335. /*
  336. * Wait for idle.
  337. */
  338. status = safe_apic_wait_icr_idle();
  339. if (status)
  340. printk("a previous APIC delivery may have failed\n");
  341. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  342. apic_write(APIC_ICR, APIC_DM_REMRD | regs[i]);
  343. timeout = 0;
  344. do {
  345. udelay(100);
  346. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  347. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  348. switch (status) {
  349. case APIC_ICR_RR_VALID:
  350. status = apic_read(APIC_RRR);
  351. printk("%08x\n", status);
  352. break;
  353. default:
  354. printk("failed\n");
  355. }
  356. }
  357. }
  358. #endif
  359. /*
  360. * Kick the secondary to wake up.
  361. */
  362. static int __cpuinit wakeup_secondary_via_INIT(int phys_apicid, unsigned int start_rip)
  363. {
  364. unsigned long send_status, accept_status = 0;
  365. int maxlvt, num_starts, j;
  366. Dprintk("Asserting INIT.\n");
  367. /*
  368. * Turn INIT on target chip
  369. */
  370. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  371. /*
  372. * Send IPI
  373. */
  374. apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  375. | APIC_DM_INIT);
  376. Dprintk("Waiting for send to finish...\n");
  377. send_status = safe_apic_wait_icr_idle();
  378. mdelay(10);
  379. Dprintk("Deasserting INIT.\n");
  380. /* Target chip */
  381. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  382. /* Send IPI */
  383. apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  384. Dprintk("Waiting for send to finish...\n");
  385. send_status = safe_apic_wait_icr_idle();
  386. mb();
  387. atomic_set(&init_deasserted, 1);
  388. num_starts = 2;
  389. /*
  390. * Run STARTUP IPI loop.
  391. */
  392. Dprintk("#startup loops: %d.\n", num_starts);
  393. maxlvt = get_maxlvt();
  394. for (j = 1; j <= num_starts; j++) {
  395. Dprintk("Sending STARTUP #%d.\n",j);
  396. apic_write(APIC_ESR, 0);
  397. apic_read(APIC_ESR);
  398. Dprintk("After apic_write.\n");
  399. /*
  400. * STARTUP IPI
  401. */
  402. /* Target chip */
  403. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  404. /* Boot on the stack */
  405. /* Kick the second */
  406. apic_write(APIC_ICR, APIC_DM_STARTUP | (start_rip >> 12));
  407. /*
  408. * Give the other CPU some time to accept the IPI.
  409. */
  410. udelay(300);
  411. Dprintk("Startup point 1.\n");
  412. Dprintk("Waiting for send to finish...\n");
  413. send_status = safe_apic_wait_icr_idle();
  414. /*
  415. * Give the other CPU some time to accept the IPI.
  416. */
  417. udelay(200);
  418. /*
  419. * Due to the Pentium erratum 3AP.
  420. */
  421. if (maxlvt > 3) {
  422. apic_write(APIC_ESR, 0);
  423. }
  424. accept_status = (apic_read(APIC_ESR) & 0xEF);
  425. if (send_status || accept_status)
  426. break;
  427. }
  428. Dprintk("After Startup.\n");
  429. if (send_status)
  430. printk(KERN_ERR "APIC never delivered???\n");
  431. if (accept_status)
  432. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  433. return (send_status | accept_status);
  434. }
  435. struct create_idle {
  436. struct work_struct work;
  437. struct task_struct *idle;
  438. struct completion done;
  439. int cpu;
  440. };
  441. void do_fork_idle(struct work_struct *work)
  442. {
  443. struct create_idle *c_idle =
  444. container_of(work, struct create_idle, work);
  445. c_idle->idle = fork_idle(c_idle->cpu);
  446. complete(&c_idle->done);
  447. }
  448. /*
  449. * Boot one CPU.
  450. */
  451. static int __cpuinit do_boot_cpu(int cpu, int apicid)
  452. {
  453. unsigned long boot_error;
  454. int timeout;
  455. unsigned long start_rip;
  456. struct create_idle c_idle = {
  457. .work = __WORK_INITIALIZER(c_idle.work, do_fork_idle),
  458. .cpu = cpu,
  459. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  460. };
  461. /* allocate memory for gdts of secondary cpus. Hotplug is considered */
  462. if (!cpu_gdt_descr[cpu].address &&
  463. !(cpu_gdt_descr[cpu].address = get_zeroed_page(GFP_KERNEL))) {
  464. printk(KERN_ERR "Failed to allocate GDT for CPU %d\n", cpu);
  465. return -1;
  466. }
  467. /* Allocate node local memory for AP pdas */
  468. if (cpu_pda(cpu) == &boot_cpu_pda[cpu]) {
  469. struct x8664_pda *newpda, *pda;
  470. int node = cpu_to_node(cpu);
  471. pda = cpu_pda(cpu);
  472. newpda = kmalloc_node(sizeof (struct x8664_pda), GFP_ATOMIC,
  473. node);
  474. if (newpda) {
  475. memcpy(newpda, pda, sizeof (struct x8664_pda));
  476. cpu_pda(cpu) = newpda;
  477. } else
  478. printk(KERN_ERR
  479. "Could not allocate node local PDA for CPU %d on node %d\n",
  480. cpu, node);
  481. }
  482. alternatives_smp_switch(1);
  483. c_idle.idle = get_idle_for_cpu(cpu);
  484. if (c_idle.idle) {
  485. c_idle.idle->thread.rsp = (unsigned long) (((struct pt_regs *)
  486. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  487. init_idle(c_idle.idle, cpu);
  488. goto do_rest;
  489. }
  490. /*
  491. * During cold boot process, keventd thread is not spun up yet.
  492. * When we do cpu hot-add, we create idle threads on the fly, we should
  493. * not acquire any attributes from the calling context. Hence the clean
  494. * way to create kernel_threads() is to do that from keventd().
  495. * We do the current_is_keventd() due to the fact that ACPI notifier
  496. * was also queuing to keventd() and when the caller is already running
  497. * in context of keventd(), we would end up with locking up the keventd
  498. * thread.
  499. */
  500. if (!keventd_up() || current_is_keventd())
  501. c_idle.work.func(&c_idle.work);
  502. else {
  503. schedule_work(&c_idle.work);
  504. wait_for_completion(&c_idle.done);
  505. }
  506. if (IS_ERR(c_idle.idle)) {
  507. printk("failed fork for CPU %d\n", cpu);
  508. return PTR_ERR(c_idle.idle);
  509. }
  510. set_idle_for_cpu(cpu, c_idle.idle);
  511. do_rest:
  512. cpu_pda(cpu)->pcurrent = c_idle.idle;
  513. start_rip = setup_trampoline();
  514. init_rsp = c_idle.idle->thread.rsp;
  515. per_cpu(init_tss,cpu).rsp0 = init_rsp;
  516. initial_code = start_secondary;
  517. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  518. printk(KERN_INFO "Booting processor %d/%d APIC 0x%x\n", cpu,
  519. cpus_weight(cpu_present_map),
  520. apicid);
  521. /*
  522. * This grunge runs the startup process for
  523. * the targeted processor.
  524. */
  525. atomic_set(&init_deasserted, 0);
  526. Dprintk("Setting warm reset code and vector.\n");
  527. CMOS_WRITE(0xa, 0xf);
  528. local_flush_tlb();
  529. Dprintk("1.\n");
  530. *((volatile unsigned short *) phys_to_virt(0x469)) = start_rip >> 4;
  531. Dprintk("2.\n");
  532. *((volatile unsigned short *) phys_to_virt(0x467)) = start_rip & 0xf;
  533. Dprintk("3.\n");
  534. /*
  535. * Be paranoid about clearing APIC errors.
  536. */
  537. apic_write(APIC_ESR, 0);
  538. apic_read(APIC_ESR);
  539. /*
  540. * Status is now clean
  541. */
  542. boot_error = 0;
  543. /*
  544. * Starting actual IPI sequence...
  545. */
  546. boot_error = wakeup_secondary_via_INIT(apicid, start_rip);
  547. if (!boot_error) {
  548. /*
  549. * allow APs to start initializing.
  550. */
  551. Dprintk("Before Callout %d.\n", cpu);
  552. cpu_set(cpu, cpu_callout_map);
  553. Dprintk("After Callout %d.\n", cpu);
  554. /*
  555. * Wait 5s total for a response
  556. */
  557. for (timeout = 0; timeout < 50000; timeout++) {
  558. if (cpu_isset(cpu, cpu_callin_map))
  559. break; /* It has booted */
  560. udelay(100);
  561. }
  562. if (cpu_isset(cpu, cpu_callin_map)) {
  563. /* number CPUs logically, starting from 1 (BSP is 0) */
  564. Dprintk("CPU has booted.\n");
  565. } else {
  566. boot_error = 1;
  567. if (*((volatile unsigned char *)phys_to_virt(SMP_TRAMPOLINE_BASE))
  568. == 0xA5)
  569. /* trampoline started but...? */
  570. printk("Stuck ??\n");
  571. else
  572. /* trampoline code not run */
  573. printk("Not responding.\n");
  574. #ifdef APIC_DEBUG
  575. inquire_remote_apic(apicid);
  576. #endif
  577. }
  578. }
  579. if (boot_error) {
  580. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  581. clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
  582. clear_node_cpumask(cpu); /* was set by numa_add_cpu */
  583. cpu_clear(cpu, cpu_present_map);
  584. cpu_clear(cpu, cpu_possible_map);
  585. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  586. return -EIO;
  587. }
  588. return 0;
  589. }
  590. cycles_t cacheflush_time;
  591. unsigned long cache_decay_ticks;
  592. /*
  593. * Cleanup possible dangling ends...
  594. */
  595. static __cpuinit void smp_cleanup_boot(void)
  596. {
  597. /*
  598. * Paranoid: Set warm reset code and vector here back
  599. * to default values.
  600. */
  601. CMOS_WRITE(0, 0xf);
  602. /*
  603. * Reset trampoline flag
  604. */
  605. *((volatile int *) phys_to_virt(0x467)) = 0;
  606. }
  607. /*
  608. * Fall back to non SMP mode after errors.
  609. *
  610. * RED-PEN audit/test this more. I bet there is more state messed up here.
  611. */
  612. static __init void disable_smp(void)
  613. {
  614. cpu_present_map = cpumask_of_cpu(0);
  615. cpu_possible_map = cpumask_of_cpu(0);
  616. if (smp_found_config)
  617. phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
  618. else
  619. phys_cpu_present_map = physid_mask_of_physid(0);
  620. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  621. cpu_set(0, per_cpu(cpu_core_map, 0));
  622. }
  623. #ifdef CONFIG_HOTPLUG_CPU
  624. int additional_cpus __initdata = -1;
  625. /*
  626. * cpu_possible_map should be static, it cannot change as cpu's
  627. * are onlined, or offlined. The reason is per-cpu data-structures
  628. * are allocated by some modules at init time, and dont expect to
  629. * do this dynamically on cpu arrival/departure.
  630. * cpu_present_map on the other hand can change dynamically.
  631. * In case when cpu_hotplug is not compiled, then we resort to current
  632. * behaviour, which is cpu_possible == cpu_present.
  633. * - Ashok Raj
  634. *
  635. * Three ways to find out the number of additional hotplug CPUs:
  636. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  637. * - The user can overwrite it with additional_cpus=NUM
  638. * - Otherwise don't reserve additional CPUs.
  639. * We do this because additional CPUs waste a lot of memory.
  640. * -AK
  641. */
  642. __init void prefill_possible_map(void)
  643. {
  644. int i;
  645. int possible;
  646. if (additional_cpus == -1) {
  647. if (disabled_cpus > 0)
  648. additional_cpus = disabled_cpus;
  649. else
  650. additional_cpus = 0;
  651. }
  652. possible = num_processors + additional_cpus;
  653. if (possible > NR_CPUS)
  654. possible = NR_CPUS;
  655. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  656. possible,
  657. max_t(int, possible - num_processors, 0));
  658. for (i = 0; i < possible; i++)
  659. cpu_set(i, cpu_possible_map);
  660. }
  661. #endif
  662. /*
  663. * Various sanity checks.
  664. */
  665. static int __init smp_sanity_check(unsigned max_cpus)
  666. {
  667. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  668. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  669. hard_smp_processor_id());
  670. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  671. }
  672. /*
  673. * If we couldn't find an SMP configuration at boot time,
  674. * get out of here now!
  675. */
  676. if (!smp_found_config) {
  677. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  678. disable_smp();
  679. if (APIC_init_uniprocessor())
  680. printk(KERN_NOTICE "Local APIC not detected."
  681. " Using dummy APIC emulation.\n");
  682. return -1;
  683. }
  684. /*
  685. * Should not be necessary because the MP table should list the boot
  686. * CPU too, but we do it for the sake of robustness anyway.
  687. */
  688. if (!physid_isset(boot_cpu_id, phys_cpu_present_map)) {
  689. printk(KERN_NOTICE "weird, boot CPU (#%d) not listed by the BIOS.\n",
  690. boot_cpu_id);
  691. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  692. }
  693. /*
  694. * If we couldn't find a local APIC, then get out of here now!
  695. */
  696. if (!cpu_has_apic) {
  697. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  698. boot_cpu_id);
  699. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  700. nr_ioapics = 0;
  701. return -1;
  702. }
  703. /*
  704. * If SMP should be disabled, then really disable it!
  705. */
  706. if (!max_cpus) {
  707. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  708. nr_ioapics = 0;
  709. return -1;
  710. }
  711. return 0;
  712. }
  713. /*
  714. * Copy apicid's found by MP_processor_info from initial array to the per cpu
  715. * data area. The x86_cpu_to_apicid_init array is then expendable and the
  716. * x86_cpu_to_apicid_ptr is zeroed indicating that the static array is no
  717. * longer available.
  718. */
  719. void __init smp_set_apicids(void)
  720. {
  721. int cpu;
  722. for_each_cpu_mask(cpu, cpu_possible_map) {
  723. if (per_cpu_offset(cpu))
  724. per_cpu(x86_cpu_to_apicid, cpu) =
  725. x86_cpu_to_apicid_init[cpu];
  726. }
  727. /* indicate the static array will be going away soon */
  728. x86_cpu_to_apicid_ptr = NULL;
  729. }
  730. /*
  731. * Prepare for SMP bootup. The MP table or ACPI has been read
  732. * earlier. Just do some sanity checking here and enable APIC mode.
  733. */
  734. void __init smp_prepare_cpus(unsigned int max_cpus)
  735. {
  736. nmi_watchdog_default();
  737. current_cpu_data = boot_cpu_data;
  738. current_thread_info()->cpu = 0; /* needed? */
  739. smp_set_apicids();
  740. set_cpu_sibling_map(0);
  741. if (smp_sanity_check(max_cpus) < 0) {
  742. printk(KERN_INFO "SMP disabled\n");
  743. disable_smp();
  744. return;
  745. }
  746. /*
  747. * Switch from PIC to APIC mode.
  748. */
  749. setup_local_APIC();
  750. if (GET_APIC_ID(apic_read(APIC_ID)) != boot_cpu_id) {
  751. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  752. GET_APIC_ID(apic_read(APIC_ID)), boot_cpu_id);
  753. /* Or can we switch back to PIC here? */
  754. }
  755. /*
  756. * Now start the IO-APICs
  757. */
  758. if (!skip_ioapic_setup && nr_ioapics)
  759. setup_IO_APIC();
  760. else
  761. nr_ioapics = 0;
  762. /*
  763. * Set up local APIC timer on boot CPU.
  764. */
  765. setup_boot_APIC_clock();
  766. }
  767. /*
  768. * Early setup to make printk work.
  769. */
  770. void __init smp_prepare_boot_cpu(void)
  771. {
  772. int me = smp_processor_id();
  773. cpu_set(me, cpu_online_map);
  774. cpu_set(me, cpu_callout_map);
  775. per_cpu(cpu_state, me) = CPU_ONLINE;
  776. }
  777. /*
  778. * Entry point to boot a CPU.
  779. */
  780. int __cpuinit __cpu_up(unsigned int cpu)
  781. {
  782. int apicid = cpu_present_to_apicid(cpu);
  783. unsigned long flags;
  784. int err;
  785. WARN_ON(irqs_disabled());
  786. Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  787. if (apicid == BAD_APICID || apicid == boot_cpu_id ||
  788. !physid_isset(apicid, phys_cpu_present_map)) {
  789. printk("__cpu_up: bad cpu %d\n", cpu);
  790. return -EINVAL;
  791. }
  792. /*
  793. * Already booted CPU?
  794. */
  795. if (cpu_isset(cpu, cpu_callin_map)) {
  796. Dprintk("do_boot_cpu %d Already started\n", cpu);
  797. return -ENOSYS;
  798. }
  799. /*
  800. * Save current MTRR state in case it was changed since early boot
  801. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  802. */
  803. mtrr_save_state();
  804. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  805. /* Boot it! */
  806. err = do_boot_cpu(cpu, apicid);
  807. if (err < 0) {
  808. Dprintk("do_boot_cpu failed %d\n", err);
  809. return err;
  810. }
  811. /* Unleash the CPU! */
  812. Dprintk("waiting for cpu %d\n", cpu);
  813. /*
  814. * Make sure and check TSC sync:
  815. */
  816. local_irq_save(flags);
  817. check_tsc_sync_source(cpu);
  818. local_irq_restore(flags);
  819. while (!cpu_isset(cpu, cpu_online_map))
  820. cpu_relax();
  821. err = 0;
  822. return err;
  823. }
  824. /*
  825. * Finish the SMP boot.
  826. */
  827. void __init smp_cpus_done(unsigned int max_cpus)
  828. {
  829. smp_cleanup_boot();
  830. setup_ioapic_dest();
  831. check_nmi_watchdog();
  832. }
  833. #ifdef CONFIG_HOTPLUG_CPU
  834. static void remove_siblinginfo(int cpu)
  835. {
  836. int sibling;
  837. struct cpuinfo_x86 *c = &cpu_data(cpu);
  838. for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
  839. cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
  840. /*
  841. * last thread sibling in this cpu core going down
  842. */
  843. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
  844. cpu_data(sibling).booted_cores--;
  845. }
  846. for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
  847. cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
  848. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  849. cpus_clear(per_cpu(cpu_core_map, cpu));
  850. c->phys_proc_id = 0;
  851. c->cpu_core_id = 0;
  852. cpu_clear(cpu, cpu_sibling_setup_map);
  853. }
  854. void remove_cpu_from_maps(void)
  855. {
  856. int cpu = smp_processor_id();
  857. cpu_clear(cpu, cpu_callout_map);
  858. cpu_clear(cpu, cpu_callin_map);
  859. clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
  860. clear_node_cpumask(cpu);
  861. }
  862. int __cpu_disable(void)
  863. {
  864. int cpu = smp_processor_id();
  865. /*
  866. * Perhaps use cpufreq to drop frequency, but that could go
  867. * into generic code.
  868. *
  869. * We won't take down the boot processor on i386 due to some
  870. * interrupts only being able to be serviced by the BSP.
  871. * Especially so if we're not using an IOAPIC -zwane
  872. */
  873. if (cpu == 0)
  874. return -EBUSY;
  875. if (nmi_watchdog == NMI_LOCAL_APIC)
  876. stop_apic_nmi_watchdog(NULL);
  877. clear_local_APIC();
  878. /*
  879. * HACK:
  880. * Allow any queued timer interrupts to get serviced
  881. * This is only a temporary solution until we cleanup
  882. * fixup_irqs as we do for IA64.
  883. */
  884. local_irq_enable();
  885. mdelay(1);
  886. local_irq_disable();
  887. remove_siblinginfo(cpu);
  888. spin_lock(&vector_lock);
  889. /* It's now safe to remove this processor from the online map */
  890. cpu_clear(cpu, cpu_online_map);
  891. spin_unlock(&vector_lock);
  892. remove_cpu_from_maps();
  893. fixup_irqs(cpu_online_map);
  894. return 0;
  895. }
  896. void __cpu_die(unsigned int cpu)
  897. {
  898. /* We don't do anything here: idle task is faking death itself. */
  899. unsigned int i;
  900. for (i = 0; i < 10; i++) {
  901. /* They ack this in play_dead by setting CPU_DEAD */
  902. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  903. printk ("CPU %d is now offline\n", cpu);
  904. if (1 == num_online_cpus())
  905. alternatives_smp_switch(0);
  906. return;
  907. }
  908. msleep(100);
  909. }
  910. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  911. }
  912. static __init int setup_additional_cpus(char *s)
  913. {
  914. return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
  915. }
  916. early_param("additional_cpus", setup_additional_cpus);
  917. #else /* ... !CONFIG_HOTPLUG_CPU */
  918. int __cpu_disable(void)
  919. {
  920. return -ENOSYS;
  921. }
  922. void __cpu_die(unsigned int cpu)
  923. {
  924. /* We said "no" in __cpu_disable */
  925. BUG();
  926. }
  927. #endif /* CONFIG_HOTPLUG_CPU */