quirks.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * This file contains work-arounds for x86 and x86_64 platform bugs.
  3. */
  4. #include <linux/pci.h>
  5. #include <linux/irq.h>
  6. #include <asm/hpet.h>
  7. #if defined(CONFIG_X86_IO_APIC) && defined(CONFIG_SMP) && defined(CONFIG_PCI)
  8. static void __devinit quirk_intel_irqbalance(struct pci_dev *dev)
  9. {
  10. u8 config, rev;
  11. u32 word;
  12. /* BIOS may enable hardware IRQ balancing for
  13. * E7520/E7320/E7525(revision ID 0x9 and below)
  14. * based platforms.
  15. * Disable SW irqbalance/affinity on those platforms.
  16. */
  17. pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
  18. if (rev > 0x9)
  19. return;
  20. /* enable access to config space*/
  21. pci_read_config_byte(dev, 0xf4, &config);
  22. pci_write_config_byte(dev, 0xf4, config|0x2);
  23. /* read xTPR register */
  24. raw_pci_ops->read(0, 0, 0x40, 0x4c, 2, &word);
  25. if (!(word & (1 << 13))) {
  26. printk(KERN_INFO "Intel E7520/7320/7525 detected. "
  27. "Disabling irq balancing and affinity\n");
  28. #ifdef CONFIG_IRQBALANCE
  29. irqbalance_disable("");
  30. #endif
  31. noirqdebug_setup("");
  32. #ifdef CONFIG_PROC_FS
  33. no_irq_affinity = 1;
  34. #endif
  35. }
  36. /* put back the original value for config space*/
  37. if (!(config & 0x2))
  38. pci_write_config_byte(dev, 0xf4, config);
  39. }
  40. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH,
  41. quirk_intel_irqbalance);
  42. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH,
  43. quirk_intel_irqbalance);
  44. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH,
  45. quirk_intel_irqbalance);
  46. #endif
  47. #if defined(CONFIG_HPET_TIMER)
  48. unsigned long force_hpet_address;
  49. static enum {
  50. NONE_FORCE_HPET_RESUME,
  51. OLD_ICH_FORCE_HPET_RESUME,
  52. ICH_FORCE_HPET_RESUME,
  53. VT8237_FORCE_HPET_RESUME
  54. } force_hpet_resume_type;
  55. static void __iomem *rcba_base;
  56. static void ich_force_hpet_resume(void)
  57. {
  58. u32 val;
  59. if (!force_hpet_address)
  60. return;
  61. if (rcba_base == NULL)
  62. BUG();
  63. /* read the Function Disable register, dword mode only */
  64. val = readl(rcba_base + 0x3404);
  65. if (!(val & 0x80)) {
  66. /* HPET disabled in HPTC. Trying to enable */
  67. writel(val | 0x80, rcba_base + 0x3404);
  68. }
  69. val = readl(rcba_base + 0x3404);
  70. if (!(val & 0x80))
  71. BUG();
  72. else
  73. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  74. return;
  75. }
  76. static void ich_force_enable_hpet(struct pci_dev *dev)
  77. {
  78. u32 val;
  79. u32 uninitialized_var(rcba);
  80. int err = 0;
  81. if (hpet_address || force_hpet_address)
  82. return;
  83. pci_read_config_dword(dev, 0xF0, &rcba);
  84. rcba &= 0xFFFFC000;
  85. if (rcba == 0) {
  86. printk(KERN_DEBUG "RCBA disabled. Cannot force enable HPET\n");
  87. return;
  88. }
  89. /* use bits 31:14, 16 kB aligned */
  90. rcba_base = ioremap_nocache(rcba, 0x4000);
  91. if (rcba_base == NULL) {
  92. printk(KERN_DEBUG "ioremap failed. Cannot force enable HPET\n");
  93. return;
  94. }
  95. /* read the Function Disable register, dword mode only */
  96. val = readl(rcba_base + 0x3404);
  97. if (val & 0x80) {
  98. /* HPET is enabled in HPTC. Just not reported by BIOS */
  99. val = val & 0x3;
  100. force_hpet_address = 0xFED00000 | (val << 12);
  101. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  102. force_hpet_address);
  103. iounmap(rcba_base);
  104. return;
  105. }
  106. /* HPET disabled in HPTC. Trying to enable */
  107. writel(val | 0x80, rcba_base + 0x3404);
  108. val = readl(rcba_base + 0x3404);
  109. if (!(val & 0x80)) {
  110. err = 1;
  111. } else {
  112. val = val & 0x3;
  113. force_hpet_address = 0xFED00000 | (val << 12);
  114. }
  115. if (err) {
  116. force_hpet_address = 0;
  117. iounmap(rcba_base);
  118. printk(KERN_DEBUG "Failed to force enable HPET\n");
  119. } else {
  120. force_hpet_resume_type = ICH_FORCE_HPET_RESUME;
  121. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  122. force_hpet_address);
  123. }
  124. }
  125. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0,
  126. ich_force_enable_hpet);
  127. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1,
  128. ich_force_enable_hpet);
  129. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0,
  130. ich_force_enable_hpet);
  131. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1,
  132. ich_force_enable_hpet);
  133. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31,
  134. ich_force_enable_hpet);
  135. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1,
  136. ich_force_enable_hpet);
  137. static struct pci_dev *cached_dev;
  138. static void old_ich_force_hpet_resume(void)
  139. {
  140. u32 val;
  141. u32 uninitialized_var(gen_cntl);
  142. if (!force_hpet_address || !cached_dev)
  143. return;
  144. pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
  145. gen_cntl &= (~(0x7 << 15));
  146. gen_cntl |= (0x4 << 15);
  147. pci_write_config_dword(cached_dev, 0xD0, gen_cntl);
  148. pci_read_config_dword(cached_dev, 0xD0, &gen_cntl);
  149. val = gen_cntl >> 15;
  150. val &= 0x7;
  151. if (val == 0x4)
  152. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  153. else
  154. BUG();
  155. }
  156. static void old_ich_force_enable_hpet(struct pci_dev *dev)
  157. {
  158. u32 val;
  159. u32 uninitialized_var(gen_cntl);
  160. if (hpet_address || force_hpet_address)
  161. return;
  162. pci_read_config_dword(dev, 0xD0, &gen_cntl);
  163. /*
  164. * Bit 17 is HPET enable bit.
  165. * Bit 16:15 control the HPET base address.
  166. */
  167. val = gen_cntl >> 15;
  168. val &= 0x7;
  169. if (val & 0x4) {
  170. val &= 0x3;
  171. force_hpet_address = 0xFED00000 | (val << 12);
  172. printk(KERN_DEBUG "HPET at base address 0x%lx\n",
  173. force_hpet_address);
  174. return;
  175. }
  176. /*
  177. * HPET is disabled. Trying enabling at FED00000 and check
  178. * whether it sticks
  179. */
  180. gen_cntl &= (~(0x7 << 15));
  181. gen_cntl |= (0x4 << 15);
  182. pci_write_config_dword(dev, 0xD0, gen_cntl);
  183. pci_read_config_dword(dev, 0xD0, &gen_cntl);
  184. val = gen_cntl >> 15;
  185. val &= 0x7;
  186. if (val & 0x4) {
  187. /* HPET is enabled in HPTC. Just not reported by BIOS */
  188. val &= 0x3;
  189. force_hpet_address = 0xFED00000 | (val << 12);
  190. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  191. force_hpet_address);
  192. cached_dev = dev;
  193. force_hpet_resume_type = OLD_ICH_FORCE_HPET_RESUME;
  194. return;
  195. }
  196. printk(KERN_DEBUG "Failed to force enable HPET\n");
  197. }
  198. /*
  199. * Undocumented chipset features. Make sure that the user enforced
  200. * this.
  201. */
  202. static void old_ich_force_enable_hpet_user(struct pci_dev *dev)
  203. {
  204. if (hpet_force_user)
  205. old_ich_force_enable_hpet(dev);
  206. }
  207. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0,
  208. old_ich_force_enable_hpet_user);
  209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12,
  210. old_ich_force_enable_hpet_user);
  211. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0,
  212. old_ich_force_enable_hpet_user);
  213. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12,
  214. old_ich_force_enable_hpet_user);
  215. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0,
  216. old_ich_force_enable_hpet);
  217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_12,
  218. old_ich_force_enable_hpet);
  219. static void vt8237_force_hpet_resume(void)
  220. {
  221. u32 val;
  222. if (!force_hpet_address || !cached_dev)
  223. return;
  224. val = 0xfed00000 | 0x80;
  225. pci_write_config_dword(cached_dev, 0x68, val);
  226. pci_read_config_dword(cached_dev, 0x68, &val);
  227. if (val & 0x80)
  228. printk(KERN_DEBUG "Force enabled HPET at resume\n");
  229. else
  230. BUG();
  231. }
  232. static void vt8237_force_enable_hpet(struct pci_dev *dev)
  233. {
  234. u32 uninitialized_var(val);
  235. if (!hpet_force_user || hpet_address || force_hpet_address)
  236. return;
  237. pci_read_config_dword(dev, 0x68, &val);
  238. /*
  239. * Bit 7 is HPET enable bit.
  240. * Bit 31:10 is HPET base address (contrary to what datasheet claims)
  241. */
  242. if (val & 0x80) {
  243. force_hpet_address = (val & ~0x3ff);
  244. printk(KERN_DEBUG "HPET at base address 0x%lx\n",
  245. force_hpet_address);
  246. return;
  247. }
  248. /*
  249. * HPET is disabled. Trying enabling at FED00000 and check
  250. * whether it sticks
  251. */
  252. val = 0xfed00000 | 0x80;
  253. pci_write_config_dword(dev, 0x68, val);
  254. pci_read_config_dword(dev, 0x68, &val);
  255. if (val & 0x80) {
  256. force_hpet_address = (val & ~0x3ff);
  257. printk(KERN_DEBUG "Force enabled HPET at base address 0x%lx\n",
  258. force_hpet_address);
  259. cached_dev = dev;
  260. force_hpet_resume_type = VT8237_FORCE_HPET_RESUME;
  261. return;
  262. }
  263. printk(KERN_DEBUG "Failed to force enable HPET\n");
  264. }
  265. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235,
  266. vt8237_force_enable_hpet);
  267. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237,
  268. vt8237_force_enable_hpet);
  269. void force_hpet_resume(void)
  270. {
  271. switch (force_hpet_resume_type) {
  272. case ICH_FORCE_HPET_RESUME:
  273. return ich_force_hpet_resume();
  274. case OLD_ICH_FORCE_HPET_RESUME:
  275. return old_ich_force_hpet_resume();
  276. case VT8237_FORCE_HPET_RESUME:
  277. return vt8237_force_hpet_resume();
  278. default:
  279. break;
  280. }
  281. }
  282. #endif