mpparse_64.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/kernel_stat.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/acpi.h>
  22. #include <linux/module.h>
  23. #include <asm/smp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/mpspec.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/proto.h>
  29. #include <asm/acpi.h>
  30. /* Have we found an MP table */
  31. int smp_found_config;
  32. /*
  33. * Various Linux-internal data structures created from the
  34. * MP-table.
  35. */
  36. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  37. int mp_bus_id_to_pci_bus [MAX_MP_BUSSES] = { [0 ... MAX_MP_BUSSES-1] = -1 };
  38. static int mp_current_pci_id = 0;
  39. /* I/O APIC entries */
  40. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  41. /* # of MP IRQ source entries */
  42. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  43. /* MP IRQ source entries */
  44. int mp_irq_entries;
  45. int nr_ioapics;
  46. unsigned long mp_lapic_addr = 0;
  47. /* Processor that is doing the boot up */
  48. unsigned int boot_cpu_id = -1U;
  49. EXPORT_SYMBOL(boot_cpu_id);
  50. /* Internal processor count */
  51. unsigned int num_processors __cpuinitdata = 0;
  52. unsigned disabled_cpus __cpuinitdata;
  53. /* Bitmask of physically existing CPUs */
  54. physid_mask_t phys_cpu_present_map = PHYSID_MASK_NONE;
  55. u8 bios_cpu_apicid[NR_CPUS] = { [0 ... NR_CPUS-1] = BAD_APICID };
  56. /*
  57. * Intel MP BIOS table parsing routines:
  58. */
  59. /*
  60. * Checksum an MP configuration block.
  61. */
  62. static int __init mpf_checksum(unsigned char *mp, int len)
  63. {
  64. int sum = 0;
  65. while (len--)
  66. sum += *mp++;
  67. return sum & 0xFF;
  68. }
  69. static void __cpuinit MP_processor_info(struct mpc_config_processor *m)
  70. {
  71. int cpu;
  72. cpumask_t tmp_map;
  73. char *bootup_cpu = "";
  74. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  75. disabled_cpus++;
  76. return;
  77. }
  78. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  79. bootup_cpu = " (Bootup-CPU)";
  80. boot_cpu_id = m->mpc_apicid;
  81. }
  82. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  83. if (num_processors >= NR_CPUS) {
  84. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  85. " Processor ignored.\n", NR_CPUS);
  86. return;
  87. }
  88. num_processors++;
  89. cpus_complement(tmp_map, cpu_present_map);
  90. cpu = first_cpu(tmp_map);
  91. physid_set(m->mpc_apicid, phys_cpu_present_map);
  92. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  93. /*
  94. * bios_cpu_apicid is required to have processors listed
  95. * in same order as logical cpu numbers. Hence the first
  96. * entry is BSP, and so on.
  97. */
  98. cpu = 0;
  99. }
  100. bios_cpu_apicid[cpu] = m->mpc_apicid;
  101. /*
  102. * We get called early in the the start_kernel initialization
  103. * process when the per_cpu data area is not yet setup, so we
  104. * use a static array that is removed after the per_cpu data
  105. * area is created.
  106. */
  107. if (x86_cpu_to_apicid_ptr) {
  108. u8 *x86_cpu_to_apicid = (u8 *)x86_cpu_to_apicid_ptr;
  109. x86_cpu_to_apicid[cpu] = m->mpc_apicid;
  110. } else {
  111. per_cpu(x86_cpu_to_apicid, cpu) = m->mpc_apicid;
  112. }
  113. cpu_set(cpu, cpu_possible_map);
  114. cpu_set(cpu, cpu_present_map);
  115. }
  116. static void __init MP_bus_info (struct mpc_config_bus *m)
  117. {
  118. char str[7];
  119. memcpy(str, m->mpc_bustype, 6);
  120. str[6] = 0;
  121. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  122. if (strncmp(str, "ISA", 3) == 0) {
  123. set_bit(m->mpc_busid, mp_bus_not_pci);
  124. } else if (strncmp(str, "PCI", 3) == 0) {
  125. clear_bit(m->mpc_busid, mp_bus_not_pci);
  126. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  127. mp_current_pci_id++;
  128. } else {
  129. printk(KERN_ERR "Unknown bustype %s\n", str);
  130. }
  131. }
  132. static int bad_ioapic(unsigned long address)
  133. {
  134. if (nr_ioapics >= MAX_IO_APICS) {
  135. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  136. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  137. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  138. }
  139. if (!address) {
  140. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  141. " found in table, skipping!\n");
  142. return 1;
  143. }
  144. return 0;
  145. }
  146. static void __init MP_ioapic_info (struct mpc_config_ioapic *m)
  147. {
  148. if (!(m->mpc_flags & MPC_APIC_USABLE))
  149. return;
  150. printk("I/O APIC #%d at 0x%X.\n",
  151. m->mpc_apicid, m->mpc_apicaddr);
  152. if (bad_ioapic(m->mpc_apicaddr))
  153. return;
  154. mp_ioapics[nr_ioapics] = *m;
  155. nr_ioapics++;
  156. }
  157. static void __init MP_intsrc_info (struct mpc_config_intsrc *m)
  158. {
  159. mp_irqs [mp_irq_entries] = *m;
  160. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  161. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  162. m->mpc_irqtype, m->mpc_irqflag & 3,
  163. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  164. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  165. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  166. panic("Max # of irq sources exceeded!!\n");
  167. }
  168. static void __init MP_lintsrc_info (struct mpc_config_lintsrc *m)
  169. {
  170. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  171. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  172. m->mpc_irqtype, m->mpc_irqflag & 3,
  173. (m->mpc_irqflag >> 2) &3, m->mpc_srcbusid,
  174. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  175. }
  176. /*
  177. * Read/parse the MPC
  178. */
  179. static int __init smp_read_mpc(struct mp_config_table *mpc)
  180. {
  181. char str[16];
  182. int count=sizeof(*mpc);
  183. unsigned char *mpt=((unsigned char *)mpc)+count;
  184. if (memcmp(mpc->mpc_signature,MPC_SIGNATURE,4)) {
  185. printk("MPTABLE: bad signature [%c%c%c%c]!\n",
  186. mpc->mpc_signature[0],
  187. mpc->mpc_signature[1],
  188. mpc->mpc_signature[2],
  189. mpc->mpc_signature[3]);
  190. return 0;
  191. }
  192. if (mpf_checksum((unsigned char *)mpc,mpc->mpc_length)) {
  193. printk("MPTABLE: checksum error!\n");
  194. return 0;
  195. }
  196. if (mpc->mpc_spec!=0x01 && mpc->mpc_spec!=0x04) {
  197. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  198. mpc->mpc_spec);
  199. return 0;
  200. }
  201. if (!mpc->mpc_lapic) {
  202. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  203. return 0;
  204. }
  205. memcpy(str,mpc->mpc_oem,8);
  206. str[8] = 0;
  207. printk(KERN_INFO "MPTABLE: OEM ID: %s ",str);
  208. memcpy(str,mpc->mpc_productid,12);
  209. str[12] = 0;
  210. printk("MPTABLE: Product ID: %s ",str);
  211. printk("MPTABLE: APIC at: 0x%X\n",mpc->mpc_lapic);
  212. /* save the local APIC address, it might be non-default */
  213. if (!acpi_lapic)
  214. mp_lapic_addr = mpc->mpc_lapic;
  215. /*
  216. * Now process the configuration blocks.
  217. */
  218. while (count < mpc->mpc_length) {
  219. switch(*mpt) {
  220. case MP_PROCESSOR:
  221. {
  222. struct mpc_config_processor *m=
  223. (struct mpc_config_processor *)mpt;
  224. if (!acpi_lapic)
  225. MP_processor_info(m);
  226. mpt += sizeof(*m);
  227. count += sizeof(*m);
  228. break;
  229. }
  230. case MP_BUS:
  231. {
  232. struct mpc_config_bus *m=
  233. (struct mpc_config_bus *)mpt;
  234. MP_bus_info(m);
  235. mpt += sizeof(*m);
  236. count += sizeof(*m);
  237. break;
  238. }
  239. case MP_IOAPIC:
  240. {
  241. struct mpc_config_ioapic *m=
  242. (struct mpc_config_ioapic *)mpt;
  243. MP_ioapic_info(m);
  244. mpt += sizeof(*m);
  245. count += sizeof(*m);
  246. break;
  247. }
  248. case MP_INTSRC:
  249. {
  250. struct mpc_config_intsrc *m=
  251. (struct mpc_config_intsrc *)mpt;
  252. MP_intsrc_info(m);
  253. mpt += sizeof(*m);
  254. count += sizeof(*m);
  255. break;
  256. }
  257. case MP_LINTSRC:
  258. {
  259. struct mpc_config_lintsrc *m=
  260. (struct mpc_config_lintsrc *)mpt;
  261. MP_lintsrc_info(m);
  262. mpt += sizeof(*m);
  263. count += sizeof(*m);
  264. break;
  265. }
  266. }
  267. }
  268. setup_apic_routing();
  269. if (!num_processors)
  270. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  271. return num_processors;
  272. }
  273. static int __init ELCR_trigger(unsigned int irq)
  274. {
  275. unsigned int port;
  276. port = 0x4d0 + (irq >> 3);
  277. return (inb(port) >> (irq & 7)) & 1;
  278. }
  279. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  280. {
  281. struct mpc_config_intsrc intsrc;
  282. int i;
  283. int ELCR_fallback = 0;
  284. intsrc.mpc_type = MP_INTSRC;
  285. intsrc.mpc_irqflag = 0; /* conforming */
  286. intsrc.mpc_srcbus = 0;
  287. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  288. intsrc.mpc_irqtype = mp_INT;
  289. /*
  290. * If true, we have an ISA/PCI system with no IRQ entries
  291. * in the MP table. To prevent the PCI interrupts from being set up
  292. * incorrectly, we try to use the ELCR. The sanity check to see if
  293. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  294. * never be level sensitive, so we simply see if the ELCR agrees.
  295. * If it does, we assume it's valid.
  296. */
  297. if (mpc_default_type == 5) {
  298. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... falling back to ELCR\n");
  299. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) || ELCR_trigger(13))
  300. printk(KERN_ERR "ELCR contains invalid data... not using ELCR\n");
  301. else {
  302. printk(KERN_INFO "Using ELCR to identify PCI interrupts\n");
  303. ELCR_fallback = 1;
  304. }
  305. }
  306. for (i = 0; i < 16; i++) {
  307. switch (mpc_default_type) {
  308. case 2:
  309. if (i == 0 || i == 13)
  310. continue; /* IRQ0 & IRQ13 not connected */
  311. /* fall through */
  312. default:
  313. if (i == 2)
  314. continue; /* IRQ2 is never connected */
  315. }
  316. if (ELCR_fallback) {
  317. /*
  318. * If the ELCR indicates a level-sensitive interrupt, we
  319. * copy that information over to the MP table in the
  320. * irqflag field (level sensitive, active high polarity).
  321. */
  322. if (ELCR_trigger(i))
  323. intsrc.mpc_irqflag = 13;
  324. else
  325. intsrc.mpc_irqflag = 0;
  326. }
  327. intsrc.mpc_srcbusirq = i;
  328. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  329. MP_intsrc_info(&intsrc);
  330. }
  331. intsrc.mpc_irqtype = mp_ExtINT;
  332. intsrc.mpc_srcbusirq = 0;
  333. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  334. MP_intsrc_info(&intsrc);
  335. }
  336. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  337. {
  338. struct mpc_config_processor processor;
  339. struct mpc_config_bus bus;
  340. struct mpc_config_ioapic ioapic;
  341. struct mpc_config_lintsrc lintsrc;
  342. int linttypes[2] = { mp_ExtINT, mp_NMI };
  343. int i;
  344. /*
  345. * local APIC has default address
  346. */
  347. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  348. /*
  349. * 2 CPUs, numbered 0 & 1.
  350. */
  351. processor.mpc_type = MP_PROCESSOR;
  352. processor.mpc_apicver = 0;
  353. processor.mpc_cpuflag = CPU_ENABLED;
  354. processor.mpc_cpufeature = 0;
  355. processor.mpc_featureflag = 0;
  356. processor.mpc_reserved[0] = 0;
  357. processor.mpc_reserved[1] = 0;
  358. for (i = 0; i < 2; i++) {
  359. processor.mpc_apicid = i;
  360. MP_processor_info(&processor);
  361. }
  362. bus.mpc_type = MP_BUS;
  363. bus.mpc_busid = 0;
  364. switch (mpc_default_type) {
  365. default:
  366. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  367. mpc_default_type);
  368. /* fall through */
  369. case 1:
  370. case 5:
  371. memcpy(bus.mpc_bustype, "ISA ", 6);
  372. break;
  373. }
  374. MP_bus_info(&bus);
  375. if (mpc_default_type > 4) {
  376. bus.mpc_busid = 1;
  377. memcpy(bus.mpc_bustype, "PCI ", 6);
  378. MP_bus_info(&bus);
  379. }
  380. ioapic.mpc_type = MP_IOAPIC;
  381. ioapic.mpc_apicid = 2;
  382. ioapic.mpc_apicver = 0;
  383. ioapic.mpc_flags = MPC_APIC_USABLE;
  384. ioapic.mpc_apicaddr = 0xFEC00000;
  385. MP_ioapic_info(&ioapic);
  386. /*
  387. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  388. */
  389. construct_default_ioirq_mptable(mpc_default_type);
  390. lintsrc.mpc_type = MP_LINTSRC;
  391. lintsrc.mpc_irqflag = 0; /* conforming */
  392. lintsrc.mpc_srcbusid = 0;
  393. lintsrc.mpc_srcbusirq = 0;
  394. lintsrc.mpc_destapic = MP_APIC_ALL;
  395. for (i = 0; i < 2; i++) {
  396. lintsrc.mpc_irqtype = linttypes[i];
  397. lintsrc.mpc_destapiclint = i;
  398. MP_lintsrc_info(&lintsrc);
  399. }
  400. }
  401. static struct intel_mp_floating *mpf_found;
  402. /*
  403. * Scan the memory blocks for an SMP configuration block.
  404. */
  405. void __init get_smp_config (void)
  406. {
  407. struct intel_mp_floating *mpf = mpf_found;
  408. /*
  409. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  410. * processors, where MPS only supports physical.
  411. */
  412. if (acpi_lapic && acpi_ioapic) {
  413. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration information\n");
  414. return;
  415. }
  416. else if (acpi_lapic)
  417. printk(KERN_INFO "Using ACPI for processor (LAPIC) configuration information\n");
  418. printk("Intel MultiProcessor Specification v1.%d\n", mpf->mpf_specification);
  419. /*
  420. * Now see if we need to read further.
  421. */
  422. if (mpf->mpf_feature1 != 0) {
  423. printk(KERN_INFO "Default MP configuration #%d\n", mpf->mpf_feature1);
  424. construct_default_ISA_mptable(mpf->mpf_feature1);
  425. } else if (mpf->mpf_physptr) {
  426. /*
  427. * Read the physical hardware table. Anything here will
  428. * override the defaults.
  429. */
  430. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr))) {
  431. smp_found_config = 0;
  432. printk(KERN_ERR "BIOS bug, MP table errors detected!...\n");
  433. printk(KERN_ERR "... disabling SMP support. (tell your hw vendor)\n");
  434. return;
  435. }
  436. /*
  437. * If there are no explicit MP IRQ entries, then we are
  438. * broken. We set up most of the low 16 IO-APIC pins to
  439. * ISA defaults and hope it will work.
  440. */
  441. if (!mp_irq_entries) {
  442. struct mpc_config_bus bus;
  443. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, using default mptable. (tell your hw vendor)\n");
  444. bus.mpc_type = MP_BUS;
  445. bus.mpc_busid = 0;
  446. memcpy(bus.mpc_bustype, "ISA ", 6);
  447. MP_bus_info(&bus);
  448. construct_default_ioirq_mptable(0);
  449. }
  450. } else
  451. BUG();
  452. printk(KERN_INFO "Processors: %d\n", num_processors);
  453. /*
  454. * Only use the first configuration found.
  455. */
  456. }
  457. static int __init smp_scan_config (unsigned long base, unsigned long length)
  458. {
  459. extern void __bad_mpf_size(void);
  460. unsigned int *bp = phys_to_virt(base);
  461. struct intel_mp_floating *mpf;
  462. Dprintk("Scan SMP from %p for %ld bytes.\n", bp,length);
  463. if (sizeof(*mpf) != 16)
  464. __bad_mpf_size();
  465. while (length > 0) {
  466. mpf = (struct intel_mp_floating *)bp;
  467. if ((*bp == SMP_MAGIC_IDENT) &&
  468. (mpf->mpf_length == 1) &&
  469. !mpf_checksum((unsigned char *)bp, 16) &&
  470. ((mpf->mpf_specification == 1)
  471. || (mpf->mpf_specification == 4)) ) {
  472. smp_found_config = 1;
  473. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  474. if (mpf->mpf_physptr)
  475. reserve_bootmem_generic(mpf->mpf_physptr, PAGE_SIZE);
  476. mpf_found = mpf;
  477. return 1;
  478. }
  479. bp += 4;
  480. length -= 16;
  481. }
  482. return 0;
  483. }
  484. void __init find_smp_config(void)
  485. {
  486. unsigned int address;
  487. /*
  488. * FIXME: Linux assumes you have 640K of base ram..
  489. * this continues the error...
  490. *
  491. * 1) Scan the bottom 1K for a signature
  492. * 2) Scan the top 1K of base RAM
  493. * 3) Scan the 64K of bios
  494. */
  495. if (smp_scan_config(0x0,0x400) ||
  496. smp_scan_config(639*0x400,0x400) ||
  497. smp_scan_config(0xF0000,0x10000))
  498. return;
  499. /*
  500. * If it is an SMP machine we should know now.
  501. *
  502. * there is a real-mode segmented pointer pointing to the
  503. * 4K EBDA area at 0x40E, calculate and scan it here.
  504. *
  505. * NOTE! There are Linux loaders that will corrupt the EBDA
  506. * area, and as such this kind of SMP config may be less
  507. * trustworthy, simply because the SMP table may have been
  508. * stomped on during early boot. These loaders are buggy and
  509. * should be fixed.
  510. */
  511. address = *(unsigned short *)phys_to_virt(0x40E);
  512. address <<= 4;
  513. if (smp_scan_config(address, 0x1000))
  514. return;
  515. /* If we have come this far, we did not find an MP table */
  516. printk(KERN_INFO "No mptable found.\n");
  517. }
  518. /* --------------------------------------------------------------------------
  519. ACPI-based MP Configuration
  520. -------------------------------------------------------------------------- */
  521. #ifdef CONFIG_ACPI
  522. void __init mp_register_lapic_address(u64 address)
  523. {
  524. mp_lapic_addr = (unsigned long) address;
  525. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  526. if (boot_cpu_id == -1U)
  527. boot_cpu_id = GET_APIC_ID(apic_read(APIC_ID));
  528. }
  529. void __cpuinit mp_register_lapic (u8 id, u8 enabled)
  530. {
  531. struct mpc_config_processor processor;
  532. int boot_cpu = 0;
  533. if (id == boot_cpu_id)
  534. boot_cpu = 1;
  535. processor.mpc_type = MP_PROCESSOR;
  536. processor.mpc_apicid = id;
  537. processor.mpc_apicver = 0;
  538. processor.mpc_cpuflag = (enabled ? CPU_ENABLED : 0);
  539. processor.mpc_cpuflag |= (boot_cpu ? CPU_BOOTPROCESSOR : 0);
  540. processor.mpc_cpufeature = 0;
  541. processor.mpc_featureflag = 0;
  542. processor.mpc_reserved[0] = 0;
  543. processor.mpc_reserved[1] = 0;
  544. MP_processor_info(&processor);
  545. }
  546. #define MP_ISA_BUS 0
  547. #define MP_MAX_IOAPIC_PIN 127
  548. static struct mp_ioapic_routing {
  549. int apic_id;
  550. int gsi_start;
  551. int gsi_end;
  552. u32 pin_programmed[4];
  553. } mp_ioapic_routing[MAX_IO_APICS];
  554. static int mp_find_ioapic(int gsi)
  555. {
  556. int i = 0;
  557. /* Find the IOAPIC that manages this GSI. */
  558. for (i = 0; i < nr_ioapics; i++) {
  559. if ((gsi >= mp_ioapic_routing[i].gsi_start)
  560. && (gsi <= mp_ioapic_routing[i].gsi_end))
  561. return i;
  562. }
  563. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  564. return -1;
  565. }
  566. static u8 uniq_ioapic_id(u8 id)
  567. {
  568. int i;
  569. DECLARE_BITMAP(used, 256);
  570. bitmap_zero(used, 256);
  571. for (i = 0; i < nr_ioapics; i++) {
  572. struct mpc_config_ioapic *ia = &mp_ioapics[i];
  573. __set_bit(ia->mpc_apicid, used);
  574. }
  575. if (!test_bit(id, used))
  576. return id;
  577. return find_first_zero_bit(used, 256);
  578. }
  579. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  580. {
  581. int idx = 0;
  582. if (bad_ioapic(address))
  583. return;
  584. idx = nr_ioapics;
  585. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  586. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  587. mp_ioapics[idx].mpc_apicaddr = address;
  588. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  589. mp_ioapics[idx].mpc_apicid = uniq_ioapic_id(id);
  590. mp_ioapics[idx].mpc_apicver = 0;
  591. /*
  592. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  593. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  594. */
  595. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  596. mp_ioapic_routing[idx].gsi_start = gsi_base;
  597. mp_ioapic_routing[idx].gsi_end = gsi_base +
  598. io_apic_get_redir_entries(idx);
  599. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  600. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  601. mp_ioapics[idx].mpc_apicaddr,
  602. mp_ioapic_routing[idx].gsi_start,
  603. mp_ioapic_routing[idx].gsi_end);
  604. nr_ioapics++;
  605. }
  606. void __init
  607. mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  608. {
  609. struct mpc_config_intsrc intsrc;
  610. int ioapic = -1;
  611. int pin = -1;
  612. /*
  613. * Convert 'gsi' to 'ioapic.pin'.
  614. */
  615. ioapic = mp_find_ioapic(gsi);
  616. if (ioapic < 0)
  617. return;
  618. pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  619. /*
  620. * TBD: This check is for faulty timer entries, where the override
  621. * erroneously sets the trigger to level, resulting in a HUGE
  622. * increase of timer interrupts!
  623. */
  624. if ((bus_irq == 0) && (trigger == 3))
  625. trigger = 1;
  626. intsrc.mpc_type = MP_INTSRC;
  627. intsrc.mpc_irqtype = mp_INT;
  628. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  629. intsrc.mpc_srcbus = MP_ISA_BUS;
  630. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  631. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  632. intsrc.mpc_dstirq = pin; /* INTIN# */
  633. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  634. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  635. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  636. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  637. mp_irqs[mp_irq_entries] = intsrc;
  638. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  639. panic("Max # of irq sources exceeded!\n");
  640. }
  641. void __init mp_config_acpi_legacy_irqs(void)
  642. {
  643. struct mpc_config_intsrc intsrc;
  644. int i = 0;
  645. int ioapic = -1;
  646. /*
  647. * Fabricate the legacy ISA bus (bus #31).
  648. */
  649. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  650. /*
  651. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  652. */
  653. ioapic = mp_find_ioapic(0);
  654. if (ioapic < 0)
  655. return;
  656. intsrc.mpc_type = MP_INTSRC;
  657. intsrc.mpc_irqflag = 0; /* Conforming */
  658. intsrc.mpc_srcbus = MP_ISA_BUS;
  659. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  660. /*
  661. * Use the default configuration for the IRQs 0-15. Unless
  662. * overridden by (MADT) interrupt source override entries.
  663. */
  664. for (i = 0; i < 16; i++) {
  665. int idx;
  666. for (idx = 0; idx < mp_irq_entries; idx++) {
  667. struct mpc_config_intsrc *irq = mp_irqs + idx;
  668. /* Do we already have a mapping for this ISA IRQ? */
  669. if (irq->mpc_srcbus == MP_ISA_BUS && irq->mpc_srcbusirq == i)
  670. break;
  671. /* Do we already have a mapping for this IOAPIC pin */
  672. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  673. (irq->mpc_dstirq == i))
  674. break;
  675. }
  676. if (idx != mp_irq_entries) {
  677. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  678. continue; /* IRQ already used */
  679. }
  680. intsrc.mpc_irqtype = mp_INT;
  681. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  682. intsrc.mpc_dstirq = i;
  683. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  684. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  685. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  686. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  687. intsrc.mpc_dstirq);
  688. mp_irqs[mp_irq_entries] = intsrc;
  689. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  690. panic("Max # of irq sources exceeded!\n");
  691. }
  692. }
  693. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  694. {
  695. int ioapic = -1;
  696. int ioapic_pin = 0;
  697. int idx, bit = 0;
  698. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  699. return gsi;
  700. /* Don't set up the ACPI SCI because it's already set up */
  701. if (acpi_gbl_FADT.sci_interrupt == gsi)
  702. return gsi;
  703. ioapic = mp_find_ioapic(gsi);
  704. if (ioapic < 0) {
  705. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  706. return gsi;
  707. }
  708. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_start;
  709. /*
  710. * Avoid pin reprogramming. PRTs typically include entries
  711. * with redundant pin->gsi mappings (but unique PCI devices);
  712. * we only program the IOAPIC on the first.
  713. */
  714. bit = ioapic_pin % 32;
  715. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  716. if (idx > 3) {
  717. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  718. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  719. ioapic_pin);
  720. return gsi;
  721. }
  722. if ((1<<bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  723. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  724. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  725. return gsi;
  726. }
  727. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1<<bit);
  728. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  729. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  730. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  731. return gsi;
  732. }
  733. #endif /*CONFIG_ACPI*/