io_apic_64.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/acpi.h>
  30. #include <linux/sysdev.h>
  31. #include <linux/msi.h>
  32. #include <linux/htirq.h>
  33. #ifdef CONFIG_ACPI
  34. #include <acpi/acpi_bus.h>
  35. #endif
  36. #include <asm/idle.h>
  37. #include <asm/io.h>
  38. #include <asm/smp.h>
  39. #include <asm/desc.h>
  40. #include <asm/proto.h>
  41. #include <asm/mach_apic.h>
  42. #include <asm/acpi.h>
  43. #include <asm/dma.h>
  44. #include <asm/nmi.h>
  45. #include <asm/msidef.h>
  46. #include <asm/hypertransport.h>
  47. struct irq_cfg {
  48. cpumask_t domain;
  49. cpumask_t old_domain;
  50. unsigned move_cleanup_count;
  51. u8 vector;
  52. u8 move_in_progress : 1;
  53. };
  54. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  55. struct irq_cfg irq_cfg[NR_IRQS] __read_mostly = {
  56. [0] = { .domain = CPU_MASK_ALL, .vector = IRQ0_VECTOR, },
  57. [1] = { .domain = CPU_MASK_ALL, .vector = IRQ1_VECTOR, },
  58. [2] = { .domain = CPU_MASK_ALL, .vector = IRQ2_VECTOR, },
  59. [3] = { .domain = CPU_MASK_ALL, .vector = IRQ3_VECTOR, },
  60. [4] = { .domain = CPU_MASK_ALL, .vector = IRQ4_VECTOR, },
  61. [5] = { .domain = CPU_MASK_ALL, .vector = IRQ5_VECTOR, },
  62. [6] = { .domain = CPU_MASK_ALL, .vector = IRQ6_VECTOR, },
  63. [7] = { .domain = CPU_MASK_ALL, .vector = IRQ7_VECTOR, },
  64. [8] = { .domain = CPU_MASK_ALL, .vector = IRQ8_VECTOR, },
  65. [9] = { .domain = CPU_MASK_ALL, .vector = IRQ9_VECTOR, },
  66. [10] = { .domain = CPU_MASK_ALL, .vector = IRQ10_VECTOR, },
  67. [11] = { .domain = CPU_MASK_ALL, .vector = IRQ11_VECTOR, },
  68. [12] = { .domain = CPU_MASK_ALL, .vector = IRQ12_VECTOR, },
  69. [13] = { .domain = CPU_MASK_ALL, .vector = IRQ13_VECTOR, },
  70. [14] = { .domain = CPU_MASK_ALL, .vector = IRQ14_VECTOR, },
  71. [15] = { .domain = CPU_MASK_ALL, .vector = IRQ15_VECTOR, },
  72. };
  73. static int assign_irq_vector(int irq, cpumask_t mask);
  74. #define __apicdebuginit __init
  75. int sis_apic_bug; /* not actually supported, dummy for compile */
  76. static int no_timer_check;
  77. static int disable_timer_pin_1 __initdata;
  78. int timer_over_8254 __initdata = 1;
  79. /* Where if anywhere is the i8259 connect in external int mode */
  80. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  81. static DEFINE_SPINLOCK(ioapic_lock);
  82. DEFINE_SPINLOCK(vector_lock);
  83. /*
  84. * # of IRQ routing registers
  85. */
  86. int nr_ioapic_registers[MAX_IO_APICS];
  87. /*
  88. * Rough estimation of how many shared IRQs there are, can
  89. * be changed anytime.
  90. */
  91. #define MAX_PLUS_SHARED_IRQS NR_IRQS
  92. #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
  93. /*
  94. * This is performance-critical, we want to do it O(1)
  95. *
  96. * the indexing order of this array favors 1:1 mappings
  97. * between pins and IRQs.
  98. */
  99. static struct irq_pin_list {
  100. short apic, pin, next;
  101. } irq_2_pin[PIN_MAP_SIZE];
  102. struct io_apic {
  103. unsigned int index;
  104. unsigned int unused[3];
  105. unsigned int data;
  106. };
  107. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  108. {
  109. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  110. + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
  111. }
  112. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  113. {
  114. struct io_apic __iomem *io_apic = io_apic_base(apic);
  115. writel(reg, &io_apic->index);
  116. return readl(&io_apic->data);
  117. }
  118. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  119. {
  120. struct io_apic __iomem *io_apic = io_apic_base(apic);
  121. writel(reg, &io_apic->index);
  122. writel(value, &io_apic->data);
  123. }
  124. /*
  125. * Re-write a value: to be used for read-modify-write
  126. * cycles where the read already set up the index register.
  127. */
  128. static inline void io_apic_modify(unsigned int apic, unsigned int value)
  129. {
  130. struct io_apic __iomem *io_apic = io_apic_base(apic);
  131. writel(value, &io_apic->data);
  132. }
  133. static int io_apic_level_ack_pending(unsigned int irq)
  134. {
  135. struct irq_pin_list *entry;
  136. unsigned long flags;
  137. int pending = 0;
  138. spin_lock_irqsave(&ioapic_lock, flags);
  139. entry = irq_2_pin + irq;
  140. for (;;) {
  141. unsigned int reg;
  142. int pin;
  143. pin = entry->pin;
  144. if (pin == -1)
  145. break;
  146. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  147. /* Is the remote IRR bit set? */
  148. pending |= (reg >> 14) & 1;
  149. if (!entry->next)
  150. break;
  151. entry = irq_2_pin + entry->next;
  152. }
  153. spin_unlock_irqrestore(&ioapic_lock, flags);
  154. return pending;
  155. }
  156. /*
  157. * Synchronize the IO-APIC and the CPU by doing
  158. * a dummy read from the IO-APIC
  159. */
  160. static inline void io_apic_sync(unsigned int apic)
  161. {
  162. struct io_apic __iomem *io_apic = io_apic_base(apic);
  163. readl(&io_apic->data);
  164. }
  165. #define __DO_ACTION(R, ACTION, FINAL) \
  166. \
  167. { \
  168. int pin; \
  169. struct irq_pin_list *entry = irq_2_pin + irq; \
  170. \
  171. BUG_ON(irq >= NR_IRQS); \
  172. for (;;) { \
  173. unsigned int reg; \
  174. pin = entry->pin; \
  175. if (pin == -1) \
  176. break; \
  177. reg = io_apic_read(entry->apic, 0x10 + R + pin*2); \
  178. reg ACTION; \
  179. io_apic_modify(entry->apic, reg); \
  180. FINAL; \
  181. if (!entry->next) \
  182. break; \
  183. entry = irq_2_pin + entry->next; \
  184. } \
  185. }
  186. union entry_union {
  187. struct { u32 w1, w2; };
  188. struct IO_APIC_route_entry entry;
  189. };
  190. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  191. {
  192. union entry_union eu;
  193. unsigned long flags;
  194. spin_lock_irqsave(&ioapic_lock, flags);
  195. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  196. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  197. spin_unlock_irqrestore(&ioapic_lock, flags);
  198. return eu.entry;
  199. }
  200. /*
  201. * When we write a new IO APIC routing entry, we need to write the high
  202. * word first! If the mask bit in the low word is clear, we will enable
  203. * the interrupt, and we need to make sure the entry is fully populated
  204. * before that happens.
  205. */
  206. static void
  207. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  208. {
  209. union entry_union eu;
  210. eu.entry = e;
  211. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  212. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  213. }
  214. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  215. {
  216. unsigned long flags;
  217. spin_lock_irqsave(&ioapic_lock, flags);
  218. __ioapic_write_entry(apic, pin, e);
  219. spin_unlock_irqrestore(&ioapic_lock, flags);
  220. }
  221. /*
  222. * When we mask an IO APIC routing entry, we need to write the low
  223. * word first, in order to set the mask bit before we change the
  224. * high bits!
  225. */
  226. static void ioapic_mask_entry(int apic, int pin)
  227. {
  228. unsigned long flags;
  229. union entry_union eu = { .entry.mask = 1 };
  230. spin_lock_irqsave(&ioapic_lock, flags);
  231. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  232. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  233. spin_unlock_irqrestore(&ioapic_lock, flags);
  234. }
  235. #ifdef CONFIG_SMP
  236. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, u8 vector)
  237. {
  238. int apic, pin;
  239. struct irq_pin_list *entry = irq_2_pin + irq;
  240. BUG_ON(irq >= NR_IRQS);
  241. for (;;) {
  242. unsigned int reg;
  243. apic = entry->apic;
  244. pin = entry->pin;
  245. if (pin == -1)
  246. break;
  247. io_apic_write(apic, 0x11 + pin*2, dest);
  248. reg = io_apic_read(apic, 0x10 + pin*2);
  249. reg &= ~0x000000ff;
  250. reg |= vector;
  251. io_apic_modify(apic, reg);
  252. if (!entry->next)
  253. break;
  254. entry = irq_2_pin + entry->next;
  255. }
  256. }
  257. static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t mask)
  258. {
  259. struct irq_cfg *cfg = irq_cfg + irq;
  260. unsigned long flags;
  261. unsigned int dest;
  262. cpumask_t tmp;
  263. cpus_and(tmp, mask, cpu_online_map);
  264. if (cpus_empty(tmp))
  265. return;
  266. if (assign_irq_vector(irq, mask))
  267. return;
  268. cpus_and(tmp, cfg->domain, mask);
  269. dest = cpu_mask_to_apicid(tmp);
  270. /*
  271. * Only the high 8 bits are valid.
  272. */
  273. dest = SET_APIC_LOGICAL_ID(dest);
  274. spin_lock_irqsave(&ioapic_lock, flags);
  275. __target_IO_APIC_irq(irq, dest, cfg->vector);
  276. irq_desc[irq].affinity = mask;
  277. spin_unlock_irqrestore(&ioapic_lock, flags);
  278. }
  279. #endif
  280. /*
  281. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  282. * shared ISA-space IRQs, so we have to support them. We are super
  283. * fast in the common case, and fast for shared ISA-space IRQs.
  284. */
  285. static void add_pin_to_irq(unsigned int irq, int apic, int pin)
  286. {
  287. static int first_free_entry = NR_IRQS;
  288. struct irq_pin_list *entry = irq_2_pin + irq;
  289. BUG_ON(irq >= NR_IRQS);
  290. while (entry->next)
  291. entry = irq_2_pin + entry->next;
  292. if (entry->pin != -1) {
  293. entry->next = first_free_entry;
  294. entry = irq_2_pin + entry->next;
  295. if (++first_free_entry >= PIN_MAP_SIZE)
  296. panic("io_apic.c: ran out of irq_2_pin entries!");
  297. }
  298. entry->apic = apic;
  299. entry->pin = pin;
  300. }
  301. #define DO_ACTION(name,R,ACTION, FINAL) \
  302. \
  303. static void name##_IO_APIC_irq (unsigned int irq) \
  304. __DO_ACTION(R, ACTION, FINAL)
  305. DO_ACTION( __mask, 0, |= 0x00010000, io_apic_sync(entry->apic) )
  306. /* mask = 1 */
  307. DO_ACTION( __unmask, 0, &= 0xfffeffff, )
  308. /* mask = 0 */
  309. static void mask_IO_APIC_irq (unsigned int irq)
  310. {
  311. unsigned long flags;
  312. spin_lock_irqsave(&ioapic_lock, flags);
  313. __mask_IO_APIC_irq(irq);
  314. spin_unlock_irqrestore(&ioapic_lock, flags);
  315. }
  316. static void unmask_IO_APIC_irq (unsigned int irq)
  317. {
  318. unsigned long flags;
  319. spin_lock_irqsave(&ioapic_lock, flags);
  320. __unmask_IO_APIC_irq(irq);
  321. spin_unlock_irqrestore(&ioapic_lock, flags);
  322. }
  323. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  324. {
  325. struct IO_APIC_route_entry entry;
  326. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  327. entry = ioapic_read_entry(apic, pin);
  328. if (entry.delivery_mode == dest_SMI)
  329. return;
  330. /*
  331. * Disable it in the IO-APIC irq-routing table:
  332. */
  333. ioapic_mask_entry(apic, pin);
  334. }
  335. static void clear_IO_APIC (void)
  336. {
  337. int apic, pin;
  338. for (apic = 0; apic < nr_ioapics; apic++)
  339. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  340. clear_IO_APIC_pin(apic, pin);
  341. }
  342. int skip_ioapic_setup;
  343. int ioapic_force;
  344. static int __init parse_noapic(char *str)
  345. {
  346. disable_ioapic_setup();
  347. return 0;
  348. }
  349. early_param("noapic", parse_noapic);
  350. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  351. static int __init disable_timer_pin_setup(char *arg)
  352. {
  353. disable_timer_pin_1 = 1;
  354. return 1;
  355. }
  356. __setup("disable_timer_pin_1", disable_timer_pin_setup);
  357. static int __init setup_disable_8254_timer(char *s)
  358. {
  359. timer_over_8254 = -1;
  360. return 1;
  361. }
  362. static int __init setup_enable_8254_timer(char *s)
  363. {
  364. timer_over_8254 = 2;
  365. return 1;
  366. }
  367. __setup("disable_8254_timer", setup_disable_8254_timer);
  368. __setup("enable_8254_timer", setup_enable_8254_timer);
  369. /*
  370. * Find the IRQ entry number of a certain pin.
  371. */
  372. static int find_irq_entry(int apic, int pin, int type)
  373. {
  374. int i;
  375. for (i = 0; i < mp_irq_entries; i++)
  376. if (mp_irqs[i].mpc_irqtype == type &&
  377. (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
  378. mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
  379. mp_irqs[i].mpc_dstirq == pin)
  380. return i;
  381. return -1;
  382. }
  383. /*
  384. * Find the pin to which IRQ[irq] (ISA) is connected
  385. */
  386. static int __init find_isa_irq_pin(int irq, int type)
  387. {
  388. int i;
  389. for (i = 0; i < mp_irq_entries; i++) {
  390. int lbus = mp_irqs[i].mpc_srcbus;
  391. if (test_bit(lbus, mp_bus_not_pci) &&
  392. (mp_irqs[i].mpc_irqtype == type) &&
  393. (mp_irqs[i].mpc_srcbusirq == irq))
  394. return mp_irqs[i].mpc_dstirq;
  395. }
  396. return -1;
  397. }
  398. static int __init find_isa_irq_apic(int irq, int type)
  399. {
  400. int i;
  401. for (i = 0; i < mp_irq_entries; i++) {
  402. int lbus = mp_irqs[i].mpc_srcbus;
  403. if (test_bit(lbus, mp_bus_not_pci) &&
  404. (mp_irqs[i].mpc_irqtype == type) &&
  405. (mp_irqs[i].mpc_srcbusirq == irq))
  406. break;
  407. }
  408. if (i < mp_irq_entries) {
  409. int apic;
  410. for(apic = 0; apic < nr_ioapics; apic++) {
  411. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
  412. return apic;
  413. }
  414. }
  415. return -1;
  416. }
  417. /*
  418. * Find a specific PCI IRQ entry.
  419. * Not an __init, possibly needed by modules
  420. */
  421. static int pin_2_irq(int idx, int apic, int pin);
  422. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  423. {
  424. int apic, i, best_guess = -1;
  425. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  426. bus, slot, pin);
  427. if (mp_bus_id_to_pci_bus[bus] == -1) {
  428. apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  429. return -1;
  430. }
  431. for (i = 0; i < mp_irq_entries; i++) {
  432. int lbus = mp_irqs[i].mpc_srcbus;
  433. for (apic = 0; apic < nr_ioapics; apic++)
  434. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
  435. mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
  436. break;
  437. if (!test_bit(lbus, mp_bus_not_pci) &&
  438. !mp_irqs[i].mpc_irqtype &&
  439. (bus == lbus) &&
  440. (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
  441. int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
  442. if (!(apic || IO_APIC_IRQ(irq)))
  443. continue;
  444. if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
  445. return irq;
  446. /*
  447. * Use the first all-but-pin matching entry as a
  448. * best-guess fuzzy result for broken mptables.
  449. */
  450. if (best_guess < 0)
  451. best_guess = irq;
  452. }
  453. }
  454. BUG_ON(best_guess >= NR_IRQS);
  455. return best_guess;
  456. }
  457. /* ISA interrupts are always polarity zero edge triggered,
  458. * when listed as conforming in the MP table. */
  459. #define default_ISA_trigger(idx) (0)
  460. #define default_ISA_polarity(idx) (0)
  461. /* PCI interrupts are always polarity one level triggered,
  462. * when listed as conforming in the MP table. */
  463. #define default_PCI_trigger(idx) (1)
  464. #define default_PCI_polarity(idx) (1)
  465. static int __init MPBIOS_polarity(int idx)
  466. {
  467. int bus = mp_irqs[idx].mpc_srcbus;
  468. int polarity;
  469. /*
  470. * Determine IRQ line polarity (high active or low active):
  471. */
  472. switch (mp_irqs[idx].mpc_irqflag & 3)
  473. {
  474. case 0: /* conforms, ie. bus-type dependent polarity */
  475. if (test_bit(bus, mp_bus_not_pci))
  476. polarity = default_ISA_polarity(idx);
  477. else
  478. polarity = default_PCI_polarity(idx);
  479. break;
  480. case 1: /* high active */
  481. {
  482. polarity = 0;
  483. break;
  484. }
  485. case 2: /* reserved */
  486. {
  487. printk(KERN_WARNING "broken BIOS!!\n");
  488. polarity = 1;
  489. break;
  490. }
  491. case 3: /* low active */
  492. {
  493. polarity = 1;
  494. break;
  495. }
  496. default: /* invalid */
  497. {
  498. printk(KERN_WARNING "broken BIOS!!\n");
  499. polarity = 1;
  500. break;
  501. }
  502. }
  503. return polarity;
  504. }
  505. static int MPBIOS_trigger(int idx)
  506. {
  507. int bus = mp_irqs[idx].mpc_srcbus;
  508. int trigger;
  509. /*
  510. * Determine IRQ trigger mode (edge or level sensitive):
  511. */
  512. switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
  513. {
  514. case 0: /* conforms, ie. bus-type dependent */
  515. if (test_bit(bus, mp_bus_not_pci))
  516. trigger = default_ISA_trigger(idx);
  517. else
  518. trigger = default_PCI_trigger(idx);
  519. break;
  520. case 1: /* edge */
  521. {
  522. trigger = 0;
  523. break;
  524. }
  525. case 2: /* reserved */
  526. {
  527. printk(KERN_WARNING "broken BIOS!!\n");
  528. trigger = 1;
  529. break;
  530. }
  531. case 3: /* level */
  532. {
  533. trigger = 1;
  534. break;
  535. }
  536. default: /* invalid */
  537. {
  538. printk(KERN_WARNING "broken BIOS!!\n");
  539. trigger = 0;
  540. break;
  541. }
  542. }
  543. return trigger;
  544. }
  545. static inline int irq_polarity(int idx)
  546. {
  547. return MPBIOS_polarity(idx);
  548. }
  549. static inline int irq_trigger(int idx)
  550. {
  551. return MPBIOS_trigger(idx);
  552. }
  553. static int pin_2_irq(int idx, int apic, int pin)
  554. {
  555. int irq, i;
  556. int bus = mp_irqs[idx].mpc_srcbus;
  557. /*
  558. * Debugging check, we are in big trouble if this message pops up!
  559. */
  560. if (mp_irqs[idx].mpc_dstirq != pin)
  561. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  562. if (test_bit(bus, mp_bus_not_pci)) {
  563. irq = mp_irqs[idx].mpc_srcbusirq;
  564. } else {
  565. /*
  566. * PCI IRQs are mapped in order
  567. */
  568. i = irq = 0;
  569. while (i < apic)
  570. irq += nr_ioapic_registers[i++];
  571. irq += pin;
  572. }
  573. BUG_ON(irq >= NR_IRQS);
  574. return irq;
  575. }
  576. static int __assign_irq_vector(int irq, cpumask_t mask)
  577. {
  578. /*
  579. * NOTE! The local APIC isn't very good at handling
  580. * multiple interrupts at the same interrupt level.
  581. * As the interrupt level is determined by taking the
  582. * vector number and shifting that right by 4, we
  583. * want to spread these out a bit so that they don't
  584. * all fall in the same interrupt level.
  585. *
  586. * Also, we've got to be careful not to trash gate
  587. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  588. */
  589. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  590. unsigned int old_vector;
  591. int cpu;
  592. struct irq_cfg *cfg;
  593. BUG_ON((unsigned)irq >= NR_IRQS);
  594. cfg = &irq_cfg[irq];
  595. /* Only try and allocate irqs on cpus that are present */
  596. cpus_and(mask, mask, cpu_online_map);
  597. if ((cfg->move_in_progress) || cfg->move_cleanup_count)
  598. return -EBUSY;
  599. old_vector = cfg->vector;
  600. if (old_vector) {
  601. cpumask_t tmp;
  602. cpus_and(tmp, cfg->domain, mask);
  603. if (!cpus_empty(tmp))
  604. return 0;
  605. }
  606. for_each_cpu_mask(cpu, mask) {
  607. cpumask_t domain, new_mask;
  608. int new_cpu;
  609. int vector, offset;
  610. domain = vector_allocation_domain(cpu);
  611. cpus_and(new_mask, domain, cpu_online_map);
  612. vector = current_vector;
  613. offset = current_offset;
  614. next:
  615. vector += 8;
  616. if (vector >= FIRST_SYSTEM_VECTOR) {
  617. /* If we run out of vectors on large boxen, must share them. */
  618. offset = (offset + 1) % 8;
  619. vector = FIRST_DEVICE_VECTOR + offset;
  620. }
  621. if (unlikely(current_vector == vector))
  622. continue;
  623. if (vector == IA32_SYSCALL_VECTOR)
  624. goto next;
  625. for_each_cpu_mask(new_cpu, new_mask)
  626. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  627. goto next;
  628. /* Found one! */
  629. current_vector = vector;
  630. current_offset = offset;
  631. if (old_vector) {
  632. cfg->move_in_progress = 1;
  633. cfg->old_domain = cfg->domain;
  634. }
  635. for_each_cpu_mask(new_cpu, new_mask)
  636. per_cpu(vector_irq, new_cpu)[vector] = irq;
  637. cfg->vector = vector;
  638. cfg->domain = domain;
  639. return 0;
  640. }
  641. return -ENOSPC;
  642. }
  643. static int assign_irq_vector(int irq, cpumask_t mask)
  644. {
  645. int err;
  646. unsigned long flags;
  647. spin_lock_irqsave(&vector_lock, flags);
  648. err = __assign_irq_vector(irq, mask);
  649. spin_unlock_irqrestore(&vector_lock, flags);
  650. return err;
  651. }
  652. static void __clear_irq_vector(int irq)
  653. {
  654. struct irq_cfg *cfg;
  655. cpumask_t mask;
  656. int cpu, vector;
  657. BUG_ON((unsigned)irq >= NR_IRQS);
  658. cfg = &irq_cfg[irq];
  659. BUG_ON(!cfg->vector);
  660. vector = cfg->vector;
  661. cpus_and(mask, cfg->domain, cpu_online_map);
  662. for_each_cpu_mask(cpu, mask)
  663. per_cpu(vector_irq, cpu)[vector] = -1;
  664. cfg->vector = 0;
  665. cfg->domain = CPU_MASK_NONE;
  666. }
  667. void __setup_vector_irq(int cpu)
  668. {
  669. /* Initialize vector_irq on a new cpu */
  670. /* This function must be called with vector_lock held */
  671. int irq, vector;
  672. /* Mark the inuse vectors */
  673. for (irq = 0; irq < NR_IRQS; ++irq) {
  674. if (!cpu_isset(cpu, irq_cfg[irq].domain))
  675. continue;
  676. vector = irq_cfg[irq].vector;
  677. per_cpu(vector_irq, cpu)[vector] = irq;
  678. }
  679. /* Mark the free vectors */
  680. for (vector = 0; vector < NR_VECTORS; ++vector) {
  681. irq = per_cpu(vector_irq, cpu)[vector];
  682. if (irq < 0)
  683. continue;
  684. if (!cpu_isset(cpu, irq_cfg[irq].domain))
  685. per_cpu(vector_irq, cpu)[vector] = -1;
  686. }
  687. }
  688. static struct irq_chip ioapic_chip;
  689. static void ioapic_register_intr(int irq, unsigned long trigger)
  690. {
  691. if (trigger) {
  692. irq_desc[irq].status |= IRQ_LEVEL;
  693. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  694. handle_fasteoi_irq, "fasteoi");
  695. } else {
  696. irq_desc[irq].status &= ~IRQ_LEVEL;
  697. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  698. handle_edge_irq, "edge");
  699. }
  700. }
  701. static void setup_IO_APIC_irq(int apic, int pin, unsigned int irq,
  702. int trigger, int polarity)
  703. {
  704. struct irq_cfg *cfg = irq_cfg + irq;
  705. struct IO_APIC_route_entry entry;
  706. cpumask_t mask;
  707. if (!IO_APIC_IRQ(irq))
  708. return;
  709. mask = TARGET_CPUS;
  710. if (assign_irq_vector(irq, mask))
  711. return;
  712. cpus_and(mask, cfg->domain, mask);
  713. apic_printk(APIC_VERBOSE,KERN_DEBUG
  714. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  715. "IRQ %d Mode:%i Active:%i)\n",
  716. apic, mp_ioapics[apic].mpc_apicid, pin, cfg->vector,
  717. irq, trigger, polarity);
  718. /*
  719. * add it to the IO-APIC irq-routing table:
  720. */
  721. memset(&entry,0,sizeof(entry));
  722. entry.delivery_mode = INT_DELIVERY_MODE;
  723. entry.dest_mode = INT_DEST_MODE;
  724. entry.dest = cpu_mask_to_apicid(mask);
  725. entry.mask = 0; /* enable IRQ */
  726. entry.trigger = trigger;
  727. entry.polarity = polarity;
  728. entry.vector = cfg->vector;
  729. /* Mask level triggered irqs.
  730. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  731. */
  732. if (trigger)
  733. entry.mask = 1;
  734. ioapic_register_intr(irq, trigger);
  735. if (irq < 16)
  736. disable_8259A_irq(irq);
  737. ioapic_write_entry(apic, pin, entry);
  738. }
  739. static void __init setup_IO_APIC_irqs(void)
  740. {
  741. int apic, pin, idx, irq, first_notcon = 1;
  742. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  743. for (apic = 0; apic < nr_ioapics; apic++) {
  744. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  745. idx = find_irq_entry(apic,pin,mp_INT);
  746. if (idx == -1) {
  747. if (first_notcon) {
  748. apic_printk(APIC_VERBOSE, KERN_DEBUG " IO-APIC (apicid-pin) %d-%d", mp_ioapics[apic].mpc_apicid, pin);
  749. first_notcon = 0;
  750. } else
  751. apic_printk(APIC_VERBOSE, ", %d-%d", mp_ioapics[apic].mpc_apicid, pin);
  752. continue;
  753. }
  754. if (!first_notcon) {
  755. apic_printk(APIC_VERBOSE, " not connected.\n");
  756. first_notcon = 1;
  757. }
  758. irq = pin_2_irq(idx, apic, pin);
  759. add_pin_to_irq(irq, apic, pin);
  760. setup_IO_APIC_irq(apic, pin, irq,
  761. irq_trigger(idx), irq_polarity(idx));
  762. }
  763. }
  764. if (!first_notcon)
  765. apic_printk(APIC_VERBOSE, " not connected.\n");
  766. }
  767. /*
  768. * Set up the 8259A-master output pin as broadcast to all
  769. * CPUs.
  770. */
  771. static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
  772. {
  773. struct IO_APIC_route_entry entry;
  774. unsigned long flags;
  775. memset(&entry,0,sizeof(entry));
  776. disable_8259A_irq(0);
  777. /* mask LVT0 */
  778. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  779. /*
  780. * We use logical delivery to get the timer IRQ
  781. * to the first CPU.
  782. */
  783. entry.dest_mode = INT_DEST_MODE;
  784. entry.mask = 0; /* unmask IRQ now */
  785. entry.dest = cpu_mask_to_apicid(TARGET_CPUS);
  786. entry.delivery_mode = INT_DELIVERY_MODE;
  787. entry.polarity = 0;
  788. entry.trigger = 0;
  789. entry.vector = vector;
  790. /*
  791. * The timer IRQ doesn't have to know that behind the
  792. * scene we have a 8259A-master in AEOI mode ...
  793. */
  794. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  795. /*
  796. * Add it to the IO-APIC irq-routing table:
  797. */
  798. spin_lock_irqsave(&ioapic_lock, flags);
  799. io_apic_write(apic, 0x11+2*pin, *(((int *)&entry)+1));
  800. io_apic_write(apic, 0x10+2*pin, *(((int *)&entry)+0));
  801. spin_unlock_irqrestore(&ioapic_lock, flags);
  802. enable_8259A_irq(0);
  803. }
  804. void __apicdebuginit print_IO_APIC(void)
  805. {
  806. int apic, i;
  807. union IO_APIC_reg_00 reg_00;
  808. union IO_APIC_reg_01 reg_01;
  809. union IO_APIC_reg_02 reg_02;
  810. unsigned long flags;
  811. if (apic_verbosity == APIC_QUIET)
  812. return;
  813. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  814. for (i = 0; i < nr_ioapics; i++)
  815. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  816. mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
  817. /*
  818. * We are a bit conservative about what we expect. We have to
  819. * know about every hardware change ASAP.
  820. */
  821. printk(KERN_INFO "testing the IO APIC.......................\n");
  822. for (apic = 0; apic < nr_ioapics; apic++) {
  823. spin_lock_irqsave(&ioapic_lock, flags);
  824. reg_00.raw = io_apic_read(apic, 0);
  825. reg_01.raw = io_apic_read(apic, 1);
  826. if (reg_01.bits.version >= 0x10)
  827. reg_02.raw = io_apic_read(apic, 2);
  828. spin_unlock_irqrestore(&ioapic_lock, flags);
  829. printk("\n");
  830. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
  831. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  832. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  833. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  834. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  835. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  836. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  837. if (reg_01.bits.version >= 0x10) {
  838. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  839. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  840. }
  841. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  842. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  843. " Stat Dmod Deli Vect: \n");
  844. for (i = 0; i <= reg_01.bits.entries; i++) {
  845. struct IO_APIC_route_entry entry;
  846. entry = ioapic_read_entry(apic, i);
  847. printk(KERN_DEBUG " %02x %03X ",
  848. i,
  849. entry.dest
  850. );
  851. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  852. entry.mask,
  853. entry.trigger,
  854. entry.irr,
  855. entry.polarity,
  856. entry.delivery_status,
  857. entry.dest_mode,
  858. entry.delivery_mode,
  859. entry.vector
  860. );
  861. }
  862. }
  863. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  864. for (i = 0; i < NR_IRQS; i++) {
  865. struct irq_pin_list *entry = irq_2_pin + i;
  866. if (entry->pin < 0)
  867. continue;
  868. printk(KERN_DEBUG "IRQ%d ", i);
  869. for (;;) {
  870. printk("-> %d:%d", entry->apic, entry->pin);
  871. if (!entry->next)
  872. break;
  873. entry = irq_2_pin + entry->next;
  874. }
  875. printk("\n");
  876. }
  877. printk(KERN_INFO ".................................... done.\n");
  878. return;
  879. }
  880. #if 0
  881. static __apicdebuginit void print_APIC_bitfield (int base)
  882. {
  883. unsigned int v;
  884. int i, j;
  885. if (apic_verbosity == APIC_QUIET)
  886. return;
  887. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  888. for (i = 0; i < 8; i++) {
  889. v = apic_read(base + i*0x10);
  890. for (j = 0; j < 32; j++) {
  891. if (v & (1<<j))
  892. printk("1");
  893. else
  894. printk("0");
  895. }
  896. printk("\n");
  897. }
  898. }
  899. void __apicdebuginit print_local_APIC(void * dummy)
  900. {
  901. unsigned int v, ver, maxlvt;
  902. if (apic_verbosity == APIC_QUIET)
  903. return;
  904. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  905. smp_processor_id(), hard_smp_processor_id());
  906. v = apic_read(APIC_ID);
  907. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, GET_APIC_ID(v));
  908. v = apic_read(APIC_LVR);
  909. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  910. ver = GET_APIC_VERSION(v);
  911. maxlvt = get_maxlvt();
  912. v = apic_read(APIC_TASKPRI);
  913. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  914. v = apic_read(APIC_ARBPRI);
  915. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  916. v & APIC_ARBPRI_MASK);
  917. v = apic_read(APIC_PROCPRI);
  918. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  919. v = apic_read(APIC_EOI);
  920. printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
  921. v = apic_read(APIC_RRR);
  922. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  923. v = apic_read(APIC_LDR);
  924. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  925. v = apic_read(APIC_DFR);
  926. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  927. v = apic_read(APIC_SPIV);
  928. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  929. printk(KERN_DEBUG "... APIC ISR field:\n");
  930. print_APIC_bitfield(APIC_ISR);
  931. printk(KERN_DEBUG "... APIC TMR field:\n");
  932. print_APIC_bitfield(APIC_TMR);
  933. printk(KERN_DEBUG "... APIC IRR field:\n");
  934. print_APIC_bitfield(APIC_IRR);
  935. v = apic_read(APIC_ESR);
  936. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  937. v = apic_read(APIC_ICR);
  938. printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
  939. v = apic_read(APIC_ICR2);
  940. printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
  941. v = apic_read(APIC_LVTT);
  942. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  943. if (maxlvt > 3) { /* PC is LVT#4. */
  944. v = apic_read(APIC_LVTPC);
  945. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  946. }
  947. v = apic_read(APIC_LVT0);
  948. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  949. v = apic_read(APIC_LVT1);
  950. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  951. if (maxlvt > 2) { /* ERR is LVT#3. */
  952. v = apic_read(APIC_LVTERR);
  953. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  954. }
  955. v = apic_read(APIC_TMICT);
  956. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  957. v = apic_read(APIC_TMCCT);
  958. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  959. v = apic_read(APIC_TDCR);
  960. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  961. printk("\n");
  962. }
  963. void print_all_local_APICs (void)
  964. {
  965. on_each_cpu(print_local_APIC, NULL, 1, 1);
  966. }
  967. void __apicdebuginit print_PIC(void)
  968. {
  969. unsigned int v;
  970. unsigned long flags;
  971. if (apic_verbosity == APIC_QUIET)
  972. return;
  973. printk(KERN_DEBUG "\nprinting PIC contents\n");
  974. spin_lock_irqsave(&i8259A_lock, flags);
  975. v = inb(0xa1) << 8 | inb(0x21);
  976. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  977. v = inb(0xa0) << 8 | inb(0x20);
  978. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  979. outb(0x0b,0xa0);
  980. outb(0x0b,0x20);
  981. v = inb(0xa0) << 8 | inb(0x20);
  982. outb(0x0a,0xa0);
  983. outb(0x0a,0x20);
  984. spin_unlock_irqrestore(&i8259A_lock, flags);
  985. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  986. v = inb(0x4d1) << 8 | inb(0x4d0);
  987. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  988. }
  989. #endif /* 0 */
  990. static void __init enable_IO_APIC(void)
  991. {
  992. union IO_APIC_reg_01 reg_01;
  993. int i8259_apic, i8259_pin;
  994. int i, apic;
  995. unsigned long flags;
  996. for (i = 0; i < PIN_MAP_SIZE; i++) {
  997. irq_2_pin[i].pin = -1;
  998. irq_2_pin[i].next = 0;
  999. }
  1000. /*
  1001. * The number of IO-APIC IRQ registers (== #pins):
  1002. */
  1003. for (apic = 0; apic < nr_ioapics; apic++) {
  1004. spin_lock_irqsave(&ioapic_lock, flags);
  1005. reg_01.raw = io_apic_read(apic, 1);
  1006. spin_unlock_irqrestore(&ioapic_lock, flags);
  1007. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1008. }
  1009. for(apic = 0; apic < nr_ioapics; apic++) {
  1010. int pin;
  1011. /* See if any of the pins is in ExtINT mode */
  1012. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1013. struct IO_APIC_route_entry entry;
  1014. entry = ioapic_read_entry(apic, pin);
  1015. /* If the interrupt line is enabled and in ExtInt mode
  1016. * I have found the pin where the i8259 is connected.
  1017. */
  1018. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1019. ioapic_i8259.apic = apic;
  1020. ioapic_i8259.pin = pin;
  1021. goto found_i8259;
  1022. }
  1023. }
  1024. }
  1025. found_i8259:
  1026. /* Look to see what if the MP table has reported the ExtINT */
  1027. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1028. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1029. /* Trust the MP table if nothing is setup in the hardware */
  1030. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1031. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1032. ioapic_i8259.pin = i8259_pin;
  1033. ioapic_i8259.apic = i8259_apic;
  1034. }
  1035. /* Complain if the MP table and the hardware disagree */
  1036. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1037. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1038. {
  1039. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1040. }
  1041. /*
  1042. * Do not trust the IO-APIC being empty at bootup
  1043. */
  1044. clear_IO_APIC();
  1045. }
  1046. /*
  1047. * Not an __init, needed by the reboot code
  1048. */
  1049. void disable_IO_APIC(void)
  1050. {
  1051. /*
  1052. * Clear the IO-APIC before rebooting:
  1053. */
  1054. clear_IO_APIC();
  1055. /*
  1056. * If the i8259 is routed through an IOAPIC
  1057. * Put that IOAPIC in virtual wire mode
  1058. * so legacy interrupts can be delivered.
  1059. */
  1060. if (ioapic_i8259.pin != -1) {
  1061. struct IO_APIC_route_entry entry;
  1062. memset(&entry, 0, sizeof(entry));
  1063. entry.mask = 0; /* Enabled */
  1064. entry.trigger = 0; /* Edge */
  1065. entry.irr = 0;
  1066. entry.polarity = 0; /* High */
  1067. entry.delivery_status = 0;
  1068. entry.dest_mode = 0; /* Physical */
  1069. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1070. entry.vector = 0;
  1071. entry.dest = GET_APIC_ID(apic_read(APIC_ID));
  1072. /*
  1073. * Add it to the IO-APIC irq-routing table:
  1074. */
  1075. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1076. }
  1077. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1078. }
  1079. /*
  1080. * There is a nasty bug in some older SMP boards, their mptable lies
  1081. * about the timer IRQ. We do the following to work around the situation:
  1082. *
  1083. * - timer IRQ defaults to IO-APIC IRQ
  1084. * - if this function detects that timer IRQs are defunct, then we fall
  1085. * back to ISA timer IRQs
  1086. */
  1087. static int __init timer_irq_works(void)
  1088. {
  1089. unsigned long t1 = jiffies;
  1090. local_irq_enable();
  1091. /* Let ten ticks pass... */
  1092. mdelay((10 * 1000) / HZ);
  1093. /*
  1094. * Expect a few ticks at least, to be sure some possible
  1095. * glue logic does not lock up after one or two first
  1096. * ticks in a non-ExtINT mode. Also the local APIC
  1097. * might have cached one ExtINT interrupt. Finally, at
  1098. * least one tick may be lost due to delays.
  1099. */
  1100. /* jiffies wrap? */
  1101. if (jiffies - t1 > 4)
  1102. return 1;
  1103. return 0;
  1104. }
  1105. /*
  1106. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1107. * number of pending IRQ events unhandled. These cases are very rare,
  1108. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1109. * better to do it this way as thus we do not have to be aware of
  1110. * 'pending' interrupts in the IRQ path, except at this point.
  1111. */
  1112. /*
  1113. * Edge triggered needs to resend any interrupt
  1114. * that was delayed but this is now handled in the device
  1115. * independent code.
  1116. */
  1117. /*
  1118. * Starting up a edge-triggered IO-APIC interrupt is
  1119. * nasty - we need to make sure that we get the edge.
  1120. * If it is already asserted for some reason, we need
  1121. * return 1 to indicate that is was pending.
  1122. *
  1123. * This is not complete - we should be able to fake
  1124. * an edge even if it isn't on the 8259A...
  1125. */
  1126. static unsigned int startup_ioapic_irq(unsigned int irq)
  1127. {
  1128. int was_pending = 0;
  1129. unsigned long flags;
  1130. spin_lock_irqsave(&ioapic_lock, flags);
  1131. if (irq < 16) {
  1132. disable_8259A_irq(irq);
  1133. if (i8259A_irq_pending(irq))
  1134. was_pending = 1;
  1135. }
  1136. __unmask_IO_APIC_irq(irq);
  1137. spin_unlock_irqrestore(&ioapic_lock, flags);
  1138. return was_pending;
  1139. }
  1140. static int ioapic_retrigger_irq(unsigned int irq)
  1141. {
  1142. struct irq_cfg *cfg = &irq_cfg[irq];
  1143. cpumask_t mask;
  1144. unsigned long flags;
  1145. spin_lock_irqsave(&vector_lock, flags);
  1146. cpus_clear(mask);
  1147. cpu_set(first_cpu(cfg->domain), mask);
  1148. send_IPI_mask(mask, cfg->vector);
  1149. spin_unlock_irqrestore(&vector_lock, flags);
  1150. return 1;
  1151. }
  1152. /*
  1153. * Level and edge triggered IO-APIC interrupts need different handling,
  1154. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1155. * handled with the level-triggered descriptor, but that one has slightly
  1156. * more overhead. Level-triggered interrupts cannot be handled with the
  1157. * edge-triggered handler, without risking IRQ storms and other ugly
  1158. * races.
  1159. */
  1160. #ifdef CONFIG_SMP
  1161. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  1162. {
  1163. unsigned vector, me;
  1164. ack_APIC_irq();
  1165. exit_idle();
  1166. irq_enter();
  1167. me = smp_processor_id();
  1168. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  1169. unsigned int irq;
  1170. struct irq_desc *desc;
  1171. struct irq_cfg *cfg;
  1172. irq = __get_cpu_var(vector_irq)[vector];
  1173. if (irq >= NR_IRQS)
  1174. continue;
  1175. desc = irq_desc + irq;
  1176. cfg = irq_cfg + irq;
  1177. spin_lock(&desc->lock);
  1178. if (!cfg->move_cleanup_count)
  1179. goto unlock;
  1180. if ((vector == cfg->vector) && cpu_isset(me, cfg->domain))
  1181. goto unlock;
  1182. __get_cpu_var(vector_irq)[vector] = -1;
  1183. cfg->move_cleanup_count--;
  1184. unlock:
  1185. spin_unlock(&desc->lock);
  1186. }
  1187. irq_exit();
  1188. }
  1189. static void irq_complete_move(unsigned int irq)
  1190. {
  1191. struct irq_cfg *cfg = irq_cfg + irq;
  1192. unsigned vector, me;
  1193. if (likely(!cfg->move_in_progress))
  1194. return;
  1195. vector = ~get_irq_regs()->orig_rax;
  1196. me = smp_processor_id();
  1197. if ((vector == cfg->vector) && cpu_isset(me, cfg->domain)) {
  1198. cpumask_t cleanup_mask;
  1199. cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
  1200. cfg->move_cleanup_count = cpus_weight(cleanup_mask);
  1201. send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  1202. cfg->move_in_progress = 0;
  1203. }
  1204. }
  1205. #else
  1206. static inline void irq_complete_move(unsigned int irq) {}
  1207. #endif
  1208. static void ack_apic_edge(unsigned int irq)
  1209. {
  1210. irq_complete_move(irq);
  1211. move_native_irq(irq);
  1212. ack_APIC_irq();
  1213. }
  1214. static void ack_apic_level(unsigned int irq)
  1215. {
  1216. int do_unmask_irq = 0;
  1217. irq_complete_move(irq);
  1218. #if defined(CONFIG_GENERIC_PENDING_IRQ) || defined(CONFIG_IRQBALANCE)
  1219. /* If we are moving the irq we need to mask it */
  1220. if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
  1221. do_unmask_irq = 1;
  1222. mask_IO_APIC_irq(irq);
  1223. }
  1224. #endif
  1225. /*
  1226. * We must acknowledge the irq before we move it or the acknowledge will
  1227. * not propagate properly.
  1228. */
  1229. ack_APIC_irq();
  1230. /* Now we can move and renable the irq */
  1231. if (unlikely(do_unmask_irq)) {
  1232. /* Only migrate the irq if the ack has been received.
  1233. *
  1234. * On rare occasions the broadcast level triggered ack gets
  1235. * delayed going to ioapics, and if we reprogram the
  1236. * vector while Remote IRR is still set the irq will never
  1237. * fire again.
  1238. *
  1239. * To prevent this scenario we read the Remote IRR bit
  1240. * of the ioapic. This has two effects.
  1241. * - On any sane system the read of the ioapic will
  1242. * flush writes (and acks) going to the ioapic from
  1243. * this cpu.
  1244. * - We get to see if the ACK has actually been delivered.
  1245. *
  1246. * Based on failed experiments of reprogramming the
  1247. * ioapic entry from outside of irq context starting
  1248. * with masking the ioapic entry and then polling until
  1249. * Remote IRR was clear before reprogramming the
  1250. * ioapic I don't trust the Remote IRR bit to be
  1251. * completey accurate.
  1252. *
  1253. * However there appears to be no other way to plug
  1254. * this race, so if the Remote IRR bit is not
  1255. * accurate and is causing problems then it is a hardware bug
  1256. * and you can go talk to the chipset vendor about it.
  1257. */
  1258. if (!io_apic_level_ack_pending(irq))
  1259. move_masked_irq(irq);
  1260. unmask_IO_APIC_irq(irq);
  1261. }
  1262. }
  1263. static struct irq_chip ioapic_chip __read_mostly = {
  1264. .name = "IO-APIC",
  1265. .startup = startup_ioapic_irq,
  1266. .mask = mask_IO_APIC_irq,
  1267. .unmask = unmask_IO_APIC_irq,
  1268. .ack = ack_apic_edge,
  1269. .eoi = ack_apic_level,
  1270. #ifdef CONFIG_SMP
  1271. .set_affinity = set_ioapic_affinity_irq,
  1272. #endif
  1273. .retrigger = ioapic_retrigger_irq,
  1274. };
  1275. static inline void init_IO_APIC_traps(void)
  1276. {
  1277. int irq;
  1278. /*
  1279. * NOTE! The local APIC isn't very good at handling
  1280. * multiple interrupts at the same interrupt level.
  1281. * As the interrupt level is determined by taking the
  1282. * vector number and shifting that right by 4, we
  1283. * want to spread these out a bit so that they don't
  1284. * all fall in the same interrupt level.
  1285. *
  1286. * Also, we've got to be careful not to trash gate
  1287. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1288. */
  1289. for (irq = 0; irq < NR_IRQS ; irq++) {
  1290. int tmp = irq;
  1291. if (IO_APIC_IRQ(tmp) && !irq_cfg[tmp].vector) {
  1292. /*
  1293. * Hmm.. We don't have an entry for this,
  1294. * so default to an old-fashioned 8259
  1295. * interrupt if we can..
  1296. */
  1297. if (irq < 16)
  1298. make_8259A_irq(irq);
  1299. else
  1300. /* Strange. Oh, well.. */
  1301. irq_desc[irq].chip = &no_irq_chip;
  1302. }
  1303. }
  1304. }
  1305. static void enable_lapic_irq (unsigned int irq)
  1306. {
  1307. unsigned long v;
  1308. v = apic_read(APIC_LVT0);
  1309. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  1310. }
  1311. static void disable_lapic_irq (unsigned int irq)
  1312. {
  1313. unsigned long v;
  1314. v = apic_read(APIC_LVT0);
  1315. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  1316. }
  1317. static void ack_lapic_irq (unsigned int irq)
  1318. {
  1319. ack_APIC_irq();
  1320. }
  1321. static void end_lapic_irq (unsigned int i) { /* nothing */ }
  1322. static struct hw_interrupt_type lapic_irq_type __read_mostly = {
  1323. .name = "local-APIC",
  1324. .typename = "local-APIC-edge",
  1325. .startup = NULL, /* startup_irq() not used for IRQ0 */
  1326. .shutdown = NULL, /* shutdown_irq() not used for IRQ0 */
  1327. .enable = enable_lapic_irq,
  1328. .disable = disable_lapic_irq,
  1329. .ack = ack_lapic_irq,
  1330. .end = end_lapic_irq,
  1331. };
  1332. static void setup_nmi (void)
  1333. {
  1334. /*
  1335. * Dirty trick to enable the NMI watchdog ...
  1336. * We put the 8259A master into AEOI mode and
  1337. * unmask on all local APICs LVT0 as NMI.
  1338. *
  1339. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  1340. * is from Maciej W. Rozycki - so we do not have to EOI from
  1341. * the NMI handler or the timer interrupt.
  1342. */
  1343. printk(KERN_INFO "activating NMI Watchdog ...");
  1344. enable_NMI_through_LVT0(NULL);
  1345. printk(" done.\n");
  1346. }
  1347. /*
  1348. * This looks a bit hackish but it's about the only one way of sending
  1349. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  1350. * not support the ExtINT mode, unfortunately. We need to send these
  1351. * cycles as some i82489DX-based boards have glue logic that keeps the
  1352. * 8259A interrupt line asserted until INTA. --macro
  1353. */
  1354. static inline void unlock_ExtINT_logic(void)
  1355. {
  1356. int apic, pin, i;
  1357. struct IO_APIC_route_entry entry0, entry1;
  1358. unsigned char save_control, save_freq_select;
  1359. unsigned long flags;
  1360. pin = find_isa_irq_pin(8, mp_INT);
  1361. apic = find_isa_irq_apic(8, mp_INT);
  1362. if (pin == -1)
  1363. return;
  1364. spin_lock_irqsave(&ioapic_lock, flags);
  1365. *(((int *)&entry0) + 1) = io_apic_read(apic, 0x11 + 2 * pin);
  1366. *(((int *)&entry0) + 0) = io_apic_read(apic, 0x10 + 2 * pin);
  1367. spin_unlock_irqrestore(&ioapic_lock, flags);
  1368. clear_IO_APIC_pin(apic, pin);
  1369. memset(&entry1, 0, sizeof(entry1));
  1370. entry1.dest_mode = 0; /* physical delivery */
  1371. entry1.mask = 0; /* unmask IRQ now */
  1372. entry1.dest = hard_smp_processor_id();
  1373. entry1.delivery_mode = dest_ExtINT;
  1374. entry1.polarity = entry0.polarity;
  1375. entry1.trigger = 0;
  1376. entry1.vector = 0;
  1377. spin_lock_irqsave(&ioapic_lock, flags);
  1378. io_apic_write(apic, 0x11 + 2 * pin, *(((int *)&entry1) + 1));
  1379. io_apic_write(apic, 0x10 + 2 * pin, *(((int *)&entry1) + 0));
  1380. spin_unlock_irqrestore(&ioapic_lock, flags);
  1381. save_control = CMOS_READ(RTC_CONTROL);
  1382. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  1383. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  1384. RTC_FREQ_SELECT);
  1385. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  1386. i = 100;
  1387. while (i-- > 0) {
  1388. mdelay(10);
  1389. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  1390. i -= 10;
  1391. }
  1392. CMOS_WRITE(save_control, RTC_CONTROL);
  1393. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  1394. clear_IO_APIC_pin(apic, pin);
  1395. spin_lock_irqsave(&ioapic_lock, flags);
  1396. io_apic_write(apic, 0x11 + 2 * pin, *(((int *)&entry0) + 1));
  1397. io_apic_write(apic, 0x10 + 2 * pin, *(((int *)&entry0) + 0));
  1398. spin_unlock_irqrestore(&ioapic_lock, flags);
  1399. }
  1400. /*
  1401. * This code may look a bit paranoid, but it's supposed to cooperate with
  1402. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  1403. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  1404. * fanatically on his truly buggy board.
  1405. *
  1406. * FIXME: really need to revamp this for modern platforms only.
  1407. */
  1408. static inline void check_timer(void)
  1409. {
  1410. struct irq_cfg *cfg = irq_cfg + 0;
  1411. int apic1, pin1, apic2, pin2;
  1412. /*
  1413. * get/set the timer IRQ vector:
  1414. */
  1415. disable_8259A_irq(0);
  1416. assign_irq_vector(0, TARGET_CPUS);
  1417. /*
  1418. * Subtle, code in do_timer_interrupt() expects an AEOI
  1419. * mode for the 8259A whenever interrupts are routed
  1420. * through I/O APICs. Also IRQ0 has to be enabled in
  1421. * the 8259A which implies the virtual wire has to be
  1422. * disabled in the local APIC.
  1423. */
  1424. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1425. init_8259A(1);
  1426. if (timer_over_8254 > 0)
  1427. enable_8259A_irq(0);
  1428. pin1 = find_isa_irq_pin(0, mp_INT);
  1429. apic1 = find_isa_irq_apic(0, mp_INT);
  1430. pin2 = ioapic_i8259.pin;
  1431. apic2 = ioapic_i8259.apic;
  1432. apic_printk(APIC_VERBOSE,KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
  1433. cfg->vector, apic1, pin1, apic2, pin2);
  1434. if (pin1 != -1) {
  1435. /*
  1436. * Ok, does IRQ0 through the IOAPIC work?
  1437. */
  1438. unmask_IO_APIC_irq(0);
  1439. if (!no_timer_check && timer_irq_works()) {
  1440. nmi_watchdog_default();
  1441. if (nmi_watchdog == NMI_IO_APIC) {
  1442. disable_8259A_irq(0);
  1443. setup_nmi();
  1444. enable_8259A_irq(0);
  1445. }
  1446. if (disable_timer_pin_1 > 0)
  1447. clear_IO_APIC_pin(0, pin1);
  1448. return;
  1449. }
  1450. clear_IO_APIC_pin(apic1, pin1);
  1451. apic_printk(APIC_QUIET,KERN_ERR "..MP-BIOS bug: 8254 timer not "
  1452. "connected to IO-APIC\n");
  1453. }
  1454. apic_printk(APIC_VERBOSE,KERN_INFO "...trying to set up timer (IRQ0) "
  1455. "through the 8259A ... ");
  1456. if (pin2 != -1) {
  1457. apic_printk(APIC_VERBOSE,"\n..... (found apic %d pin %d) ...",
  1458. apic2, pin2);
  1459. /*
  1460. * legacy devices should be connected to IO APIC #0
  1461. */
  1462. setup_ExtINT_IRQ0_pin(apic2, pin2, cfg->vector);
  1463. if (timer_irq_works()) {
  1464. apic_printk(APIC_VERBOSE," works.\n");
  1465. nmi_watchdog_default();
  1466. if (nmi_watchdog == NMI_IO_APIC) {
  1467. setup_nmi();
  1468. }
  1469. return;
  1470. }
  1471. /*
  1472. * Cleanup, just in case ...
  1473. */
  1474. clear_IO_APIC_pin(apic2, pin2);
  1475. }
  1476. apic_printk(APIC_VERBOSE," failed.\n");
  1477. if (nmi_watchdog == NMI_IO_APIC) {
  1478. printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
  1479. nmi_watchdog = 0;
  1480. }
  1481. apic_printk(APIC_VERBOSE, KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
  1482. disable_8259A_irq(0);
  1483. irq_desc[0].chip = &lapic_irq_type;
  1484. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  1485. enable_8259A_irq(0);
  1486. if (timer_irq_works()) {
  1487. apic_printk(APIC_VERBOSE," works.\n");
  1488. return;
  1489. }
  1490. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  1491. apic_printk(APIC_VERBOSE," failed.\n");
  1492. apic_printk(APIC_VERBOSE, KERN_INFO "...trying to set up timer as ExtINT IRQ...");
  1493. init_8259A(0);
  1494. make_8259A_irq(0);
  1495. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  1496. unlock_ExtINT_logic();
  1497. if (timer_irq_works()) {
  1498. apic_printk(APIC_VERBOSE," works.\n");
  1499. return;
  1500. }
  1501. apic_printk(APIC_VERBOSE," failed :(.\n");
  1502. panic("IO-APIC + timer doesn't work! Try using the 'noapic' kernel parameter\n");
  1503. }
  1504. static int __init notimercheck(char *s)
  1505. {
  1506. no_timer_check = 1;
  1507. return 1;
  1508. }
  1509. __setup("no_timer_check", notimercheck);
  1510. /*
  1511. *
  1512. * IRQs that are handled by the PIC in the MPS IOAPIC case.
  1513. * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
  1514. * Linux doesn't really care, as it's not actually used
  1515. * for any interrupt handling anyway.
  1516. */
  1517. #define PIC_IRQS (1<<2)
  1518. void __init setup_IO_APIC(void)
  1519. {
  1520. enable_IO_APIC();
  1521. if (acpi_ioapic)
  1522. io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
  1523. else
  1524. io_apic_irqs = ~PIC_IRQS;
  1525. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  1526. sync_Arb_IDs();
  1527. setup_IO_APIC_irqs();
  1528. init_IO_APIC_traps();
  1529. check_timer();
  1530. if (!acpi_ioapic)
  1531. print_IO_APIC();
  1532. }
  1533. struct sysfs_ioapic_data {
  1534. struct sys_device dev;
  1535. struct IO_APIC_route_entry entry[0];
  1536. };
  1537. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  1538. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  1539. {
  1540. struct IO_APIC_route_entry *entry;
  1541. struct sysfs_ioapic_data *data;
  1542. int i;
  1543. data = container_of(dev, struct sysfs_ioapic_data, dev);
  1544. entry = data->entry;
  1545. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  1546. *entry = ioapic_read_entry(dev->id, i);
  1547. return 0;
  1548. }
  1549. static int ioapic_resume(struct sys_device *dev)
  1550. {
  1551. struct IO_APIC_route_entry *entry;
  1552. struct sysfs_ioapic_data *data;
  1553. unsigned long flags;
  1554. union IO_APIC_reg_00 reg_00;
  1555. int i;
  1556. data = container_of(dev, struct sysfs_ioapic_data, dev);
  1557. entry = data->entry;
  1558. spin_lock_irqsave(&ioapic_lock, flags);
  1559. reg_00.raw = io_apic_read(dev->id, 0);
  1560. if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
  1561. reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
  1562. io_apic_write(dev->id, 0, reg_00.raw);
  1563. }
  1564. spin_unlock_irqrestore(&ioapic_lock, flags);
  1565. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  1566. ioapic_write_entry(dev->id, i, entry[i]);
  1567. return 0;
  1568. }
  1569. static struct sysdev_class ioapic_sysdev_class = {
  1570. set_kset_name("ioapic"),
  1571. .suspend = ioapic_suspend,
  1572. .resume = ioapic_resume,
  1573. };
  1574. static int __init ioapic_init_sysfs(void)
  1575. {
  1576. struct sys_device * dev;
  1577. int i, size, error;
  1578. error = sysdev_class_register(&ioapic_sysdev_class);
  1579. if (error)
  1580. return error;
  1581. for (i = 0; i < nr_ioapics; i++ ) {
  1582. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  1583. * sizeof(struct IO_APIC_route_entry);
  1584. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  1585. if (!mp_ioapic_data[i]) {
  1586. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  1587. continue;
  1588. }
  1589. dev = &mp_ioapic_data[i]->dev;
  1590. dev->id = i;
  1591. dev->cls = &ioapic_sysdev_class;
  1592. error = sysdev_register(dev);
  1593. if (error) {
  1594. kfree(mp_ioapic_data[i]);
  1595. mp_ioapic_data[i] = NULL;
  1596. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  1597. continue;
  1598. }
  1599. }
  1600. return 0;
  1601. }
  1602. device_initcall(ioapic_init_sysfs);
  1603. /*
  1604. * Dynamic irq allocate and deallocation
  1605. */
  1606. int create_irq(void)
  1607. {
  1608. /* Allocate an unused irq */
  1609. int irq;
  1610. int new;
  1611. unsigned long flags;
  1612. irq = -ENOSPC;
  1613. spin_lock_irqsave(&vector_lock, flags);
  1614. for (new = (NR_IRQS - 1); new >= 0; new--) {
  1615. if (platform_legacy_irq(new))
  1616. continue;
  1617. if (irq_cfg[new].vector != 0)
  1618. continue;
  1619. if (__assign_irq_vector(new, TARGET_CPUS) == 0)
  1620. irq = new;
  1621. break;
  1622. }
  1623. spin_unlock_irqrestore(&vector_lock, flags);
  1624. if (irq >= 0) {
  1625. dynamic_irq_init(irq);
  1626. }
  1627. return irq;
  1628. }
  1629. void destroy_irq(unsigned int irq)
  1630. {
  1631. unsigned long flags;
  1632. dynamic_irq_cleanup(irq);
  1633. spin_lock_irqsave(&vector_lock, flags);
  1634. __clear_irq_vector(irq);
  1635. spin_unlock_irqrestore(&vector_lock, flags);
  1636. }
  1637. /*
  1638. * MSI message composition
  1639. */
  1640. #ifdef CONFIG_PCI_MSI
  1641. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  1642. {
  1643. struct irq_cfg *cfg = irq_cfg + irq;
  1644. int err;
  1645. unsigned dest;
  1646. cpumask_t tmp;
  1647. tmp = TARGET_CPUS;
  1648. err = assign_irq_vector(irq, tmp);
  1649. if (!err) {
  1650. cpus_and(tmp, cfg->domain, tmp);
  1651. dest = cpu_mask_to_apicid(tmp);
  1652. msg->address_hi = MSI_ADDR_BASE_HI;
  1653. msg->address_lo =
  1654. MSI_ADDR_BASE_LO |
  1655. ((INT_DEST_MODE == 0) ?
  1656. MSI_ADDR_DEST_MODE_PHYSICAL:
  1657. MSI_ADDR_DEST_MODE_LOGICAL) |
  1658. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  1659. MSI_ADDR_REDIRECTION_CPU:
  1660. MSI_ADDR_REDIRECTION_LOWPRI) |
  1661. MSI_ADDR_DEST_ID(dest);
  1662. msg->data =
  1663. MSI_DATA_TRIGGER_EDGE |
  1664. MSI_DATA_LEVEL_ASSERT |
  1665. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  1666. MSI_DATA_DELIVERY_FIXED:
  1667. MSI_DATA_DELIVERY_LOWPRI) |
  1668. MSI_DATA_VECTOR(cfg->vector);
  1669. }
  1670. return err;
  1671. }
  1672. #ifdef CONFIG_SMP
  1673. static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
  1674. {
  1675. struct irq_cfg *cfg = irq_cfg + irq;
  1676. struct msi_msg msg;
  1677. unsigned int dest;
  1678. cpumask_t tmp;
  1679. cpus_and(tmp, mask, cpu_online_map);
  1680. if (cpus_empty(tmp))
  1681. return;
  1682. if (assign_irq_vector(irq, mask))
  1683. return;
  1684. cpus_and(tmp, cfg->domain, mask);
  1685. dest = cpu_mask_to_apicid(tmp);
  1686. read_msi_msg(irq, &msg);
  1687. msg.data &= ~MSI_DATA_VECTOR_MASK;
  1688. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  1689. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  1690. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  1691. write_msi_msg(irq, &msg);
  1692. irq_desc[irq].affinity = mask;
  1693. }
  1694. #endif /* CONFIG_SMP */
  1695. /*
  1696. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  1697. * which implement the MSI or MSI-X Capability Structure.
  1698. */
  1699. static struct irq_chip msi_chip = {
  1700. .name = "PCI-MSI",
  1701. .unmask = unmask_msi_irq,
  1702. .mask = mask_msi_irq,
  1703. .ack = ack_apic_edge,
  1704. #ifdef CONFIG_SMP
  1705. .set_affinity = set_msi_irq_affinity,
  1706. #endif
  1707. .retrigger = ioapic_retrigger_irq,
  1708. };
  1709. int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
  1710. {
  1711. struct msi_msg msg;
  1712. int irq, ret;
  1713. irq = create_irq();
  1714. if (irq < 0)
  1715. return irq;
  1716. ret = msi_compose_msg(dev, irq, &msg);
  1717. if (ret < 0) {
  1718. destroy_irq(irq);
  1719. return ret;
  1720. }
  1721. set_irq_msi(irq, desc);
  1722. write_msi_msg(irq, &msg);
  1723. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  1724. return 0;
  1725. }
  1726. void arch_teardown_msi_irq(unsigned int irq)
  1727. {
  1728. destroy_irq(irq);
  1729. }
  1730. #endif /* CONFIG_PCI_MSI */
  1731. /*
  1732. * Hypertransport interrupt support
  1733. */
  1734. #ifdef CONFIG_HT_IRQ
  1735. #ifdef CONFIG_SMP
  1736. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  1737. {
  1738. struct ht_irq_msg msg;
  1739. fetch_ht_irq_msg(irq, &msg);
  1740. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  1741. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  1742. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  1743. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  1744. write_ht_irq_msg(irq, &msg);
  1745. }
  1746. static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
  1747. {
  1748. struct irq_cfg *cfg = irq_cfg + irq;
  1749. unsigned int dest;
  1750. cpumask_t tmp;
  1751. cpus_and(tmp, mask, cpu_online_map);
  1752. if (cpus_empty(tmp))
  1753. return;
  1754. if (assign_irq_vector(irq, mask))
  1755. return;
  1756. cpus_and(tmp, cfg->domain, mask);
  1757. dest = cpu_mask_to_apicid(tmp);
  1758. target_ht_irq(irq, dest, cfg->vector);
  1759. irq_desc[irq].affinity = mask;
  1760. }
  1761. #endif
  1762. static struct irq_chip ht_irq_chip = {
  1763. .name = "PCI-HT",
  1764. .mask = mask_ht_irq,
  1765. .unmask = unmask_ht_irq,
  1766. .ack = ack_apic_edge,
  1767. #ifdef CONFIG_SMP
  1768. .set_affinity = set_ht_irq_affinity,
  1769. #endif
  1770. .retrigger = ioapic_retrigger_irq,
  1771. };
  1772. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  1773. {
  1774. struct irq_cfg *cfg = irq_cfg + irq;
  1775. int err;
  1776. cpumask_t tmp;
  1777. tmp = TARGET_CPUS;
  1778. err = assign_irq_vector(irq, tmp);
  1779. if (!err) {
  1780. struct ht_irq_msg msg;
  1781. unsigned dest;
  1782. cpus_and(tmp, cfg->domain, tmp);
  1783. dest = cpu_mask_to_apicid(tmp);
  1784. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  1785. msg.address_lo =
  1786. HT_IRQ_LOW_BASE |
  1787. HT_IRQ_LOW_DEST_ID(dest) |
  1788. HT_IRQ_LOW_VECTOR(cfg->vector) |
  1789. ((INT_DEST_MODE == 0) ?
  1790. HT_IRQ_LOW_DM_PHYSICAL :
  1791. HT_IRQ_LOW_DM_LOGICAL) |
  1792. HT_IRQ_LOW_RQEOI_EDGE |
  1793. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  1794. HT_IRQ_LOW_MT_FIXED :
  1795. HT_IRQ_LOW_MT_ARBITRATED) |
  1796. HT_IRQ_LOW_IRQ_MASKED;
  1797. write_ht_irq_msg(irq, &msg);
  1798. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  1799. handle_edge_irq, "edge");
  1800. }
  1801. return err;
  1802. }
  1803. #endif /* CONFIG_HT_IRQ */
  1804. /* --------------------------------------------------------------------------
  1805. ACPI-based IOAPIC Configuration
  1806. -------------------------------------------------------------------------- */
  1807. #ifdef CONFIG_ACPI
  1808. #define IO_APIC_MAX_ID 0xFE
  1809. int __init io_apic_get_redir_entries (int ioapic)
  1810. {
  1811. union IO_APIC_reg_01 reg_01;
  1812. unsigned long flags;
  1813. spin_lock_irqsave(&ioapic_lock, flags);
  1814. reg_01.raw = io_apic_read(ioapic, 1);
  1815. spin_unlock_irqrestore(&ioapic_lock, flags);
  1816. return reg_01.bits.entries;
  1817. }
  1818. int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
  1819. {
  1820. if (!IO_APIC_IRQ(irq)) {
  1821. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  1822. ioapic);
  1823. return -EINVAL;
  1824. }
  1825. /*
  1826. * IRQs < 16 are already in the irq_2_pin[] map
  1827. */
  1828. if (irq >= 16)
  1829. add_pin_to_irq(irq, ioapic, pin);
  1830. setup_IO_APIC_irq(ioapic, pin, irq, triggering, polarity);
  1831. return 0;
  1832. }
  1833. #endif /* CONFIG_ACPI */
  1834. /*
  1835. * This function currently is only a helper for the i386 smp boot process where
  1836. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  1837. * so mask in all cases should simply be TARGET_CPUS
  1838. */
  1839. #ifdef CONFIG_SMP
  1840. void __init setup_ioapic_dest(void)
  1841. {
  1842. int pin, ioapic, irq, irq_entry;
  1843. if (skip_ioapic_setup == 1)
  1844. return;
  1845. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  1846. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  1847. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  1848. if (irq_entry == -1)
  1849. continue;
  1850. irq = pin_2_irq(irq_entry, ioapic, pin);
  1851. /* setup_IO_APIC_irqs could fail to get vector for some device
  1852. * when you have too many devices, because at that time only boot
  1853. * cpu is online.
  1854. */
  1855. if (!irq_cfg[irq].vector)
  1856. setup_IO_APIC_irq(ioapic, pin, irq,
  1857. irq_trigger(irq_entry),
  1858. irq_polarity(irq_entry));
  1859. else
  1860. set_ioapic_affinity_irq(irq, TARGET_CPUS);
  1861. }
  1862. }
  1863. }
  1864. #endif