entry64.S 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <asm/cache.h>
  14. #include <asm/lowcore.h>
  15. #include <asm/errno.h>
  16. #include <asm/ptrace.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/unistd.h>
  20. #include <asm/page.h>
  21. /*
  22. * Stack layout for the system_call stack entry.
  23. * The first few entries are identical to the user_regs_struct.
  24. */
  25. SP_PTREGS = STACK_FRAME_OVERHEAD
  26. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  27. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  28. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  29. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  30. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  31. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  32. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  33. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  34. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  35. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  36. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  37. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  38. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  39. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  40. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  41. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  42. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  43. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  44. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  45. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  46. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  47. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  48. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  49. STACK_SIZE = 1 << STACK_SHIFT
  50. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  51. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  52. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK | _TIF_NEED_RESCHED | \
  53. _TIF_MCCK_PENDING)
  54. #define BASED(name) name-system_call(%r13)
  55. #ifdef CONFIG_TRACE_IRQFLAGS
  56. .macro TRACE_IRQS_ON
  57. brasl %r14,trace_hardirqs_on
  58. .endm
  59. .macro TRACE_IRQS_OFF
  60. brasl %r14,trace_hardirqs_off
  61. .endm
  62. .macro LOCKDEP_SYS_EXIT
  63. brasl %r14,lockdep_sys_exit
  64. .endm
  65. #else
  66. #define TRACE_IRQS_ON
  67. #define TRACE_IRQS_OFF
  68. #define LOCKDEP_SYS_EXIT
  69. #endif
  70. .macro STORE_TIMER lc_offset
  71. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  72. stpt \lc_offset
  73. #endif
  74. .endm
  75. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  76. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  77. lg %r10,\lc_from
  78. slg %r10,\lc_to
  79. alg %r10,\lc_sum
  80. stg %r10,\lc_sum
  81. .endm
  82. #endif
  83. /*
  84. * Register usage in interrupt handlers:
  85. * R9 - pointer to current task structure
  86. * R13 - pointer to literal pool
  87. * R14 - return register for function calls
  88. * R15 - kernel stack pointer
  89. */
  90. .macro SAVE_ALL_BASE savearea
  91. stmg %r12,%r15,\savearea
  92. larl %r13,system_call
  93. .endm
  94. .macro SAVE_ALL_SVC psworg,savearea
  95. la %r12,\psworg
  96. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  97. .endm
  98. .macro SAVE_ALL_SYNC psworg,savearea
  99. la %r12,\psworg
  100. tm \psworg+1,0x01 # test problem state bit
  101. jz 2f # skip stack setup save
  102. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  103. #ifdef CONFIG_CHECK_STACK
  104. j 3f
  105. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  106. jz stack_overflow
  107. 3:
  108. #endif
  109. 2:
  110. .endm
  111. .macro SAVE_ALL_ASYNC psworg,savearea
  112. la %r12,\psworg
  113. tm \psworg+1,0x01 # test problem state bit
  114. jnz 1f # from user -> load kernel stack
  115. clc \psworg+8(8),BASED(.Lcritical_end)
  116. jhe 0f
  117. clc \psworg+8(8),BASED(.Lcritical_start)
  118. jl 0f
  119. brasl %r14,cleanup_critical
  120. tm 1(%r12),0x01 # retest problem state after cleanup
  121. jnz 1f
  122. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  123. slgr %r14,%r15
  124. srag %r14,%r14,STACK_SHIFT
  125. jz 2f
  126. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  127. #ifdef CONFIG_CHECK_STACK
  128. j 3f
  129. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  130. jz stack_overflow
  131. 3:
  132. #endif
  133. 2:
  134. .endm
  135. .macro CREATE_STACK_FRAME psworg,savearea
  136. aghi %r15,-SP_SIZE # make room for registers & psw
  137. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  138. la %r12,\psworg
  139. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  140. icm %r12,12,__LC_SVC_ILC
  141. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  142. st %r12,SP_ILC(%r15)
  143. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  144. la %r12,0
  145. stg %r12,__SF_BACKCHAIN(%r15)
  146. .endm
  147. .macro RESTORE_ALL psworg,sync
  148. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  149. .if !\sync
  150. ni \psworg+1,0xfd # clear wait state bit
  151. .endif
  152. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  153. STORE_TIMER __LC_EXIT_TIMER
  154. lpswe \psworg # back to caller
  155. .endm
  156. /*
  157. * Scheduler resume function, called by switch_to
  158. * gpr2 = (task_struct *) prev
  159. * gpr3 = (task_struct *) next
  160. * Returns:
  161. * gpr2 = prev
  162. */
  163. .globl __switch_to
  164. __switch_to:
  165. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  166. jz __switch_to_noper # if not we're fine
  167. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  168. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  169. je __switch_to_noper # we got away without bashing TLB's
  170. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  171. __switch_to_noper:
  172. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  173. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  174. jz __switch_to_no_mcck
  175. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  176. lg %r4,__THREAD_info(%r3) # get thread_info of next
  177. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  178. __switch_to_no_mcck:
  179. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  180. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  181. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  182. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  183. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  184. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  185. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  186. stg %r3,__LC_THREAD_INFO
  187. aghi %r3,STACK_SIZE
  188. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  189. br %r14
  190. __critical_start:
  191. /*
  192. * SVC interrupt handler routine. System calls are synchronous events and
  193. * are executed with interrupts enabled.
  194. */
  195. .globl system_call
  196. system_call:
  197. STORE_TIMER __LC_SYNC_ENTER_TIMER
  198. sysc_saveall:
  199. SAVE_ALL_BASE __LC_SAVE_AREA
  200. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  201. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  202. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  203. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  204. sysc_vtime:
  205. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  206. jz sysc_do_svc
  207. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  208. sysc_stime:
  209. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  210. sysc_update:
  211. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  212. #endif
  213. sysc_do_svc:
  214. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  215. slag %r7,%r7,2 # *4 and test for svc 0
  216. jnz sysc_nr_ok
  217. # svc 0: system call number in %r1
  218. cl %r1,BASED(.Lnr_syscalls)
  219. jnl sysc_nr_ok
  220. lgfr %r7,%r1 # clear high word in r1
  221. slag %r7,%r7,2 # svc 0: system call number in %r1
  222. sysc_nr_ok:
  223. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  224. sysc_do_restart:
  225. larl %r10,sys_call_table
  226. #ifdef CONFIG_COMPAT
  227. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  228. jno sysc_noemu
  229. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  230. sysc_noemu:
  231. #endif
  232. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  233. lgf %r8,0(%r7,%r10) # load address of system call routine
  234. jnz sysc_tracesys
  235. basr %r14,%r8 # call sys_xxxx
  236. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  237. sysc_return:
  238. tm SP_PSW+1(%r15),0x01 # returning to user ?
  239. jno sysc_leave
  240. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  241. jnz sysc_work # there is work to do (signals etc.)
  242. LOCKDEP_SYS_EXIT
  243. sysc_leave:
  244. RESTORE_ALL __LC_RETURN_PSW,1
  245. #
  246. # recheck if there is more work to do
  247. #
  248. sysc_work_loop:
  249. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  250. jz sysc_leave # there is no work to do
  251. #
  252. # One of the work bits is on. Find out which one.
  253. #
  254. sysc_work:
  255. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  256. jo sysc_mcck_pending
  257. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  258. jo sysc_reschedule
  259. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  260. jnz sysc_sigpending
  261. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  262. jo sysc_restart
  263. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  264. jo sysc_singlestep
  265. LOCKDEP_SYS_EXIT
  266. j sysc_leave
  267. #
  268. # _TIF_NEED_RESCHED is set, call schedule
  269. #
  270. sysc_reschedule:
  271. larl %r14,sysc_work_loop
  272. jg schedule # return point is sysc_return
  273. #
  274. # _TIF_MCCK_PENDING is set, call handler
  275. #
  276. sysc_mcck_pending:
  277. larl %r14,sysc_work_loop
  278. jg s390_handle_mcck # TIF bit will be cleared by handler
  279. #
  280. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  281. #
  282. sysc_sigpending:
  283. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  284. la %r2,SP_PTREGS(%r15) # load pt_regs
  285. brasl %r14,do_signal # call do_signal
  286. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  287. jo sysc_restart
  288. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  289. jo sysc_singlestep
  290. j sysc_work_loop
  291. #
  292. # _TIF_RESTART_SVC is set, set up registers and restart svc
  293. #
  294. sysc_restart:
  295. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  296. lg %r7,SP_R2(%r15) # load new svc number
  297. slag %r7,%r7,2 # *4
  298. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  299. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  300. j sysc_do_restart # restart svc
  301. #
  302. # _TIF_SINGLE_STEP is set, call do_single_step
  303. #
  304. sysc_singlestep:
  305. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  306. lhi %r0,__LC_PGM_OLD_PSW
  307. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  308. la %r2,SP_PTREGS(%r15) # address of register-save area
  309. larl %r14,sysc_return # load adr. of system return
  310. jg do_single_step # branch to do_sigtrap
  311. #
  312. # call syscall_trace before and after system call
  313. # special linkage: %r12 contains the return address for trace_svc
  314. #
  315. sysc_tracesys:
  316. la %r2,SP_PTREGS(%r15) # load pt_regs
  317. la %r3,0
  318. srl %r7,2
  319. stg %r7,SP_R2(%r15)
  320. brasl %r14,syscall_trace
  321. lghi %r0,NR_syscalls
  322. clg %r0,SP_R2(%r15)
  323. jnh sysc_tracenogo
  324. lg %r7,SP_R2(%r15) # strace might have changed the
  325. sll %r7,2 # system call
  326. lgf %r8,0(%r7,%r10)
  327. sysc_tracego:
  328. lmg %r3,%r6,SP_R3(%r15)
  329. lg %r2,SP_ORIG_R2(%r15)
  330. basr %r14,%r8 # call sys_xxx
  331. stg %r2,SP_R2(%r15) # store return value
  332. sysc_tracenogo:
  333. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  334. jz sysc_return
  335. la %r2,SP_PTREGS(%r15) # load pt_regs
  336. la %r3,1
  337. larl %r14,sysc_return # return point is sysc_return
  338. jg syscall_trace
  339. #
  340. # a new process exits the kernel with ret_from_fork
  341. #
  342. .globl ret_from_fork
  343. ret_from_fork:
  344. lg %r13,__LC_SVC_NEW_PSW+8
  345. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  346. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  347. jo 0f
  348. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  349. 0: brasl %r14,schedule_tail
  350. TRACE_IRQS_ON
  351. stosm 24(%r15),0x03 # reenable interrupts
  352. j sysc_return
  353. #
  354. # kernel_execve function needs to deal with pt_regs that is not
  355. # at the usual place
  356. #
  357. .globl kernel_execve
  358. kernel_execve:
  359. stmg %r12,%r15,96(%r15)
  360. lgr %r14,%r15
  361. aghi %r15,-SP_SIZE
  362. stg %r14,__SF_BACKCHAIN(%r15)
  363. la %r12,SP_PTREGS(%r15)
  364. xc 0(__PT_SIZE,%r12),0(%r12)
  365. lgr %r5,%r12
  366. brasl %r14,do_execve
  367. ltgfr %r2,%r2
  368. je 0f
  369. aghi %r15,SP_SIZE
  370. lmg %r12,%r15,96(%r15)
  371. br %r14
  372. # execve succeeded.
  373. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  374. lg %r15,__LC_KERNEL_STACK # load ksp
  375. aghi %r15,-SP_SIZE # make room for registers & psw
  376. lg %r13,__LC_SVC_NEW_PSW+8
  377. lg %r9,__LC_THREAD_INFO
  378. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  379. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  380. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  381. brasl %r14,execve_tail
  382. j sysc_return
  383. /*
  384. * Program check handler routine
  385. */
  386. .globl pgm_check_handler
  387. pgm_check_handler:
  388. /*
  389. * First we need to check for a special case:
  390. * Single stepping an instruction that disables the PER event mask will
  391. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  392. * For a single stepped SVC the program check handler gets control after
  393. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  394. * then handle the PER event. Therefore we update the SVC old PSW to point
  395. * to the pgm_check_handler and branch to the SVC handler after we checked
  396. * if we have to load the kernel stack register.
  397. * For every other possible cause for PER event without the PER mask set
  398. * we just ignore the PER event (FIXME: is there anything we have to do
  399. * for LPSW?).
  400. */
  401. STORE_TIMER __LC_SYNC_ENTER_TIMER
  402. SAVE_ALL_BASE __LC_SAVE_AREA
  403. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  404. jnz pgm_per # got per exception -> special case
  405. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  406. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  407. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  408. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  409. jz pgm_no_vtime
  410. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  411. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  412. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  413. pgm_no_vtime:
  414. #endif
  415. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  416. lgf %r3,__LC_PGM_ILC # load program interruption code
  417. lghi %r8,0x7f
  418. ngr %r8,%r3
  419. pgm_do_call:
  420. sll %r8,3
  421. larl %r1,pgm_check_table
  422. lg %r1,0(%r8,%r1) # load address of handler routine
  423. la %r2,SP_PTREGS(%r15) # address of register-save area
  424. larl %r14,sysc_return
  425. br %r1 # branch to interrupt-handler
  426. #
  427. # handle per exception
  428. #
  429. pgm_per:
  430. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  431. jnz pgm_per_std # ok, normal per event from user space
  432. # ok its one of the special cases, now we need to find out which one
  433. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  434. je pgm_svcper
  435. # no interesting special case, ignore PER event
  436. lmg %r12,%r15,__LC_SAVE_AREA
  437. lpswe __LC_PGM_OLD_PSW
  438. #
  439. # Normal per exception
  440. #
  441. pgm_per_std:
  442. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  443. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  444. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  445. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  446. jz pgm_no_vtime2
  447. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  448. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  449. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  450. pgm_no_vtime2:
  451. #endif
  452. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  453. lg %r1,__TI_task(%r9)
  454. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  455. jz kernel_per
  456. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  457. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  458. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  459. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  460. lgf %r3,__LC_PGM_ILC # load program interruption code
  461. lghi %r8,0x7f
  462. ngr %r8,%r3 # clear per-event-bit and ilc
  463. je sysc_return
  464. j pgm_do_call
  465. #
  466. # it was a single stepped SVC that is causing all the trouble
  467. #
  468. pgm_svcper:
  469. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  470. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  471. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  472. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  473. jz pgm_no_vtime3
  474. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  475. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  476. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  477. pgm_no_vtime3:
  478. #endif
  479. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  480. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  481. lg %r1,__TI_task(%r9)
  482. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  483. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  484. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  485. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  486. TRACE_IRQS_ON
  487. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  488. j sysc_do_svc
  489. #
  490. # per was called from kernel, must be kprobes
  491. #
  492. kernel_per:
  493. lhi %r0,__LC_PGM_OLD_PSW
  494. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  495. la %r2,SP_PTREGS(%r15) # address of register-save area
  496. larl %r14,sysc_leave # load adr. of system ret, no work
  497. jg do_single_step # branch to do_single_step
  498. /*
  499. * IO interrupt handler routine
  500. */
  501. .globl io_int_handler
  502. io_int_handler:
  503. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  504. stck __LC_INT_CLOCK
  505. SAVE_ALL_BASE __LC_SAVE_AREA+32
  506. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  507. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  508. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  509. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  510. jz io_no_vtime
  511. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  512. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  513. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  514. io_no_vtime:
  515. #endif
  516. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  517. TRACE_IRQS_OFF
  518. la %r2,SP_PTREGS(%r15) # address of register-save area
  519. brasl %r14,do_IRQ # call standard irq handler
  520. TRACE_IRQS_ON
  521. io_return:
  522. tm SP_PSW+1(%r15),0x01 # returning to user ?
  523. #ifdef CONFIG_PREEMPT
  524. jno io_preempt # no -> check for preemptive scheduling
  525. #else
  526. jno io_leave # no-> skip resched & signal
  527. #endif
  528. tm __TI_flags+7(%r9),_TIF_WORK_INT
  529. jnz io_work # there is work to do (signals etc.)
  530. LOCKDEP_SYS_EXIT
  531. io_leave:
  532. RESTORE_ALL __LC_RETURN_PSW,0
  533. io_done:
  534. #ifdef CONFIG_PREEMPT
  535. io_preempt:
  536. icm %r0,15,__TI_precount(%r9)
  537. jnz io_leave
  538. # switch to kernel stack
  539. lg %r1,SP_R15(%r15)
  540. aghi %r1,-SP_SIZE
  541. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  542. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  543. lgr %r15,%r1
  544. io_resume_loop:
  545. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  546. jno io_leave
  547. larl %r1,.Lc_pactive
  548. mvc __TI_precount(4,%r9),0(%r1)
  549. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  550. brasl %r14,schedule # call schedule
  551. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  552. xc __TI_precount(4,%r9),__TI_precount(%r9)
  553. j io_resume_loop
  554. #endif
  555. #
  556. # switch to kernel stack, then check TIF bits
  557. #
  558. io_work:
  559. lg %r1,__LC_KERNEL_STACK
  560. aghi %r1,-SP_SIZE
  561. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  562. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  563. lgr %r15,%r1
  564. #
  565. # One of the work bits is on. Find out which one.
  566. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  567. # and _TIF_MCCK_PENDING
  568. #
  569. io_work_loop:
  570. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  571. jo io_mcck_pending
  572. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  573. jo io_reschedule
  574. tm __TI_flags+7(%r9),(_TIF_SIGPENDING | _TIF_RESTORE_SIGMASK)
  575. jnz io_sigpending
  576. LOCKDEP_SYS_EXIT
  577. j io_leave
  578. #
  579. # _TIF_MCCK_PENDING is set, call handler
  580. #
  581. io_mcck_pending:
  582. TRACE_IRQS_OFF
  583. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  584. TRACE_IRQS_ON
  585. j io_work_loop
  586. #
  587. # _TIF_NEED_RESCHED is set, call schedule
  588. #
  589. io_reschedule:
  590. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  591. brasl %r14,schedule # call scheduler
  592. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  593. tm __TI_flags+7(%r9),_TIF_WORK_INT
  594. jz io_leave # there is no work to do
  595. j io_work_loop
  596. #
  597. # _TIF_SIGPENDING or _TIF_RESTORE_SIGMASK is set, call do_signal
  598. #
  599. io_sigpending:
  600. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  601. la %r2,SP_PTREGS(%r15) # load pt_regs
  602. brasl %r14,do_signal # call do_signal
  603. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  604. j io_work_loop
  605. /*
  606. * External interrupt handler routine
  607. */
  608. .globl ext_int_handler
  609. ext_int_handler:
  610. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  611. stck __LC_INT_CLOCK
  612. SAVE_ALL_BASE __LC_SAVE_AREA+32
  613. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  614. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  615. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  616. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  617. jz ext_no_vtime
  618. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  619. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  620. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  621. ext_no_vtime:
  622. #endif
  623. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  624. TRACE_IRQS_OFF
  625. la %r2,SP_PTREGS(%r15) # address of register-save area
  626. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  627. brasl %r14,do_extint
  628. TRACE_IRQS_ON
  629. j io_return
  630. __critical_end:
  631. /*
  632. * Machine check handler routines
  633. */
  634. .globl mcck_int_handler
  635. mcck_int_handler:
  636. la %r1,4095 # revalidate r1
  637. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  638. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  639. SAVE_ALL_BASE __LC_SAVE_AREA+64
  640. la %r12,__LC_MCK_OLD_PSW
  641. tm __LC_MCCK_CODE,0x80 # system damage?
  642. jo mcck_int_main # yes -> rest of mcck code invalid
  643. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  644. la %r14,4095
  645. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  646. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  647. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  648. jo 1f
  649. la %r14,__LC_SYNC_ENTER_TIMER
  650. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  651. jl 0f
  652. la %r14,__LC_ASYNC_ENTER_TIMER
  653. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  654. jl 0f
  655. la %r14,__LC_EXIT_TIMER
  656. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  657. jl 0f
  658. la %r14,__LC_LAST_UPDATE_TIMER
  659. 0: spt 0(%r14)
  660. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  661. 1:
  662. #endif
  663. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  664. jno mcck_int_main # no -> skip cleanup critical
  665. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  666. jnz mcck_int_main # from user -> load kernel stack
  667. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  668. jhe mcck_int_main
  669. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  670. jl mcck_int_main
  671. brasl %r14,cleanup_critical
  672. mcck_int_main:
  673. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  674. slgr %r14,%r15
  675. srag %r14,%r14,PAGE_SHIFT
  676. jz 0f
  677. lg %r15,__LC_PANIC_STACK # load panic stack
  678. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  679. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  680. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  681. jno mcck_no_vtime # no -> no timer update
  682. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  683. jz mcck_no_vtime
  684. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  685. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  686. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  687. mcck_no_vtime:
  688. #endif
  689. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  690. la %r2,SP_PTREGS(%r15) # load pt_regs
  691. brasl %r14,s390_do_machine_check
  692. tm SP_PSW+1(%r15),0x01 # returning to user ?
  693. jno mcck_return
  694. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  695. aghi %r1,-SP_SIZE
  696. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  697. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  698. lgr %r15,%r1
  699. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  700. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  701. jno mcck_return
  702. TRACE_IRQS_OFF
  703. brasl %r14,s390_handle_mcck
  704. TRACE_IRQS_ON
  705. mcck_return:
  706. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  707. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  708. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  709. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  710. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  711. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  712. jno 0f
  713. stpt __LC_EXIT_TIMER
  714. 0:
  715. #endif
  716. lpswe __LC_RETURN_MCCK_PSW # back to caller
  717. /*
  718. * Restart interruption handler, kick starter for additional CPUs
  719. */
  720. #ifdef CONFIG_SMP
  721. #ifndef CONFIG_HOTPLUG_CPU
  722. .section .init.text,"ax"
  723. #endif
  724. .globl restart_int_handler
  725. restart_int_handler:
  726. lg %r15,__LC_SAVE_AREA+120 # load ksp
  727. lghi %r10,__LC_CREGS_SAVE_AREA
  728. lctlg %c0,%c15,0(%r10) # get new ctl regs
  729. lghi %r10,__LC_AREGS_SAVE_AREA
  730. lam %a0,%a15,0(%r10)
  731. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  732. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  733. jg start_secondary
  734. #ifndef CONFIG_HOTPLUG_CPU
  735. .previous
  736. #endif
  737. #else
  738. /*
  739. * If we do not run with SMP enabled, let the new CPU crash ...
  740. */
  741. .globl restart_int_handler
  742. restart_int_handler:
  743. basr %r1,0
  744. restart_base:
  745. lpswe restart_crash-restart_base(%r1)
  746. .align 8
  747. restart_crash:
  748. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  749. restart_go:
  750. #endif
  751. #ifdef CONFIG_CHECK_STACK
  752. /*
  753. * The synchronous or the asynchronous stack overflowed. We are dead.
  754. * No need to properly save the registers, we are going to panic anyway.
  755. * Setup a pt_regs so that show_trace can provide a good call trace.
  756. */
  757. stack_overflow:
  758. lg %r15,__LC_PANIC_STACK # change to panic stack
  759. aghi %r15,-SP_SIZE
  760. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  761. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  762. la %r1,__LC_SAVE_AREA
  763. chi %r12,__LC_SVC_OLD_PSW
  764. je 0f
  765. chi %r12,__LC_PGM_OLD_PSW
  766. je 0f
  767. la %r1,__LC_SAVE_AREA+32
  768. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  769. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  770. la %r2,SP_PTREGS(%r15) # load pt_regs
  771. jg kernel_stack_overflow
  772. #endif
  773. cleanup_table_system_call:
  774. .quad system_call, sysc_do_svc
  775. cleanup_table_sysc_return:
  776. .quad sysc_return, sysc_leave
  777. cleanup_table_sysc_leave:
  778. .quad sysc_leave, sysc_work_loop
  779. cleanup_table_sysc_work_loop:
  780. .quad sysc_work_loop, sysc_reschedule
  781. cleanup_table_io_return:
  782. .quad io_return, io_leave
  783. cleanup_table_io_leave:
  784. .quad io_leave, io_done
  785. cleanup_table_io_work_loop:
  786. .quad io_work_loop, io_mcck_pending
  787. cleanup_critical:
  788. clc 8(8,%r12),BASED(cleanup_table_system_call)
  789. jl 0f
  790. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  791. jl cleanup_system_call
  792. 0:
  793. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  794. jl 0f
  795. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  796. jl cleanup_sysc_return
  797. 0:
  798. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  799. jl 0f
  800. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  801. jl cleanup_sysc_leave
  802. 0:
  803. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  804. jl 0f
  805. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  806. jl cleanup_sysc_return
  807. 0:
  808. clc 8(8,%r12),BASED(cleanup_table_io_return)
  809. jl 0f
  810. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  811. jl cleanup_io_return
  812. 0:
  813. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  814. jl 0f
  815. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  816. jl cleanup_io_leave
  817. 0:
  818. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  819. jl 0f
  820. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  821. jl cleanup_io_return
  822. 0:
  823. br %r14
  824. cleanup_system_call:
  825. mvc __LC_RETURN_PSW(16),0(%r12)
  826. cghi %r12,__LC_MCK_OLD_PSW
  827. je 0f
  828. la %r12,__LC_SAVE_AREA+32
  829. j 1f
  830. 0: la %r12,__LC_SAVE_AREA+64
  831. 1:
  832. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  833. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  834. jh 0f
  835. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  836. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  837. jhe cleanup_vtime
  838. #endif
  839. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  840. jh 0f
  841. mvc __LC_SAVE_AREA(32),0(%r12)
  842. 0: stg %r13,8(%r12)
  843. stg %r12,__LC_SAVE_AREA+96 # argh
  844. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  845. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  846. lg %r12,__LC_SAVE_AREA+96 # argh
  847. stg %r15,24(%r12)
  848. llgh %r7,__LC_SVC_INT_CODE
  849. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  850. cleanup_vtime:
  851. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  852. jhe cleanup_stime
  853. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  854. jz cleanup_novtime
  855. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  856. cleanup_stime:
  857. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  858. jh cleanup_update
  859. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  860. cleanup_update:
  861. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  862. cleanup_novtime:
  863. #endif
  864. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  865. la %r12,__LC_RETURN_PSW
  866. br %r14
  867. cleanup_system_call_insn:
  868. .quad sysc_saveall
  869. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  870. .quad system_call
  871. .quad sysc_vtime
  872. .quad sysc_stime
  873. .quad sysc_update
  874. #endif
  875. cleanup_sysc_return:
  876. mvc __LC_RETURN_PSW(8),0(%r12)
  877. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  878. la %r12,__LC_RETURN_PSW
  879. br %r14
  880. cleanup_sysc_leave:
  881. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  882. je 2f
  883. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  884. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  885. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  886. je 2f
  887. #endif
  888. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  889. cghi %r12,__LC_MCK_OLD_PSW
  890. jne 0f
  891. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  892. j 1f
  893. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  894. 1: lmg %r0,%r11,SP_R0(%r15)
  895. lg %r15,SP_R15(%r15)
  896. 2: la %r12,__LC_RETURN_PSW
  897. br %r14
  898. cleanup_sysc_leave_insn:
  899. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  900. .quad sysc_leave + 16
  901. #endif
  902. .quad sysc_leave + 12
  903. cleanup_io_return:
  904. mvc __LC_RETURN_PSW(8),0(%r12)
  905. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  906. la %r12,__LC_RETURN_PSW
  907. br %r14
  908. cleanup_io_leave:
  909. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  910. je 2f
  911. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  912. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  913. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  914. je 2f
  915. #endif
  916. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  917. cghi %r12,__LC_MCK_OLD_PSW
  918. jne 0f
  919. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  920. j 1f
  921. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  922. 1: lmg %r0,%r11,SP_R0(%r15)
  923. lg %r15,SP_R15(%r15)
  924. 2: la %r12,__LC_RETURN_PSW
  925. br %r14
  926. cleanup_io_leave_insn:
  927. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  928. .quad io_leave + 20
  929. #endif
  930. .quad io_leave + 16
  931. /*
  932. * Integer constants
  933. */
  934. .align 4
  935. .Lconst:
  936. .Lc_pactive: .long PREEMPT_ACTIVE
  937. .Lnr_syscalls: .long NR_syscalls
  938. .L0x0130: .short 0x130
  939. .L0x0140: .short 0x140
  940. .L0x0150: .short 0x150
  941. .L0x0160: .short 0x160
  942. .L0x0170: .short 0x170
  943. .Lcritical_start:
  944. .quad __critical_start
  945. .Lcritical_end:
  946. .quad __critical_end
  947. .section .rodata, "a"
  948. #define SYSCALL(esa,esame,emu) .long esame
  949. sys_call_table:
  950. #include "syscalls.S"
  951. #undef SYSCALL
  952. #ifdef CONFIG_COMPAT
  953. #define SYSCALL(esa,esame,emu) .long emu
  954. sys_call_table_emu:
  955. #include "syscalls.S"
  956. #undef SYSCALL
  957. #endif