mv64x60_tty.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * Bootloader version of the embedded MPSC/UART driver for the Marvell 64x60.
  3. * Note: Due to a GT64260A erratum, DMA will be used for UART input (via SDMA).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * 2001 (c) MontaVista Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. /* This code assumes that the data cache has been disabled (L1, L2, L3). */
  13. #include <linux/types.h>
  14. #include <linux/serial_reg.h>
  15. #include <asm/serial.h>
  16. #include <asm/io.h>
  17. #include <asm/mv64x60_defs.h>
  18. #include <mpsc_defs.h>
  19. #ifdef CONFIG_EV64360
  20. #include <platforms/ev64360.h>
  21. u32 mv64x60_console_baud = EV64360_DEFAULT_BAUD;
  22. u32 mv64x60_mpsc_clk_src = EV64360_MPSC_CLK_SRC; /* TCLK */
  23. u32 mv64x60_mpsc_clk_freq = EV64360_MPSC_CLK_FREQ;
  24. #else
  25. u32 mv64x60_console_baud = 9600;
  26. u32 mv64x60_mpsc_clk_src = 8; /* TCLK */
  27. u32 mv64x60_mpsc_clk_freq = 100000000;
  28. #endif
  29. extern void udelay(long);
  30. static void stop_dma(int chan);
  31. static void __iomem *mv64x60_base = (void __iomem *)CONFIG_MV64X60_NEW_BASE;
  32. struct sdma_regs {
  33. u32 sdc;
  34. u32 sdcm;
  35. u32 rx_desc;
  36. u32 rx_buf_ptr;
  37. u32 scrdp;
  38. u32 tx_desc;
  39. u32 sctdp;
  40. u32 sftdp;
  41. };
  42. static struct sdma_regs sdma_regs[2];
  43. #define SDMA_REGS_INIT(s, reg_base) { \
  44. (s)->sdc = (reg_base) + SDMA_SDC; \
  45. (s)->sdcm = (reg_base) + SDMA_SDCM; \
  46. (s)->rx_desc = (reg_base) + SDMA_RX_DESC; \
  47. (s)->rx_buf_ptr = (reg_base) + SDMA_RX_BUF_PTR; \
  48. (s)->scrdp = (reg_base) + SDMA_SCRDP; \
  49. (s)->tx_desc = (reg_base) + SDMA_TX_DESC; \
  50. (s)->sctdp = (reg_base) + SDMA_SCTDP; \
  51. (s)->sftdp = (reg_base) + SDMA_SFTDP; \
  52. }
  53. static u32 mpsc_base[2] = { MV64x60_MPSC_0_OFFSET, MV64x60_MPSC_1_OFFSET };
  54. struct mv64x60_rx_desc {
  55. u16 bufsize;
  56. u16 bytecnt;
  57. u32 cmd_stat;
  58. u32 next_desc_ptr;
  59. u32 buffer;
  60. };
  61. struct mv64x60_tx_desc {
  62. u16 bytecnt;
  63. u16 shadow;
  64. u32 cmd_stat;
  65. u32 next_desc_ptr;
  66. u32 buffer;
  67. };
  68. #define MAX_RESET_WAIT 10000
  69. #define MAX_TX_WAIT 10000
  70. #define RX_NUM_DESC 2
  71. #define TX_NUM_DESC 2
  72. #define RX_BUF_SIZE 32
  73. #define TX_BUF_SIZE 32
  74. static struct mv64x60_rx_desc rd[2][RX_NUM_DESC] __attribute__ ((aligned(32)));
  75. static struct mv64x60_tx_desc td[2][TX_NUM_DESC] __attribute__ ((aligned(32)));
  76. static char rx_buf[2][RX_NUM_DESC * RX_BUF_SIZE] __attribute__ ((aligned(32)));
  77. static char tx_buf[2][TX_NUM_DESC * TX_BUF_SIZE] __attribute__ ((aligned(32)));
  78. static int cur_rd[2] = { 0, 0 };
  79. static int cur_td[2] = { 0, 0 };
  80. static char chan_initialized[2] = { 0, 0 };
  81. #define RX_INIT_RDP(rdp) { \
  82. (rdp)->bufsize = 2; \
  83. (rdp)->bytecnt = 0; \
  84. (rdp)->cmd_stat = SDMA_DESC_CMDSTAT_L | SDMA_DESC_CMDSTAT_F | \
  85. SDMA_DESC_CMDSTAT_O; \
  86. }
  87. #ifdef CONFIG_MV64360
  88. static u32 cpu2mem_tab[MV64x60_CPU2MEM_WINDOWS][2] = {
  89. { MV64x60_CPU2MEM_0_BASE, MV64x60_CPU2MEM_0_SIZE },
  90. { MV64x60_CPU2MEM_1_BASE, MV64x60_CPU2MEM_1_SIZE },
  91. { MV64x60_CPU2MEM_2_BASE, MV64x60_CPU2MEM_2_SIZE },
  92. { MV64x60_CPU2MEM_3_BASE, MV64x60_CPU2MEM_3_SIZE }
  93. };
  94. static u32 com2mem_tab[MV64x60_CPU2MEM_WINDOWS][2] = {
  95. { MV64360_MPSC2MEM_0_BASE, MV64360_MPSC2MEM_0_SIZE },
  96. { MV64360_MPSC2MEM_1_BASE, MV64360_MPSC2MEM_1_SIZE },
  97. { MV64360_MPSC2MEM_2_BASE, MV64360_MPSC2MEM_2_SIZE },
  98. { MV64360_MPSC2MEM_3_BASE, MV64360_MPSC2MEM_3_SIZE }
  99. };
  100. static u32 dram_selects[MV64x60_CPU2MEM_WINDOWS] = { 0xe, 0xd, 0xb, 0x7 };
  101. #endif
  102. unsigned long
  103. serial_init(int chan, void *ignored)
  104. {
  105. u32 mpsc_routing_base, sdma_base, brg_bcr, cdv;
  106. int i;
  107. chan = (chan == 1); /* default to chan 0 if anything but 1 */
  108. if (chan_initialized[chan])
  109. return chan;
  110. chan_initialized[chan] = 1;
  111. if (chan == 0) {
  112. sdma_base = MV64x60_SDMA_0_OFFSET;
  113. brg_bcr = MV64x60_BRG_0_OFFSET + BRG_BCR;
  114. SDMA_REGS_INIT(&sdma_regs[0], MV64x60_SDMA_0_OFFSET);
  115. } else {
  116. sdma_base = MV64x60_SDMA_1_OFFSET;
  117. brg_bcr = MV64x60_BRG_1_OFFSET + BRG_BCR;
  118. SDMA_REGS_INIT(&sdma_regs[0], MV64x60_SDMA_1_OFFSET);
  119. }
  120. mpsc_routing_base = MV64x60_MPSC_ROUTING_OFFSET;
  121. stop_dma(chan);
  122. /* Set up ring buffers */
  123. for (i=0; i<RX_NUM_DESC; i++) {
  124. RX_INIT_RDP(&rd[chan][i]);
  125. rd[chan][i].buffer = (u32)&rx_buf[chan][i * RX_BUF_SIZE];
  126. rd[chan][i].next_desc_ptr = (u32)&rd[chan][i+1];
  127. }
  128. rd[chan][RX_NUM_DESC - 1].next_desc_ptr = (u32)&rd[chan][0];
  129. for (i=0; i<TX_NUM_DESC; i++) {
  130. td[chan][i].bytecnt = 0;
  131. td[chan][i].shadow = 0;
  132. td[chan][i].buffer = (u32)&tx_buf[chan][i * TX_BUF_SIZE];
  133. td[chan][i].cmd_stat = SDMA_DESC_CMDSTAT_F|SDMA_DESC_CMDSTAT_L;
  134. td[chan][i].next_desc_ptr = (u32)&td[chan][i+1];
  135. }
  136. td[chan][TX_NUM_DESC - 1].next_desc_ptr = (u32)&td[chan][0];
  137. /* Set MPSC Routing */
  138. out_le32(mv64x60_base + mpsc_routing_base + MPSC_MRR, 0x3ffffe38);
  139. #ifdef CONFIG_GT64260
  140. out_le32(mv64x60_base + GT64260_MPP_SERIAL_PORTS_MULTIPLEX, 0x00001102);
  141. #else /* Must be MV64360 or MV64460 */
  142. {
  143. u32 enables, prot_bits, v;
  144. /* Set up comm unit to memory mapping windows */
  145. /* Note: Assumes MV64x60_CPU2MEM_WINDOWS == 4 */
  146. enables = in_le32(mv64x60_base + MV64360_CPU_BAR_ENABLE) & 0xf;
  147. prot_bits = 0;
  148. for (i=0; i<MV64x60_CPU2MEM_WINDOWS; i++) {
  149. if (!(enables & (1 << i))) {
  150. v = in_le32(mv64x60_base + cpu2mem_tab[i][0]);
  151. v = ((v & 0xffff) << 16) | (dram_selects[i] << 8);
  152. out_le32(mv64x60_base + com2mem_tab[i][0], v);
  153. v = in_le32(mv64x60_base + cpu2mem_tab[i][1]);
  154. v = (v & 0xffff) << 16;
  155. out_le32(mv64x60_base + com2mem_tab[i][1], v);
  156. prot_bits |= (0x3 << (i << 1)); /* r/w access */
  157. }
  158. }
  159. out_le32(mv64x60_base + MV64360_MPSC_0_REMAP, 0);
  160. out_le32(mv64x60_base + MV64360_MPSC_1_REMAP, 0);
  161. out_le32(mv64x60_base + MV64360_MPSC2MEM_ACC_PROT_0, prot_bits);
  162. out_le32(mv64x60_base + MV64360_MPSC2MEM_ACC_PROT_1, prot_bits);
  163. out_le32(mv64x60_base + MV64360_MPSC2MEM_BAR_ENABLE, enables);
  164. }
  165. #endif
  166. /* MPSC 0/1 Rx & Tx get clocks BRG0/1 */
  167. out_le32(mv64x60_base + mpsc_routing_base + MPSC_RCRR, 0x00000100);
  168. out_le32(mv64x60_base + mpsc_routing_base + MPSC_TCRR, 0x00000100);
  169. /* clear pending interrupts */
  170. out_le32(mv64x60_base + MV64x60_SDMA_INTR_OFFSET + SDMA_INTR_MASK, 0);
  171. out_le32(mv64x60_base + SDMA_SCRDP + sdma_base, (int)&rd[chan][0]);
  172. out_le32(mv64x60_base + SDMA_SCTDP + sdma_base,
  173. (int)&td[chan][TX_NUM_DESC - 1]);
  174. out_le32(mv64x60_base + SDMA_SFTDP + sdma_base,
  175. (int)&td[chan][TX_NUM_DESC - 1]);
  176. out_le32(mv64x60_base + SDMA_SDC + sdma_base,
  177. SDMA_SDC_RFT | SDMA_SDC_SFM | SDMA_SDC_BLMR | SDMA_SDC_BLMT |
  178. (3 << 12));
  179. cdv = ((mv64x60_mpsc_clk_freq/(32*mv64x60_console_baud))-1);
  180. out_le32(mv64x60_base + brg_bcr,
  181. ((mv64x60_mpsc_clk_src << 18) | (1 << 16) | cdv));
  182. /* Put MPSC into UART mode, no null modem, 16x clock mode */
  183. out_le32(mv64x60_base + MPSC_MMCRL + mpsc_base[chan], 0x000004c4);
  184. out_le32(mv64x60_base + MPSC_MMCRH + mpsc_base[chan], 0x04400400);
  185. out_le32(mv64x60_base + MPSC_CHR_1 + mpsc_base[chan], 0);
  186. out_le32(mv64x60_base + MPSC_CHR_9 + mpsc_base[chan], 0);
  187. out_le32(mv64x60_base + MPSC_CHR_10 + mpsc_base[chan], 0);
  188. out_le32(mv64x60_base + MPSC_CHR_3 + mpsc_base[chan], 4);
  189. out_le32(mv64x60_base + MPSC_CHR_4 + mpsc_base[chan], 0);
  190. out_le32(mv64x60_base + MPSC_CHR_5 + mpsc_base[chan], 0);
  191. out_le32(mv64x60_base + MPSC_CHR_6 + mpsc_base[chan], 0);
  192. out_le32(mv64x60_base + MPSC_CHR_7 + mpsc_base[chan], 0);
  193. out_le32(mv64x60_base + MPSC_CHR_8 + mpsc_base[chan], 0);
  194. /* 8 data bits, 1 stop bit */
  195. out_le32(mv64x60_base + MPSC_MPCR + mpsc_base[chan], (3 << 12));
  196. out_le32(mv64x60_base + SDMA_SDCM + sdma_base, SDMA_SDCM_ERD);
  197. out_le32(mv64x60_base + MPSC_CHR_2 + mpsc_base[chan], MPSC_CHR_2_EH);
  198. udelay(100);
  199. return chan;
  200. }
  201. static void
  202. stop_dma(int chan)
  203. {
  204. int i;
  205. /* Abort MPSC Rx (aborting Tx messes things up) */
  206. out_le32(mv64x60_base + MPSC_CHR_2 + mpsc_base[chan], MPSC_CHR_2_RA);
  207. /* Abort SDMA Rx, Tx */
  208. out_le32(mv64x60_base + sdma_regs[chan].sdcm,
  209. SDMA_SDCM_AR | SDMA_SDCM_STD);
  210. for (i=0; i<MAX_RESET_WAIT; i++) {
  211. if ((in_le32(mv64x60_base + sdma_regs[chan].sdcm) &
  212. (SDMA_SDCM_AR | SDMA_SDCM_AT)) == 0)
  213. break;
  214. udelay(100);
  215. }
  216. }
  217. static int
  218. wait_for_ownership(int chan)
  219. {
  220. int i;
  221. for (i=0; i<MAX_TX_WAIT; i++) {
  222. if ((in_le32(mv64x60_base + sdma_regs[chan].sdcm) &
  223. SDMA_SDCM_TXD) == 0)
  224. break;
  225. udelay(1000);
  226. }
  227. return (i < MAX_TX_WAIT);
  228. }
  229. void
  230. serial_putc(unsigned long com_port, unsigned char c)
  231. {
  232. struct mv64x60_tx_desc *tdp;
  233. if (wait_for_ownership(com_port) == 0)
  234. return;
  235. tdp = &td[com_port][cur_td[com_port]];
  236. if (++cur_td[com_port] >= TX_NUM_DESC)
  237. cur_td[com_port] = 0;
  238. *(unchar *)(tdp->buffer ^ 7) = c;
  239. tdp->bytecnt = 1;
  240. tdp->shadow = 1;
  241. tdp->cmd_stat = SDMA_DESC_CMDSTAT_L | SDMA_DESC_CMDSTAT_F |
  242. SDMA_DESC_CMDSTAT_O;
  243. out_le32(mv64x60_base + sdma_regs[com_port].sctdp, (int)tdp);
  244. out_le32(mv64x60_base + sdma_regs[com_port].sftdp, (int)tdp);
  245. out_le32(mv64x60_base + sdma_regs[com_port].sdcm,
  246. in_le32(mv64x60_base + sdma_regs[com_port].sdcm) |
  247. SDMA_SDCM_TXD);
  248. }
  249. unsigned char
  250. serial_getc(unsigned long com_port)
  251. {
  252. struct mv64x60_rx_desc *rdp;
  253. unchar c = '\0';
  254. rdp = &rd[com_port][cur_rd[com_port]];
  255. if ((rdp->cmd_stat & (SDMA_DESC_CMDSTAT_O|SDMA_DESC_CMDSTAT_ES)) == 0) {
  256. c = *(unchar *)(rdp->buffer ^ 7);
  257. RX_INIT_RDP(rdp);
  258. if (++cur_rd[com_port] >= RX_NUM_DESC)
  259. cur_rd[com_port] = 0;
  260. }
  261. return c;
  262. }
  263. int
  264. serial_tstc(unsigned long com_port)
  265. {
  266. struct mv64x60_rx_desc *rdp;
  267. int loop_count = 0;
  268. int rc = 0;
  269. rdp = &rd[com_port][cur_rd[com_port]];
  270. /* Go through rcv descs until empty looking for one with data (no error)*/
  271. while (((rdp->cmd_stat & SDMA_DESC_CMDSTAT_O) == 0) &&
  272. (loop_count++ < RX_NUM_DESC)) {
  273. /* If there was an error, reinit the desc & continue */
  274. if ((rdp->cmd_stat & SDMA_DESC_CMDSTAT_ES) != 0) {
  275. RX_INIT_RDP(rdp);
  276. if (++cur_rd[com_port] >= RX_NUM_DESC)
  277. cur_rd[com_port] = 0;
  278. rdp = (struct mv64x60_rx_desc *)rdp->next_desc_ptr;
  279. } else {
  280. rc = 1;
  281. break;
  282. }
  283. }
  284. return rc;
  285. }
  286. void
  287. serial_close(unsigned long com_port)
  288. {
  289. stop_dma(com_port);
  290. }