time.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /*
  2. * Copyright (C) 2000, 2001 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. /*
  19. * These are routines to set up and handle interrupts from the
  20. * sb1250 general purpose timer 0. We're using the timer as a
  21. * system clock, so we set it up to run at 100 Hz. On every
  22. * interrupt, we update our idea of what the time of day is,
  23. * then call do_timer() in the architecture-independent kernel
  24. * code to do general bookkeeping (e.g. update jiffies, run
  25. * bottom halves, etc.)
  26. */
  27. #include <linux/clockchips.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/sched.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/kernel_stat.h>
  32. #include <asm/irq.h>
  33. #include <asm/addrspace.h>
  34. #include <asm/time.h>
  35. #include <asm/io.h>
  36. #include <asm/sibyte/sb1250.h>
  37. #include <asm/sibyte/sb1250_regs.h>
  38. #include <asm/sibyte/sb1250_int.h>
  39. #include <asm/sibyte/sb1250_scd.h>
  40. #define IMR_IP2_VAL K_INT_MAP_I0
  41. #define IMR_IP3_VAL K_INT_MAP_I1
  42. #define IMR_IP4_VAL K_INT_MAP_I2
  43. #define SB1250_HPT_NUM 3
  44. #define SB1250_HPT_VALUE M_SCD_TIMER_CNT /* max value */
  45. extern int sb1250_steal_irq(int irq);
  46. static cycle_t sb1250_hpt_read(void);
  47. void __init sb1250_hpt_setup(void)
  48. {
  49. int cpu = smp_processor_id();
  50. if (!cpu) {
  51. /* Setup hpt using timer #3 but do not enable irq for it */
  52. __raw_writeq(0, IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
  53. __raw_writeq(SB1250_HPT_VALUE,
  54. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_INIT)));
  55. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  56. IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CFG)));
  57. mips_hpt_frequency = V_SCD_TIMER_FREQ;
  58. clocksource_mips.read = sb1250_hpt_read;
  59. clocksource_mips.mask = M_SCD_TIMER_INIT;
  60. }
  61. }
  62. /*
  63. * The general purpose timer ticks at 1 Mhz independent if
  64. * the rest of the system
  65. */
  66. static void sibyte_set_mode(enum clock_event_mode mode,
  67. struct clock_event_device *evt)
  68. {
  69. unsigned int cpu = smp_processor_id();
  70. void __iomem *timer_cfg, *timer_init;
  71. timer_cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  72. timer_init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  73. switch(mode) {
  74. case CLOCK_EVT_MODE_PERIODIC:
  75. __raw_writeq(0, timer_cfg);
  76. __raw_writeq((V_SCD_TIMER_FREQ / HZ) - 1, timer_init);
  77. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  78. timer_cfg);
  79. break;
  80. case CLOCK_EVT_MODE_ONESHOT:
  81. /* Stop the timer until we actually program a shot */
  82. case CLOCK_EVT_MODE_SHUTDOWN:
  83. __raw_writeq(0, timer_cfg);
  84. break;
  85. case CLOCK_EVT_MODE_UNUSED: /* shuddup gcc */
  86. case CLOCK_EVT_MODE_RESUME:
  87. ;
  88. }
  89. }
  90. static int
  91. sibyte_next_event(unsigned long delta, struct clock_event_device *evt)
  92. {
  93. unsigned int cpu = smp_processor_id();
  94. void __iomem *timer_cfg, *timer_init;
  95. timer_cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  96. timer_init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  97. __raw_writeq(0, timer_cfg);
  98. __raw_writeq(delta, timer_init);
  99. __raw_writeq(M_SCD_TIMER_ENABLE, timer_cfg);
  100. return 0;
  101. }
  102. struct clock_event_device sibyte_hpt_clockevent = {
  103. .name = "sb1250-counter",
  104. .features = CLOCK_EVT_FEAT_PERIODIC,
  105. .set_mode = sibyte_set_mode,
  106. .set_next_event = sibyte_next_event,
  107. .shift = 32,
  108. .irq = 0,
  109. };
  110. static irqreturn_t sibyte_counter_handler(int irq, void *dev_id)
  111. {
  112. struct clock_event_device *cd = &sibyte_hpt_clockevent;
  113. cd->event_handler(cd);
  114. return IRQ_HANDLED;
  115. }
  116. static struct irqaction sibyte_irqaction = {
  117. .handler = sibyte_counter_handler,
  118. .flags = IRQF_DISABLED | IRQF_PERCPU,
  119. .name = "timer",
  120. };
  121. void __cpuinit sb1250_clockevent_init(void)
  122. {
  123. struct clock_event_device *cd = &sibyte_hpt_clockevent;
  124. unsigned int cpu = smp_processor_id();
  125. int irq = K_INT_TIMER_0 + cpu;
  126. /* Only have 4 general purpose timers, and we use last one as hpt */
  127. BUG_ON(cpu > 2);
  128. sb1250_mask_irq(cpu, irq);
  129. /* Map the timer interrupt to ip[4] of this cpu */
  130. __raw_writeq(IMR_IP4_VAL,
  131. IOADDR(A_IMR_REGISTER(cpu, R_IMR_INTERRUPT_MAP_BASE) +
  132. (irq << 3)));
  133. cd->cpumask = cpumask_of_cpu(0);
  134. sb1250_unmask_irq(cpu, irq);
  135. sb1250_steal_irq(irq);
  136. /*
  137. * This interrupt is "special" in that it doesn't use the request_irq
  138. * way to hook the irq line. The timer interrupt is initialized early
  139. * enough to make this a major pain, and it's also firing enough to
  140. * warrant a bit of special case code. sb1250_timer_interrupt is
  141. * called directly from irq_handler.S when IP[4] is set during an
  142. * interrupt
  143. */
  144. setup_irq(irq, &sibyte_irqaction);
  145. clockevents_register_device(cd);
  146. }
  147. /*
  148. * The HPT is free running from SB1250_HPT_VALUE down to 0 then starts over
  149. * again.
  150. */
  151. static cycle_t sb1250_hpt_read(void)
  152. {
  153. unsigned int count;
  154. count = G_SCD_TIMER_CNT(__raw_readq(IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CNT))));
  155. return SB1250_HPT_VALUE - count;
  156. }
  157. struct clocksource bcm1250_clocksource = {
  158. .name = "MIPS",
  159. .rating = 200,
  160. .read = sb1250_hpt_read,
  161. .mask = CLOCKSOURCE_MASK(32),
  162. .shift = 32,
  163. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  164. };
  165. void __init sb1250_clocksource_init(void)
  166. {
  167. struct clocksource *cs = &bcm1250_clocksource;
  168. clocksource_set_clock(cs, V_SCD_TIMER_FREQ);
  169. clocksource_register(cs);
  170. }
  171. void __init plat_time_init(void)
  172. {
  173. sb1250_clocksource_init();
  174. sb1250_clockevent_init();
  175. }