time.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * Copyright (C) 2000,2001,2004 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. /*
  19. * These are routines to set up and handle interrupts from the
  20. * bcm1480 general purpose timer 0. We're using the timer as a
  21. * system clock, so we set it up to run at 100 Hz. On every
  22. * interrupt, we update our idea of what the time of day is,
  23. * then call do_timer() in the architecture-independent kernel
  24. * code to do general bookkeeping (e.g. update jiffies, run
  25. * bottom halves, etc.)
  26. */
  27. #include <linux/clockchips.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/percpu.h>
  30. #include <linux/spinlock.h>
  31. #include <asm/irq.h>
  32. #include <asm/addrspace.h>
  33. #include <asm/time.h>
  34. #include <asm/io.h>
  35. #include <asm/sibyte/bcm1480_regs.h>
  36. #include <asm/sibyte/sb1250_regs.h>
  37. #include <asm/sibyte/bcm1480_int.h>
  38. #include <asm/sibyte/bcm1480_scd.h>
  39. #include <asm/sibyte/sb1250.h>
  40. #define IMR_IP2_VAL K_BCM1480_INT_MAP_I0
  41. #define IMR_IP3_VAL K_BCM1480_INT_MAP_I1
  42. #define IMR_IP4_VAL K_BCM1480_INT_MAP_I2
  43. #ifdef CONFIG_SIMULATION
  44. #define BCM1480_HPT_VALUE 50000
  45. #else
  46. #define BCM1480_HPT_VALUE 1000000
  47. #endif
  48. extern int bcm1480_steal_irq(int irq);
  49. void __init plat_time_init(void)
  50. {
  51. unsigned int cpu = smp_processor_id();
  52. unsigned int irq = K_BCM1480_INT_TIMER_0 + cpu;
  53. BUG_ON(cpu > 3); /* Only have 4 general purpose timers */
  54. bcm1480_mask_irq(cpu, irq);
  55. /* Map the timer interrupt to ip[4] of this cpu */
  56. __raw_writeq(IMR_IP4_VAL, IOADDR(A_BCM1480_IMR_REGISTER(cpu, R_BCM1480_IMR_INTERRUPT_MAP_BASE_H)
  57. + (irq<<3)));
  58. bcm1480_unmask_irq(cpu, irq);
  59. bcm1480_steal_irq(irq);
  60. }
  61. /*
  62. * The general purpose timer ticks at 1 Mhz independent if
  63. * the rest of the system
  64. */
  65. static void sibyte_set_mode(enum clock_event_mode mode,
  66. struct clock_event_device *evt)
  67. {
  68. unsigned int cpu = smp_processor_id();
  69. void __iomem *timer_cfg, *timer_init;
  70. timer_cfg = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG));
  71. timer_init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  72. switch (mode) {
  73. case CLOCK_EVT_MODE_PERIODIC:
  74. __raw_writeq(0, timer_cfg);
  75. __raw_writeq(BCM1480_HPT_VALUE / HZ - 1, timer_init);
  76. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  77. timer_cfg);
  78. break;
  79. case CLOCK_EVT_MODE_ONESHOT:
  80. /* Stop the timer until we actually program a shot */
  81. case CLOCK_EVT_MODE_SHUTDOWN:
  82. __raw_writeq(0, timer_cfg);
  83. break;
  84. case CLOCK_EVT_MODE_UNUSED: /* shuddup gcc */
  85. case CLOCK_EVT_MODE_RESUME:
  86. ;
  87. }
  88. }
  89. static int sibyte_next_event(unsigned long delta, struct clock_event_device *cd)
  90. {
  91. unsigned int cpu = smp_processor_id();
  92. void __iomem *timer_init;
  93. unsigned int cnt;
  94. int res;
  95. timer_init = IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_INIT));
  96. cnt = __raw_readq(timer_init);
  97. cnt += delta;
  98. __raw_writeq(cnt, timer_init);
  99. res = ((long)(__raw_readq(timer_init) - cnt ) > 0) ? -ETIME : 0;
  100. return res;
  101. }
  102. static DEFINE_PER_CPU(struct clock_event_device, sibyte_hpt_clockevent);
  103. static irqreturn_t sibyte_counter_handler(int irq, void *dev_id)
  104. {
  105. unsigned int cpu = smp_processor_id();
  106. struct clock_event_device *cd = &per_cpu(sibyte_hpt_clockevent, cpu);
  107. /* Reset the timer */
  108. __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
  109. IOADDR(A_SCD_TIMER_REGISTER(cpu, R_SCD_TIMER_CFG)));
  110. cd->event_handler(cd);
  111. return IRQ_HANDLED;
  112. }
  113. static struct irqaction sibyte_counter_irqaction = {
  114. .handler = sibyte_counter_handler,
  115. .flags = IRQF_DISABLED | IRQF_PERCPU,
  116. .name = "timer",
  117. };
  118. /*
  119. * This interrupt is "special" in that it doesn't use the request_irq
  120. * way to hook the irq line. The timer interrupt is initialized early
  121. * enough to make this a major pain, and it's also firing enough to
  122. * warrant a bit of special case code. bcm1480_timer_interrupt is
  123. * called directly from irq_handler.S when IP[4] is set during an
  124. * interrupt
  125. */
  126. void __cpuinit sb1480_clockevent_init(void)
  127. {
  128. unsigned int cpu = smp_processor_id();
  129. unsigned int irq = K_BCM1480_INT_TIMER_0 + cpu;
  130. struct clock_event_device *cd = &per_cpu(sibyte_hpt_clockevent, cpu);
  131. cd->name = "bcm1480-counter";
  132. cd->features = CLOCK_EVT_FEAT_PERIODIC |
  133. CLOCK_EVT_MODE_ONESHOT;
  134. cd->set_next_event = sibyte_next_event;
  135. cd->set_mode = sibyte_set_mode;
  136. cd->irq = irq;
  137. clockevent_set_clock(cd, BCM1480_HPT_VALUE);
  138. setup_irq(irq, &sibyte_counter_irqaction);
  139. }
  140. static cycle_t bcm1480_hpt_read(void)
  141. {
  142. /* We assume this function is called xtime_lock held. */
  143. unsigned long count =
  144. __raw_readq(IOADDR(A_SCD_TIMER_REGISTER(0, R_SCD_TIMER_CNT)));
  145. return (jiffies + 1) * (BCM1480_HPT_VALUE / HZ) - count;
  146. }
  147. struct clocksource bcm1480_clocksource = {
  148. .name = "MIPS",
  149. .rating = 200,
  150. .read = bcm1480_hpt_read,
  151. .mask = CLOCKSOURCE_MASK(32),
  152. .shift = 32,
  153. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  154. };
  155. void __init sb1480_clocksource_init(void)
  156. {
  157. struct clocksource *cs = &bcm1480_clocksource;
  158. clocksource_set_clock(cs, BCM1480_HPT_VALUE);
  159. clocksource_register(cs);
  160. }
  161. void __init bcm1480_hpt_setup(void)
  162. {
  163. mips_hpt_frequency = BCM1480_HPT_VALUE;
  164. sb1480_clocksource_init();
  165. sb1480_clockevent_init();
  166. }