c-tx39.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * r2300.c: R2000 and R3000 specific mmu/cache code.
  3. *
  4. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  5. *
  6. * with a lot of changes to make this thing work for R3000s
  7. * Tx39XX R4k style caches added. HK
  8. * Copyright (C) 1998, 1999, 2000 Harald Koerfgen
  9. * Copyright (C) 1998 Gleb Raiko & Vladimir Roganov
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel.h>
  13. #include <linux/sched.h>
  14. #include <linux/mm.h>
  15. #include <asm/cacheops.h>
  16. #include <asm/page.h>
  17. #include <asm/pgtable.h>
  18. #include <asm/mmu_context.h>
  19. #include <asm/system.h>
  20. #include <asm/isadep.h>
  21. #include <asm/io.h>
  22. #include <asm/bootinfo.h>
  23. #include <asm/cpu.h>
  24. /* For R3000 cores with R4000 style caches */
  25. static unsigned long icache_size, dcache_size; /* Size in bytes */
  26. #include <asm/r4kcache.h>
  27. extern int r3k_have_wired_reg; /* in r3k-tlb.c */
  28. /* This sequence is required to ensure icache is disabled immediately */
  29. #define TX39_STOP_STREAMING() \
  30. __asm__ __volatile__( \
  31. ".set push\n\t" \
  32. ".set noreorder\n\t" \
  33. "b 1f\n\t" \
  34. "nop\n\t" \
  35. "1:\n\t" \
  36. ".set pop" \
  37. )
  38. /* TX39H-style cache flush routines. */
  39. static void tx39h_flush_icache_all(void)
  40. {
  41. unsigned long flags, config;
  42. /* disable icache (set ICE#) */
  43. local_irq_save(flags);
  44. config = read_c0_conf();
  45. write_c0_conf(config & ~TX39_CONF_ICE);
  46. TX39_STOP_STREAMING();
  47. blast_icache16();
  48. write_c0_conf(config);
  49. local_irq_restore(flags);
  50. }
  51. static void tx39h_dma_cache_wback_inv(unsigned long addr, unsigned long size)
  52. {
  53. /* Catch bad driver code */
  54. BUG_ON(size == 0);
  55. iob();
  56. blast_inv_dcache_range(addr, addr + size);
  57. }
  58. /* TX39H2,TX39H3 */
  59. static inline void tx39_blast_dcache_page(unsigned long addr)
  60. {
  61. if (current_cpu_type() != CPU_TX3912)
  62. blast_dcache16_page(addr);
  63. }
  64. static inline void tx39_blast_dcache_page_indexed(unsigned long addr)
  65. {
  66. blast_dcache16_page_indexed(addr);
  67. }
  68. static inline void tx39_blast_dcache(void)
  69. {
  70. blast_dcache16();
  71. }
  72. static inline void tx39_blast_icache_page(unsigned long addr)
  73. {
  74. unsigned long flags, config;
  75. /* disable icache (set ICE#) */
  76. local_irq_save(flags);
  77. config = read_c0_conf();
  78. write_c0_conf(config & ~TX39_CONF_ICE);
  79. TX39_STOP_STREAMING();
  80. blast_icache16_page(addr);
  81. write_c0_conf(config);
  82. local_irq_restore(flags);
  83. }
  84. static inline void tx39_blast_icache_page_indexed(unsigned long addr)
  85. {
  86. unsigned long flags, config;
  87. /* disable icache (set ICE#) */
  88. local_irq_save(flags);
  89. config = read_c0_conf();
  90. write_c0_conf(config & ~TX39_CONF_ICE);
  91. TX39_STOP_STREAMING();
  92. blast_icache16_page_indexed(addr);
  93. write_c0_conf(config);
  94. local_irq_restore(flags);
  95. }
  96. static inline void tx39_blast_icache(void)
  97. {
  98. unsigned long flags, config;
  99. /* disable icache (set ICE#) */
  100. local_irq_save(flags);
  101. config = read_c0_conf();
  102. write_c0_conf(config & ~TX39_CONF_ICE);
  103. TX39_STOP_STREAMING();
  104. blast_icache16();
  105. write_c0_conf(config);
  106. local_irq_restore(flags);
  107. }
  108. static inline void tx39_flush_cache_all(void)
  109. {
  110. if (!cpu_has_dc_aliases)
  111. return;
  112. tx39_blast_dcache();
  113. }
  114. static inline void tx39___flush_cache_all(void)
  115. {
  116. tx39_blast_dcache();
  117. tx39_blast_icache();
  118. }
  119. static void tx39_flush_cache_mm(struct mm_struct *mm)
  120. {
  121. if (!cpu_has_dc_aliases)
  122. return;
  123. if (cpu_context(smp_processor_id(), mm) != 0)
  124. tx39_blast_dcache();
  125. }
  126. static void tx39_flush_cache_range(struct vm_area_struct *vma,
  127. unsigned long start, unsigned long end)
  128. {
  129. if (!cpu_has_dc_aliases)
  130. return;
  131. if (!(cpu_context(smp_processor_id(), vma->vm_mm)))
  132. return;
  133. tx39_blast_dcache();
  134. }
  135. static void tx39_flush_cache_page(struct vm_area_struct *vma, unsigned long page, unsigned long pfn)
  136. {
  137. int exec = vma->vm_flags & VM_EXEC;
  138. struct mm_struct *mm = vma->vm_mm;
  139. pgd_t *pgdp;
  140. pud_t *pudp;
  141. pmd_t *pmdp;
  142. pte_t *ptep;
  143. /*
  144. * If ownes no valid ASID yet, cannot possibly have gotten
  145. * this page into the cache.
  146. */
  147. if (cpu_context(smp_processor_id(), mm) == 0)
  148. return;
  149. page &= PAGE_MASK;
  150. pgdp = pgd_offset(mm, page);
  151. pudp = pud_offset(pgdp, page);
  152. pmdp = pmd_offset(pudp, page);
  153. ptep = pte_offset(pmdp, page);
  154. /*
  155. * If the page isn't marked valid, the page cannot possibly be
  156. * in the cache.
  157. */
  158. if (!(pte_val(*ptep) & _PAGE_PRESENT))
  159. return;
  160. /*
  161. * Doing flushes for another ASID than the current one is
  162. * too difficult since stupid R4k caches do a TLB translation
  163. * for every cache flush operation. So we do indexed flushes
  164. * in that case, which doesn't overly flush the cache too much.
  165. */
  166. if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID)) {
  167. if (cpu_has_dc_aliases || exec)
  168. tx39_blast_dcache_page(page);
  169. if (exec)
  170. tx39_blast_icache_page(page);
  171. return;
  172. }
  173. /*
  174. * Do indexed flush, too much work to get the (possible) TLB refills
  175. * to work correctly.
  176. */
  177. if (cpu_has_dc_aliases || exec)
  178. tx39_blast_dcache_page_indexed(page);
  179. if (exec)
  180. tx39_blast_icache_page_indexed(page);
  181. }
  182. static void local_tx39_flush_data_cache_page(void * addr)
  183. {
  184. tx39_blast_dcache_page((unsigned long)addr);
  185. }
  186. static void tx39_flush_data_cache_page(unsigned long addr)
  187. {
  188. tx39_blast_dcache_page(addr);
  189. }
  190. static void tx39_flush_icache_range(unsigned long start, unsigned long end)
  191. {
  192. if (end - start > dcache_size)
  193. tx39_blast_dcache();
  194. else
  195. protected_blast_dcache_range(start, end);
  196. if (end - start > icache_size)
  197. tx39_blast_icache();
  198. else {
  199. unsigned long flags, config;
  200. /* disable icache (set ICE#) */
  201. local_irq_save(flags);
  202. config = read_c0_conf();
  203. write_c0_conf(config & ~TX39_CONF_ICE);
  204. TX39_STOP_STREAMING();
  205. protected_blast_icache_range(start, end);
  206. write_c0_conf(config);
  207. local_irq_restore(flags);
  208. }
  209. }
  210. static void tx39_dma_cache_wback_inv(unsigned long addr, unsigned long size)
  211. {
  212. unsigned long end;
  213. if (((size | addr) & (PAGE_SIZE - 1)) == 0) {
  214. end = addr + size;
  215. do {
  216. tx39_blast_dcache_page(addr);
  217. addr += PAGE_SIZE;
  218. } while(addr != end);
  219. } else if (size > dcache_size) {
  220. tx39_blast_dcache();
  221. } else {
  222. blast_dcache_range(addr, addr + size);
  223. }
  224. }
  225. static void tx39_dma_cache_inv(unsigned long addr, unsigned long size)
  226. {
  227. unsigned long end;
  228. if (((size | addr) & (PAGE_SIZE - 1)) == 0) {
  229. end = addr + size;
  230. do {
  231. tx39_blast_dcache_page(addr);
  232. addr += PAGE_SIZE;
  233. } while(addr != end);
  234. } else if (size > dcache_size) {
  235. tx39_blast_dcache();
  236. } else {
  237. blast_inv_dcache_range(addr, addr + size);
  238. }
  239. }
  240. static void tx39_flush_cache_sigtramp(unsigned long addr)
  241. {
  242. unsigned long ic_lsize = current_cpu_data.icache.linesz;
  243. unsigned long dc_lsize = current_cpu_data.dcache.linesz;
  244. unsigned long config;
  245. unsigned long flags;
  246. protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
  247. /* disable icache (set ICE#) */
  248. local_irq_save(flags);
  249. config = read_c0_conf();
  250. write_c0_conf(config & ~TX39_CONF_ICE);
  251. TX39_STOP_STREAMING();
  252. protected_flush_icache_line(addr & ~(ic_lsize - 1));
  253. write_c0_conf(config);
  254. local_irq_restore(flags);
  255. }
  256. static __init void tx39_probe_cache(void)
  257. {
  258. unsigned long config;
  259. config = read_c0_conf();
  260. icache_size = 1 << (10 + ((config & TX39_CONF_ICS_MASK) >>
  261. TX39_CONF_ICS_SHIFT));
  262. dcache_size = 1 << (10 + ((config & TX39_CONF_DCS_MASK) >>
  263. TX39_CONF_DCS_SHIFT));
  264. current_cpu_data.icache.linesz = 16;
  265. switch (current_cpu_type()) {
  266. case CPU_TX3912:
  267. current_cpu_data.icache.ways = 1;
  268. current_cpu_data.dcache.ways = 1;
  269. current_cpu_data.dcache.linesz = 4;
  270. break;
  271. case CPU_TX3927:
  272. current_cpu_data.icache.ways = 2;
  273. current_cpu_data.dcache.ways = 2;
  274. current_cpu_data.dcache.linesz = 16;
  275. break;
  276. case CPU_TX3922:
  277. default:
  278. current_cpu_data.icache.ways = 1;
  279. current_cpu_data.dcache.ways = 1;
  280. current_cpu_data.dcache.linesz = 16;
  281. break;
  282. }
  283. }
  284. void __init tx39_cache_init(void)
  285. {
  286. extern void build_clear_page(void);
  287. extern void build_copy_page(void);
  288. unsigned long config;
  289. config = read_c0_conf();
  290. config &= ~TX39_CONF_WBON;
  291. write_c0_conf(config);
  292. tx39_probe_cache();
  293. switch (current_cpu_type()) {
  294. case CPU_TX3912:
  295. /* TX39/H core (writethru direct-map cache) */
  296. flush_cache_all = tx39h_flush_icache_all;
  297. __flush_cache_all = tx39h_flush_icache_all;
  298. flush_cache_mm = (void *) tx39h_flush_icache_all;
  299. flush_cache_range = (void *) tx39h_flush_icache_all;
  300. flush_cache_page = (void *) tx39h_flush_icache_all;
  301. flush_icache_range = (void *) tx39h_flush_icache_all;
  302. flush_cache_sigtramp = (void *) tx39h_flush_icache_all;
  303. local_flush_data_cache_page = (void *) tx39h_flush_icache_all;
  304. flush_data_cache_page = (void *) tx39h_flush_icache_all;
  305. _dma_cache_wback_inv = tx39h_dma_cache_wback_inv;
  306. shm_align_mask = PAGE_SIZE - 1;
  307. break;
  308. case CPU_TX3922:
  309. case CPU_TX3927:
  310. default:
  311. /* TX39/H2,H3 core (writeback 2way-set-associative cache) */
  312. r3k_have_wired_reg = 1;
  313. write_c0_wired(0); /* set 8 on reset... */
  314. /* board-dependent init code may set WBON */
  315. flush_cache_all = tx39_flush_cache_all;
  316. __flush_cache_all = tx39___flush_cache_all;
  317. flush_cache_mm = tx39_flush_cache_mm;
  318. flush_cache_range = tx39_flush_cache_range;
  319. flush_cache_page = tx39_flush_cache_page;
  320. flush_icache_range = tx39_flush_icache_range;
  321. flush_cache_sigtramp = tx39_flush_cache_sigtramp;
  322. local_flush_data_cache_page = local_tx39_flush_data_cache_page;
  323. flush_data_cache_page = tx39_flush_data_cache_page;
  324. _dma_cache_wback_inv = tx39_dma_cache_wback_inv;
  325. _dma_cache_wback = tx39_dma_cache_wback_inv;
  326. _dma_cache_inv = tx39_dma_cache_inv;
  327. shm_align_mask = max_t(unsigned long,
  328. (dcache_size / current_cpu_data.dcache.ways) - 1,
  329. PAGE_SIZE - 1);
  330. break;
  331. }
  332. current_cpu_data.icache.waysize = icache_size / current_cpu_data.icache.ways;
  333. current_cpu_data.dcache.waysize = dcache_size / current_cpu_data.dcache.ways;
  334. current_cpu_data.icache.sets =
  335. current_cpu_data.icache.waysize / current_cpu_data.icache.linesz;
  336. current_cpu_data.dcache.sets =
  337. current_cpu_data.dcache.waysize / current_cpu_data.dcache.linesz;
  338. if (current_cpu_data.dcache.waysize > PAGE_SIZE)
  339. current_cpu_data.dcache.flags |= MIPS_CACHE_ALIASES;
  340. current_cpu_data.icache.waybit = 0;
  341. current_cpu_data.dcache.waybit = 0;
  342. printk("Primary instruction cache %ldkB, linesize %d bytes\n",
  343. icache_size >> 10, current_cpu_data.icache.linesz);
  344. printk("Primary data cache %ldkB, linesize %d bytes\n",
  345. dcache_size >> 10, current_cpu_data.dcache.linesz);
  346. build_clear_page();
  347. build_copy_page();
  348. tx39h_flush_icache_all();
  349. }