setup.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1999,2001-2006 Silicon Graphics, Inc. All rights reserved.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/init.h>
  10. #include <linux/delay.h>
  11. #include <linux/kernel.h>
  12. #include <linux/kdev_t.h>
  13. #include <linux/string.h>
  14. #include <linux/screen_info.h>
  15. #include <linux/console.h>
  16. #include <linux/timex.h>
  17. #include <linux/sched.h>
  18. #include <linux/ioport.h>
  19. #include <linux/mm.h>
  20. #include <linux/serial.h>
  21. #include <linux/irq.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/mmzone.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/acpi.h>
  26. #include <linux/compiler.h>
  27. #include <linux/root_dev.h>
  28. #include <linux/nodemask.h>
  29. #include <linux/pm.h>
  30. #include <linux/efi.h>
  31. #include <asm/io.h>
  32. #include <asm/sal.h>
  33. #include <asm/machvec.h>
  34. #include <asm/system.h>
  35. #include <asm/processor.h>
  36. #include <asm/vga.h>
  37. #include <asm/sn/arch.h>
  38. #include <asm/sn/addrs.h>
  39. #include <asm/sn/pda.h>
  40. #include <asm/sn/nodepda.h>
  41. #include <asm/sn/sn_cpuid.h>
  42. #include <asm/sn/simulator.h>
  43. #include <asm/sn/leds.h>
  44. #include <asm/sn/bte.h>
  45. #include <asm/sn/shub_mmr.h>
  46. #include <asm/sn/clksupport.h>
  47. #include <asm/sn/sn_sal.h>
  48. #include <asm/sn/geo.h>
  49. #include <asm/sn/sn_feature_sets.h>
  50. #include "xtalk/xwidgetdev.h"
  51. #include "xtalk/hubdev.h"
  52. #include <asm/sn/klconfig.h>
  53. DEFINE_PER_CPU(struct pda_s, pda_percpu);
  54. #define MAX_PHYS_MEMORY (1UL << IA64_MAX_PHYS_BITS) /* Max physical address supported */
  55. extern void bte_init_node(nodepda_t *, cnodeid_t);
  56. extern void sn_timer_init(void);
  57. extern unsigned long last_time_offset;
  58. extern void (*ia64_mark_idle) (int);
  59. extern void snidle(int);
  60. extern unsigned long long (*ia64_printk_clock)(void);
  61. unsigned long sn_rtc_cycles_per_second;
  62. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  63. DEFINE_PER_CPU(struct sn_hub_info_s, __sn_hub_info);
  64. EXPORT_PER_CPU_SYMBOL(__sn_hub_info);
  65. DEFINE_PER_CPU(short, __sn_cnodeid_to_nasid[MAX_COMPACT_NODES]);
  66. EXPORT_PER_CPU_SYMBOL(__sn_cnodeid_to_nasid);
  67. DEFINE_PER_CPU(struct nodepda_s *, __sn_nodepda);
  68. EXPORT_PER_CPU_SYMBOL(__sn_nodepda);
  69. char sn_system_serial_number_string[128];
  70. EXPORT_SYMBOL(sn_system_serial_number_string);
  71. u64 sn_partition_serial_number;
  72. EXPORT_SYMBOL(sn_partition_serial_number);
  73. u8 sn_partition_id;
  74. EXPORT_SYMBOL(sn_partition_id);
  75. u8 sn_system_size;
  76. EXPORT_SYMBOL(sn_system_size);
  77. u8 sn_sharing_domain_size;
  78. EXPORT_SYMBOL(sn_sharing_domain_size);
  79. u8 sn_coherency_id;
  80. EXPORT_SYMBOL(sn_coherency_id);
  81. u8 sn_region_size;
  82. EXPORT_SYMBOL(sn_region_size);
  83. int sn_prom_type; /* 0=hardware, 1=medusa/realprom, 2=medusa/fakeprom */
  84. short physical_node_map[MAX_NUMALINK_NODES];
  85. static unsigned long sn_prom_features[MAX_PROM_FEATURE_SETS];
  86. EXPORT_SYMBOL(physical_node_map);
  87. int num_cnodes;
  88. static void sn_init_pdas(char **);
  89. static void build_cnode_tables(void);
  90. static nodepda_t *nodepdaindr[MAX_COMPACT_NODES];
  91. /*
  92. * The format of "screen_info" is strange, and due to early i386-setup
  93. * code. This is just enough to make the console code think we're on a
  94. * VGA color display.
  95. */
  96. struct screen_info sn_screen_info = {
  97. .orig_x = 0,
  98. .orig_y = 0,
  99. .orig_video_mode = 3,
  100. .orig_video_cols = 80,
  101. .orig_video_ega_bx = 3,
  102. .orig_video_lines = 25,
  103. .orig_video_isVGA = 1,
  104. .orig_video_points = 16
  105. };
  106. /*
  107. * This routine can only be used during init, since
  108. * smp_boot_data is an init data structure.
  109. * We have to use smp_boot_data.cpu_phys_id to find
  110. * the physical id of the processor because the normal
  111. * cpu_physical_id() relies on data structures that
  112. * may not be initialized yet.
  113. */
  114. static int __init pxm_to_nasid(int pxm)
  115. {
  116. int i;
  117. int nid;
  118. nid = pxm_to_node(pxm);
  119. for (i = 0; i < num_node_memblks; i++) {
  120. if (node_memblk[i].nid == nid) {
  121. return NASID_GET(node_memblk[i].start_paddr);
  122. }
  123. }
  124. return -1;
  125. }
  126. /**
  127. * early_sn_setup - early setup routine for SN platforms
  128. *
  129. * Sets up an initial console to aid debugging. Intended primarily
  130. * for bringup. See start_kernel() in init/main.c.
  131. */
  132. void __init early_sn_setup(void)
  133. {
  134. efi_system_table_t *efi_systab;
  135. efi_config_table_t *config_tables;
  136. struct ia64_sal_systab *sal_systab;
  137. struct ia64_sal_desc_entry_point *ep;
  138. char *p;
  139. int i, j;
  140. /*
  141. * Parse enough of the SAL tables to locate the SAL entry point. Since, console
  142. * IO on SN2 is done via SAL calls, early_printk won't work without this.
  143. *
  144. * This code duplicates some of the ACPI table parsing that is in efi.c & sal.c.
  145. * Any changes to those file may have to be made here as well.
  146. */
  147. efi_systab = (efi_system_table_t *) __va(ia64_boot_param->efi_systab);
  148. config_tables = __va(efi_systab->tables);
  149. for (i = 0; i < efi_systab->nr_tables; i++) {
  150. if (efi_guidcmp(config_tables[i].guid, SAL_SYSTEM_TABLE_GUID) ==
  151. 0) {
  152. sal_systab = __va(config_tables[i].table);
  153. p = (char *)(sal_systab + 1);
  154. for (j = 0; j < sal_systab->entry_count; j++) {
  155. if (*p == SAL_DESC_ENTRY_POINT) {
  156. ep = (struct ia64_sal_desc_entry_point
  157. *)p;
  158. ia64_sal_handler_init(__va
  159. (ep->sal_proc),
  160. __va(ep->gp));
  161. return;
  162. }
  163. p += SAL_DESC_SIZE(*p);
  164. }
  165. }
  166. }
  167. /* Uh-oh, SAL not available?? */
  168. printk(KERN_ERR "failed to find SAL entry point\n");
  169. }
  170. extern int platform_intr_list[];
  171. static int __cpuinitdata shub_1_1_found;
  172. /*
  173. * sn_check_for_wars
  174. *
  175. * Set flag for enabling shub specific wars
  176. */
  177. static inline int __init is_shub_1_1(int nasid)
  178. {
  179. unsigned long id;
  180. int rev;
  181. if (is_shub2())
  182. return 0;
  183. id = REMOTE_HUB_L(nasid, SH1_SHUB_ID);
  184. rev = (id & SH1_SHUB_ID_REVISION_MASK) >> SH1_SHUB_ID_REVISION_SHFT;
  185. return rev <= 2;
  186. }
  187. static void __init sn_check_for_wars(void)
  188. {
  189. int cnode;
  190. if (is_shub2()) {
  191. /* none yet */
  192. } else {
  193. for_each_online_node(cnode) {
  194. if (is_shub_1_1(cnodeid_to_nasid(cnode)))
  195. shub_1_1_found = 1;
  196. }
  197. }
  198. }
  199. /*
  200. * Scan the EFI PCDP table (if it exists) for an acceptable VGA console
  201. * output device. If one exists, pick it and set sn_legacy_{io,mem} to
  202. * reflect the bus offsets needed to address it.
  203. *
  204. * Since pcdp support in SN is not supported in the 2.4 kernel (or at least
  205. * the one lbs is based on) just declare the needed structs here.
  206. *
  207. * Reference spec http://www.dig64.org/specifications/DIG64_PCDPv20.pdf
  208. *
  209. * Returns 0 if no acceptable vga is found, !0 otherwise.
  210. *
  211. * Note: This stuff is duped here because Altix requires the PCDP to
  212. * locate a usable VGA device due to lack of proper ACPI support. Structures
  213. * could be used from drivers/firmware/pcdp.h, but it was decided that moving
  214. * this file to a more public location just for Altix use was undesireable.
  215. */
  216. struct hcdp_uart_desc {
  217. u8 pad[45];
  218. };
  219. struct pcdp {
  220. u8 signature[4]; /* should be 'HCDP' */
  221. u32 length;
  222. u8 rev; /* should be >=3 for pcdp, <3 for hcdp */
  223. u8 sum;
  224. u8 oem_id[6];
  225. u64 oem_tableid;
  226. u32 oem_rev;
  227. u32 creator_id;
  228. u32 creator_rev;
  229. u32 num_type0;
  230. struct hcdp_uart_desc uart[0]; /* num_type0 of these */
  231. /* pcdp descriptors follow */
  232. } __attribute__((packed));
  233. struct pcdp_device_desc {
  234. u8 type;
  235. u8 primary;
  236. u16 length;
  237. u16 index;
  238. /* interconnect specific structure follows */
  239. /* device specific structure follows that */
  240. } __attribute__((packed));
  241. struct pcdp_interface_pci {
  242. u8 type; /* 1 == pci */
  243. u8 reserved;
  244. u16 length;
  245. u8 segment;
  246. u8 bus;
  247. u8 dev;
  248. u8 fun;
  249. u16 devid;
  250. u16 vendid;
  251. u32 acpi_interrupt;
  252. u64 mmio_tra;
  253. u64 ioport_tra;
  254. u8 flags;
  255. u8 translation;
  256. } __attribute__((packed));
  257. struct pcdp_vga_device {
  258. u8 num_eas_desc;
  259. /* ACPI Extended Address Space Desc follows */
  260. } __attribute__((packed));
  261. /* from pcdp_device_desc.primary */
  262. #define PCDP_PRIMARY_CONSOLE 0x01
  263. /* from pcdp_device_desc.type */
  264. #define PCDP_CONSOLE_INOUT 0x0
  265. #define PCDP_CONSOLE_DEBUG 0x1
  266. #define PCDP_CONSOLE_OUT 0x2
  267. #define PCDP_CONSOLE_IN 0x3
  268. #define PCDP_CONSOLE_TYPE_VGA 0x8
  269. #define PCDP_CONSOLE_VGA (PCDP_CONSOLE_TYPE_VGA | PCDP_CONSOLE_OUT)
  270. /* from pcdp_interface_pci.type */
  271. #define PCDP_IF_PCI 1
  272. /* from pcdp_interface_pci.translation */
  273. #define PCDP_PCI_TRANS_IOPORT 0x02
  274. #define PCDP_PCI_TRANS_MMIO 0x01
  275. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  276. static void
  277. sn_scan_pcdp(void)
  278. {
  279. u8 *bp;
  280. struct pcdp *pcdp;
  281. struct pcdp_device_desc device;
  282. struct pcdp_interface_pci if_pci;
  283. extern struct efi efi;
  284. if (efi.hcdp == EFI_INVALID_TABLE_ADDR)
  285. return; /* no hcdp/pcdp table */
  286. pcdp = __va(efi.hcdp);
  287. if (pcdp->rev < 3)
  288. return; /* only support PCDP (rev >= 3) */
  289. for (bp = (u8 *)&pcdp->uart[pcdp->num_type0];
  290. bp < (u8 *)pcdp + pcdp->length;
  291. bp += device.length) {
  292. memcpy(&device, bp, sizeof(device));
  293. if (! (device.primary & PCDP_PRIMARY_CONSOLE))
  294. continue; /* not primary console */
  295. if (device.type != PCDP_CONSOLE_VGA)
  296. continue; /* not VGA descriptor */
  297. memcpy(&if_pci, bp+sizeof(device), sizeof(if_pci));
  298. if (if_pci.type != PCDP_IF_PCI)
  299. continue; /* not PCI interconnect */
  300. if (if_pci.translation & PCDP_PCI_TRANS_IOPORT)
  301. vga_console_iobase = if_pci.ioport_tra;
  302. if (if_pci.translation & PCDP_PCI_TRANS_MMIO)
  303. vga_console_membase =
  304. if_pci.mmio_tra | __IA64_UNCACHED_OFFSET;
  305. break; /* once we find the primary, we're done */
  306. }
  307. }
  308. #endif
  309. static unsigned long sn2_rtc_initial;
  310. static unsigned long long ia64_sn2_printk_clock(void)
  311. {
  312. unsigned long rtc_now = rtc_time();
  313. return (rtc_now - sn2_rtc_initial) *
  314. (1000000000 / sn_rtc_cycles_per_second);
  315. }
  316. /**
  317. * sn_setup - SN platform setup routine
  318. * @cmdline_p: kernel command line
  319. *
  320. * Handles platform setup for SN machines. This includes determining
  321. * the RTC frequency (via a SAL call), initializing secondary CPUs, and
  322. * setting up per-node data areas. The console is also initialized here.
  323. */
  324. void __init sn_setup(char **cmdline_p)
  325. {
  326. long status, ticks_per_sec, drift;
  327. u32 version = sn_sal_rev();
  328. extern void sn_cpu_init(void);
  329. sn2_rtc_initial = rtc_time();
  330. ia64_sn_plat_set_error_handling_features(); // obsolete
  331. ia64_sn_set_os_feature(OSF_MCA_SLV_TO_OS_INIT_SLV);
  332. ia64_sn_set_os_feature(OSF_FEAT_LOG_SBES);
  333. /*
  334. * Note: The calls to notify the PROM of ACPI and PCI Segment
  335. * support must be done prior to acpi_load_tables(), as
  336. * an ACPI capable PROM will rebuild the DSDT as result
  337. * of the call.
  338. */
  339. ia64_sn_set_os_feature(OSF_PCISEGMENT_ENABLE);
  340. ia64_sn_set_os_feature(OSF_ACPI_ENABLE);
  341. /* Load the new DSDT and SSDT tables into the global table list. */
  342. acpi_table_init();
  343. #if defined(CONFIG_VT) && defined(CONFIG_VGA_CONSOLE)
  344. /*
  345. * Handle SN vga console.
  346. *
  347. * SN systems do not have enough ACPI table information
  348. * being passed from prom to identify VGA adapters and the legacy
  349. * addresses to access them. Until that is done, SN systems rely
  350. * on the PCDP table to identify the primary VGA console if one
  351. * exists.
  352. *
  353. * However, kernel PCDP support is optional, and even if it is built
  354. * into the kernel, it will not be used if the boot cmdline contains
  355. * console= directives.
  356. *
  357. * So, to work around this mess, we duplicate some of the PCDP code
  358. * here so that the primary VGA console (as defined by PCDP) will
  359. * work on SN systems even if a different console (e.g. serial) is
  360. * selected on the boot line (or CONFIG_EFI_PCDP is off).
  361. */
  362. if (! vga_console_membase)
  363. sn_scan_pcdp();
  364. /*
  365. * Setup legacy IO space.
  366. * vga_console_iobase maps to PCI IO Space address 0 on the
  367. * bus containing the VGA console.
  368. */
  369. if (vga_console_iobase) {
  370. io_space[0].mmio_base =
  371. (unsigned long) ioremap(vga_console_iobase, 0);
  372. io_space[0].sparse = 0;
  373. }
  374. if (vga_console_membase) {
  375. /* usable vga ... make tty0 the preferred default console */
  376. if (!strstr(*cmdline_p, "console="))
  377. add_preferred_console("tty", 0, NULL);
  378. } else {
  379. printk(KERN_DEBUG "SGI: Disabling VGA console\n");
  380. if (!strstr(*cmdline_p, "console="))
  381. add_preferred_console("ttySG", 0, NULL);
  382. #ifdef CONFIG_DUMMY_CONSOLE
  383. conswitchp = &dummy_con;
  384. #else
  385. conswitchp = NULL;
  386. #endif /* CONFIG_DUMMY_CONSOLE */
  387. }
  388. #endif /* def(CONFIG_VT) && def(CONFIG_VGA_CONSOLE) */
  389. MAX_DMA_ADDRESS = PAGE_OFFSET + MAX_PHYS_MEMORY;
  390. /*
  391. * Build the tables for managing cnodes.
  392. */
  393. build_cnode_tables();
  394. status =
  395. ia64_sal_freq_base(SAL_FREQ_BASE_REALTIME_CLOCK, &ticks_per_sec,
  396. &drift);
  397. if (status != 0 || ticks_per_sec < 100000) {
  398. printk(KERN_WARNING
  399. "unable to determine platform RTC clock frequency, guessing.\n");
  400. /* PROM gives wrong value for clock freq. so guess */
  401. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  402. } else
  403. sn_rtc_cycles_per_second = ticks_per_sec;
  404. platform_intr_list[ACPI_INTERRUPT_CPEI] = IA64_CPE_VECTOR;
  405. ia64_printk_clock = ia64_sn2_printk_clock;
  406. printk("SGI SAL version %x.%02x\n", version >> 8, version & 0x00FF);
  407. /*
  408. * we set the default root device to /dev/hda
  409. * to make simulation easy
  410. */
  411. ROOT_DEV = Root_HDA1;
  412. /*
  413. * Create the PDAs and NODEPDAs for all the cpus.
  414. */
  415. sn_init_pdas(cmdline_p);
  416. ia64_mark_idle = &snidle;
  417. /*
  418. * For the bootcpu, we do this here. All other cpus will make the
  419. * call as part of cpu_init in slave cpu initialization.
  420. */
  421. sn_cpu_init();
  422. #ifdef CONFIG_SMP
  423. init_smp_config();
  424. #endif
  425. screen_info = sn_screen_info;
  426. sn_timer_init();
  427. /*
  428. * set pm_power_off to a SAL call to allow
  429. * sn machines to power off. The SAL call can be replaced
  430. * by an ACPI interface call when ACPI is fully implemented
  431. * for sn.
  432. */
  433. pm_power_off = ia64_sn_power_down;
  434. current->thread.flags |= IA64_THREAD_MIGRATION;
  435. }
  436. /**
  437. * sn_init_pdas - setup node data areas
  438. *
  439. * One time setup for Node Data Area. Called by sn_setup().
  440. */
  441. static void __init sn_init_pdas(char **cmdline_p)
  442. {
  443. cnodeid_t cnode;
  444. /*
  445. * Allocate & initalize the nodepda for each node.
  446. */
  447. for_each_online_node(cnode) {
  448. nodepdaindr[cnode] =
  449. alloc_bootmem_node(NODE_DATA(cnode), sizeof(nodepda_t));
  450. memset(nodepdaindr[cnode], 0, sizeof(nodepda_t));
  451. memset(nodepdaindr[cnode]->phys_cpuid, -1,
  452. sizeof(nodepdaindr[cnode]->phys_cpuid));
  453. spin_lock_init(&nodepdaindr[cnode]->ptc_lock);
  454. }
  455. /*
  456. * Allocate & initialize nodepda for TIOs. For now, put them on node 0.
  457. */
  458. for (cnode = num_online_nodes(); cnode < num_cnodes; cnode++) {
  459. nodepdaindr[cnode] =
  460. alloc_bootmem_node(NODE_DATA(0), sizeof(nodepda_t));
  461. memset(nodepdaindr[cnode], 0, sizeof(nodepda_t));
  462. }
  463. /*
  464. * Now copy the array of nodepda pointers to each nodepda.
  465. */
  466. for (cnode = 0; cnode < num_cnodes; cnode++)
  467. memcpy(nodepdaindr[cnode]->pernode_pdaindr, nodepdaindr,
  468. sizeof(nodepdaindr));
  469. /*
  470. * Set up IO related platform-dependent nodepda fields.
  471. * The following routine actually sets up the hubinfo struct
  472. * in nodepda.
  473. */
  474. for_each_online_node(cnode) {
  475. bte_init_node(nodepdaindr[cnode], cnode);
  476. }
  477. /*
  478. * Initialize the per node hubdev. This includes IO Nodes and
  479. * headless/memless nodes.
  480. */
  481. for (cnode = 0; cnode < num_cnodes; cnode++) {
  482. hubdev_init_node(nodepdaindr[cnode], cnode);
  483. }
  484. }
  485. /**
  486. * sn_cpu_init - initialize per-cpu data areas
  487. * @cpuid: cpuid of the caller
  488. *
  489. * Called during cpu initialization on each cpu as it starts.
  490. * Currently, initializes the per-cpu data area for SNIA.
  491. * Also sets up a few fields in the nodepda. Also known as
  492. * platform_cpu_init() by the ia64 machvec code.
  493. */
  494. void __cpuinit sn_cpu_init(void)
  495. {
  496. int cpuid;
  497. int cpuphyid;
  498. int nasid;
  499. int subnode;
  500. int slice;
  501. int cnode;
  502. int i;
  503. static int wars_have_been_checked, set_cpu0_number;
  504. cpuid = smp_processor_id();
  505. if (cpuid == 0 && IS_MEDUSA()) {
  506. if (ia64_sn_is_fake_prom())
  507. sn_prom_type = 2;
  508. else
  509. sn_prom_type = 1;
  510. printk(KERN_INFO "Running on medusa with %s PROM\n",
  511. (sn_prom_type == 1) ? "real" : "fake");
  512. }
  513. memset(pda, 0, sizeof(pda));
  514. if (ia64_sn_get_sn_info(0, &sn_hub_info->shub2,
  515. &sn_hub_info->nasid_bitmask,
  516. &sn_hub_info->nasid_shift,
  517. &sn_system_size, &sn_sharing_domain_size,
  518. &sn_partition_id, &sn_coherency_id,
  519. &sn_region_size))
  520. BUG();
  521. sn_hub_info->as_shift = sn_hub_info->nasid_shift - 2;
  522. /*
  523. * Don't check status. The SAL call is not supported on all PROMs
  524. * but a failure is harmless.
  525. * Architechtuallly, cpu_init is always called twice on cpu 0. We
  526. * should set cpu_number on cpu 0 once.
  527. */
  528. if (cpuid == 0) {
  529. if (!set_cpu0_number) {
  530. (void) ia64_sn_set_cpu_number(cpuid);
  531. set_cpu0_number = 1;
  532. }
  533. } else
  534. (void) ia64_sn_set_cpu_number(cpuid);
  535. /*
  536. * The boot cpu makes this call again after platform initialization is
  537. * complete.
  538. */
  539. if (nodepdaindr[0] == NULL)
  540. return;
  541. for (i = 0; i < MAX_PROM_FEATURE_SETS; i++)
  542. if (ia64_sn_get_prom_feature_set(i, &sn_prom_features[i]) != 0)
  543. break;
  544. cpuphyid = get_sapicid();
  545. if (ia64_sn_get_sapic_info(cpuphyid, &nasid, &subnode, &slice))
  546. BUG();
  547. for (i=0; i < MAX_NUMNODES; i++) {
  548. if (nodepdaindr[i]) {
  549. nodepdaindr[i]->phys_cpuid[cpuid].nasid = nasid;
  550. nodepdaindr[i]->phys_cpuid[cpuid].slice = slice;
  551. nodepdaindr[i]->phys_cpuid[cpuid].subnode = subnode;
  552. }
  553. }
  554. cnode = nasid_to_cnodeid(nasid);
  555. sn_nodepda = nodepdaindr[cnode];
  556. pda->led_address =
  557. (typeof(pda->led_address)) (LED0 + (slice << LED_CPU_SHIFT));
  558. pda->led_state = LED_ALWAYS_SET;
  559. pda->hb_count = HZ / 2;
  560. pda->hb_state = 0;
  561. pda->idle_flag = 0;
  562. if (cpuid != 0) {
  563. /* copy cpu 0's sn_cnodeid_to_nasid table to this cpu's */
  564. memcpy(sn_cnodeid_to_nasid,
  565. (&per_cpu(__sn_cnodeid_to_nasid, 0)),
  566. sizeof(__ia64_per_cpu_var(__sn_cnodeid_to_nasid)));
  567. }
  568. /*
  569. * Check for WARs.
  570. * Only needs to be done once, on BSP.
  571. * Has to be done after loop above, because it uses this cpu's
  572. * sn_cnodeid_to_nasid table which was just initialized if this
  573. * isn't cpu 0.
  574. * Has to be done before assignment below.
  575. */
  576. if (!wars_have_been_checked) {
  577. sn_check_for_wars();
  578. wars_have_been_checked = 1;
  579. }
  580. sn_hub_info->shub_1_1_found = shub_1_1_found;
  581. /*
  582. * Set up addresses of PIO/MEM write status registers.
  583. */
  584. {
  585. u64 pio1[] = {SH1_PIO_WRITE_STATUS_0, 0, SH1_PIO_WRITE_STATUS_1, 0};
  586. u64 pio2[] = {SH2_PIO_WRITE_STATUS_0, SH2_PIO_WRITE_STATUS_2,
  587. SH2_PIO_WRITE_STATUS_1, SH2_PIO_WRITE_STATUS_3};
  588. u64 *pio;
  589. pio = is_shub1() ? pio1 : pio2;
  590. pda->pio_write_status_addr =
  591. (volatile unsigned long *)GLOBAL_MMR_ADDR(nasid, pio[slice]);
  592. pda->pio_write_status_val = is_shub1() ? SH_PIO_WRITE_STATUS_PENDING_WRITE_COUNT_MASK : 0;
  593. }
  594. /*
  595. * WAR addresses for SHUB 1.x.
  596. */
  597. if (local_node_data->active_cpu_count++ == 0 && is_shub1()) {
  598. int buddy_nasid;
  599. buddy_nasid =
  600. cnodeid_to_nasid(numa_node_id() ==
  601. num_online_nodes() - 1 ? 0 : numa_node_id() + 1);
  602. pda->pio_shub_war_cam_addr =
  603. (volatile unsigned long *)GLOBAL_MMR_ADDR(nasid,
  604. SH1_PI_CAM_CONTROL);
  605. }
  606. }
  607. /*
  608. * Build tables for converting between NASIDs and cnodes.
  609. */
  610. static inline int __init board_needs_cnode(int type)
  611. {
  612. return (type == KLTYPE_SNIA || type == KLTYPE_TIO);
  613. }
  614. void __init build_cnode_tables(void)
  615. {
  616. int nasid;
  617. int node;
  618. lboard_t *brd;
  619. memset(physical_node_map, -1, sizeof(physical_node_map));
  620. memset(sn_cnodeid_to_nasid, -1,
  621. sizeof(__ia64_per_cpu_var(__sn_cnodeid_to_nasid)));
  622. /*
  623. * First populate the tables with C/M bricks. This ensures that
  624. * cnode == node for all C & M bricks.
  625. */
  626. for_each_online_node(node) {
  627. nasid = pxm_to_nasid(node_to_pxm(node));
  628. sn_cnodeid_to_nasid[node] = nasid;
  629. physical_node_map[nasid] = node;
  630. }
  631. /*
  632. * num_cnodes is total number of C/M/TIO bricks. Because of the 256 node
  633. * limit on the number of nodes, we can't use the generic node numbers
  634. * for this. Note that num_cnodes is incremented below as TIOs or
  635. * headless/memoryless nodes are discovered.
  636. */
  637. num_cnodes = num_online_nodes();
  638. /* fakeprom does not support klgraph */
  639. if (IS_RUNNING_ON_FAKE_PROM())
  640. return;
  641. /* Find TIOs & headless/memoryless nodes and add them to the tables */
  642. for_each_online_node(node) {
  643. kl_config_hdr_t *klgraph_header;
  644. nasid = cnodeid_to_nasid(node);
  645. klgraph_header = ia64_sn_get_klconfig_addr(nasid);
  646. if (klgraph_header == NULL)
  647. BUG();
  648. brd = NODE_OFFSET_TO_LBOARD(nasid, klgraph_header->ch_board_info);
  649. while (brd) {
  650. if (board_needs_cnode(brd->brd_type) && physical_node_map[brd->brd_nasid] < 0) {
  651. sn_cnodeid_to_nasid[num_cnodes] = brd->brd_nasid;
  652. physical_node_map[brd->brd_nasid] = num_cnodes++;
  653. }
  654. brd = find_lboard_next(brd);
  655. }
  656. }
  657. }
  658. int
  659. nasid_slice_to_cpuid(int nasid, int slice)
  660. {
  661. long cpu;
  662. for (cpu = 0; cpu < NR_CPUS; cpu++)
  663. if (cpuid_to_nasid(cpu) == nasid &&
  664. cpuid_to_slice(cpu) == slice)
  665. return cpu;
  666. return -1;
  667. }
  668. int sn_prom_feature_available(int id)
  669. {
  670. if (id >= BITS_PER_LONG * MAX_PROM_FEATURE_SETS)
  671. return 0;
  672. return test_bit(id, sn_prom_features);
  673. }
  674. void
  675. sn_kernel_launch_event(void)
  676. {
  677. /* ignore status until we understand possible failure, if any*/
  678. if (ia64_sn_kernel_launch_event())
  679. printk(KERN_ERR "KEXEC is not supported in this PROM, Please update the PROM.\n");
  680. }
  681. EXPORT_SYMBOL(sn_prom_feature_available);