smpboot.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933
  1. /*
  2. * SMP boot-related support
  3. *
  4. * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Copyright (C) 2001, 2004-2005 Intel Corp
  7. * Rohit Seth <rohit.seth@intel.com>
  8. * Suresh Siddha <suresh.b.siddha@intel.com>
  9. * Gordon Jin <gordon.jin@intel.com>
  10. * Ashok Raj <ashok.raj@intel.com>
  11. *
  12. * 01/05/16 Rohit Seth <rohit.seth@intel.com> Moved SMP booting functions from smp.c to here.
  13. * 01/04/27 David Mosberger <davidm@hpl.hp.com> Added ITC synching code.
  14. * 02/07/31 David Mosberger <davidm@hpl.hp.com> Switch over to hotplug-CPU boot-sequence.
  15. * smp_boot_cpus()/smp_commence() is replaced by
  16. * smp_prepare_cpus()/__cpu_up()/smp_cpus_done().
  17. * 04/06/21 Ashok Raj <ashok.raj@intel.com> Added CPU Hotplug Support
  18. * 04/12/26 Jin Gordon <gordon.jin@intel.com>
  19. * 04/12/26 Rohit Seth <rohit.seth@intel.com>
  20. * Add multi-threading and multi-core detection
  21. * 05/01/30 Suresh Siddha <suresh.b.siddha@intel.com>
  22. * Setup cpu_sibling_map and cpu_core_map
  23. */
  24. #include <linux/module.h>
  25. #include <linux/acpi.h>
  26. #include <linux/bootmem.h>
  27. #include <linux/cpu.h>
  28. #include <linux/delay.h>
  29. #include <linux/init.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/irq.h>
  32. #include <linux/kernel.h>
  33. #include <linux/kernel_stat.h>
  34. #include <linux/mm.h>
  35. #include <linux/notifier.h>
  36. #include <linux/smp.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/efi.h>
  39. #include <linux/percpu.h>
  40. #include <linux/bitops.h>
  41. #include <asm/atomic.h>
  42. #include <asm/cache.h>
  43. #include <asm/current.h>
  44. #include <asm/delay.h>
  45. #include <asm/ia32.h>
  46. #include <asm/io.h>
  47. #include <asm/irq.h>
  48. #include <asm/machvec.h>
  49. #include <asm/mca.h>
  50. #include <asm/page.h>
  51. #include <asm/pgalloc.h>
  52. #include <asm/pgtable.h>
  53. #include <asm/processor.h>
  54. #include <asm/ptrace.h>
  55. #include <asm/sal.h>
  56. #include <asm/system.h>
  57. #include <asm/tlbflush.h>
  58. #include <asm/unistd.h>
  59. #include <asm/sn/arch.h>
  60. #define SMP_DEBUG 0
  61. #if SMP_DEBUG
  62. #define Dprintk(x...) printk(x)
  63. #else
  64. #define Dprintk(x...)
  65. #endif
  66. #ifdef CONFIG_HOTPLUG_CPU
  67. #ifdef CONFIG_PERMIT_BSP_REMOVE
  68. #define bsp_remove_ok 1
  69. #else
  70. #define bsp_remove_ok 0
  71. #endif
  72. /*
  73. * Store all idle threads, this can be reused instead of creating
  74. * a new thread. Also avoids complicated thread destroy functionality
  75. * for idle threads.
  76. */
  77. struct task_struct *idle_thread_array[NR_CPUS];
  78. /*
  79. * Global array allocated for NR_CPUS at boot time
  80. */
  81. struct sal_to_os_boot sal_boot_rendez_state[NR_CPUS];
  82. /*
  83. * start_ap in head.S uses this to store current booting cpu
  84. * info.
  85. */
  86. struct sal_to_os_boot *sal_state_for_booting_cpu = &sal_boot_rendez_state[0];
  87. #define set_brendez_area(x) (sal_state_for_booting_cpu = &sal_boot_rendez_state[(x)]);
  88. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  89. #define set_idle_for_cpu(x,p) (idle_thread_array[(x)] = (p))
  90. #else
  91. #define get_idle_for_cpu(x) (NULL)
  92. #define set_idle_for_cpu(x,p)
  93. #define set_brendez_area(x)
  94. #endif
  95. /*
  96. * ITC synchronization related stuff:
  97. */
  98. #define MASTER (0)
  99. #define SLAVE (SMP_CACHE_BYTES/8)
  100. #define NUM_ROUNDS 64 /* magic value */
  101. #define NUM_ITERS 5 /* likewise */
  102. static DEFINE_SPINLOCK(itc_sync_lock);
  103. static volatile unsigned long go[SLAVE + 1];
  104. #define DEBUG_ITC_SYNC 0
  105. extern void __devinit calibrate_delay (void);
  106. extern void start_ap (void);
  107. extern unsigned long ia64_iobase;
  108. struct task_struct *task_for_booting_cpu;
  109. /*
  110. * State for each CPU
  111. */
  112. DEFINE_PER_CPU(int, cpu_state);
  113. /* Bitmasks of currently online, and possible CPUs */
  114. cpumask_t cpu_online_map;
  115. EXPORT_SYMBOL(cpu_online_map);
  116. cpumask_t cpu_possible_map = CPU_MASK_NONE;
  117. EXPORT_SYMBOL(cpu_possible_map);
  118. cpumask_t cpu_core_map[NR_CPUS] __cacheline_aligned;
  119. DEFINE_PER_CPU_SHARED_ALIGNED(cpumask_t, cpu_sibling_map);
  120. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  121. int smp_num_siblings = 1;
  122. int smp_num_cpucores = 1;
  123. /* which logical CPU number maps to which CPU (physical APIC ID) */
  124. volatile int ia64_cpu_to_sapicid[NR_CPUS];
  125. EXPORT_SYMBOL(ia64_cpu_to_sapicid);
  126. static volatile cpumask_t cpu_callin_map;
  127. struct smp_boot_data smp_boot_data __initdata;
  128. unsigned long ap_wakeup_vector = -1; /* External Int use to wakeup APs */
  129. char __initdata no_int_routing;
  130. unsigned char smp_int_redirect; /* are INT and IPI redirectable by the chipset? */
  131. #ifdef CONFIG_FORCE_CPEI_RETARGET
  132. #define CPEI_OVERRIDE_DEFAULT (1)
  133. #else
  134. #define CPEI_OVERRIDE_DEFAULT (0)
  135. #endif
  136. unsigned int force_cpei_retarget = CPEI_OVERRIDE_DEFAULT;
  137. static int __init
  138. cmdl_force_cpei(char *str)
  139. {
  140. int value=0;
  141. get_option (&str, &value);
  142. force_cpei_retarget = value;
  143. return 1;
  144. }
  145. __setup("force_cpei=", cmdl_force_cpei);
  146. static int __init
  147. nointroute (char *str)
  148. {
  149. no_int_routing = 1;
  150. printk ("no_int_routing on\n");
  151. return 1;
  152. }
  153. __setup("nointroute", nointroute);
  154. static void fix_b0_for_bsp(void)
  155. {
  156. #ifdef CONFIG_HOTPLUG_CPU
  157. int cpuid;
  158. static int fix_bsp_b0 = 1;
  159. cpuid = smp_processor_id();
  160. /*
  161. * Cache the b0 value on the first AP that comes up
  162. */
  163. if (!(fix_bsp_b0 && cpuid))
  164. return;
  165. sal_boot_rendez_state[0].br[0] = sal_boot_rendez_state[cpuid].br[0];
  166. printk ("Fixed BSP b0 value from CPU %d\n", cpuid);
  167. fix_bsp_b0 = 0;
  168. #endif
  169. }
  170. void
  171. sync_master (void *arg)
  172. {
  173. unsigned long flags, i;
  174. go[MASTER] = 0;
  175. local_irq_save(flags);
  176. {
  177. for (i = 0; i < NUM_ROUNDS*NUM_ITERS; ++i) {
  178. while (!go[MASTER])
  179. cpu_relax();
  180. go[MASTER] = 0;
  181. go[SLAVE] = ia64_get_itc();
  182. }
  183. }
  184. local_irq_restore(flags);
  185. }
  186. /*
  187. * Return the number of cycles by which our itc differs from the itc on the master
  188. * (time-keeper) CPU. A positive number indicates our itc is ahead of the master,
  189. * negative that it is behind.
  190. */
  191. static inline long
  192. get_delta (long *rt, long *master)
  193. {
  194. unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
  195. unsigned long tcenter, t0, t1, tm;
  196. long i;
  197. for (i = 0; i < NUM_ITERS; ++i) {
  198. t0 = ia64_get_itc();
  199. go[MASTER] = 1;
  200. while (!(tm = go[SLAVE]))
  201. cpu_relax();
  202. go[SLAVE] = 0;
  203. t1 = ia64_get_itc();
  204. if (t1 - t0 < best_t1 - best_t0)
  205. best_t0 = t0, best_t1 = t1, best_tm = tm;
  206. }
  207. *rt = best_t1 - best_t0;
  208. *master = best_tm - best_t0;
  209. /* average best_t0 and best_t1 without overflow: */
  210. tcenter = (best_t0/2 + best_t1/2);
  211. if (best_t0 % 2 + best_t1 % 2 == 2)
  212. ++tcenter;
  213. return tcenter - best_tm;
  214. }
  215. /*
  216. * Synchronize ar.itc of the current (slave) CPU with the ar.itc of the MASTER CPU
  217. * (normally the time-keeper CPU). We use a closed loop to eliminate the possibility of
  218. * unaccounted-for errors (such as getting a machine check in the middle of a calibration
  219. * step). The basic idea is for the slave to ask the master what itc value it has and to
  220. * read its own itc before and after the master responds. Each iteration gives us three
  221. * timestamps:
  222. *
  223. * slave master
  224. *
  225. * t0 ---\
  226. * ---\
  227. * --->
  228. * tm
  229. * /---
  230. * /---
  231. * t1 <---
  232. *
  233. *
  234. * The goal is to adjust the slave's ar.itc such that tm falls exactly half-way between t0
  235. * and t1. If we achieve this, the clocks are synchronized provided the interconnect
  236. * between the slave and the master is symmetric. Even if the interconnect were
  237. * asymmetric, we would still know that the synchronization error is smaller than the
  238. * roundtrip latency (t0 - t1).
  239. *
  240. * When the interconnect is quiet and symmetric, this lets us synchronize the itc to
  241. * within one or two cycles. However, we can only *guarantee* that the synchronization is
  242. * accurate to within a round-trip time, which is typically in the range of several
  243. * hundred cycles (e.g., ~500 cycles). In practice, this means that the itc's are usually
  244. * almost perfectly synchronized, but we shouldn't assume that the accuracy is much better
  245. * than half a micro second or so.
  246. */
  247. void
  248. ia64_sync_itc (unsigned int master)
  249. {
  250. long i, delta, adj, adjust_latency = 0, done = 0;
  251. unsigned long flags, rt, master_time_stamp, bound;
  252. #if DEBUG_ITC_SYNC
  253. struct {
  254. long rt; /* roundtrip time */
  255. long master; /* master's timestamp */
  256. long diff; /* difference between midpoint and master's timestamp */
  257. long lat; /* estimate of itc adjustment latency */
  258. } t[NUM_ROUNDS];
  259. #endif
  260. /*
  261. * Make sure local timer ticks are disabled while we sync. If
  262. * they were enabled, we'd have to worry about nasty issues
  263. * like setting the ITC ahead of (or a long time before) the
  264. * next scheduled tick.
  265. */
  266. BUG_ON((ia64_get_itv() & (1 << 16)) == 0);
  267. go[MASTER] = 1;
  268. if (smp_call_function_single(master, sync_master, NULL, 1, 0) < 0) {
  269. printk(KERN_ERR "sync_itc: failed to get attention of CPU %u!\n", master);
  270. return;
  271. }
  272. while (go[MASTER])
  273. cpu_relax(); /* wait for master to be ready */
  274. spin_lock_irqsave(&itc_sync_lock, flags);
  275. {
  276. for (i = 0; i < NUM_ROUNDS; ++i) {
  277. delta = get_delta(&rt, &master_time_stamp);
  278. if (delta == 0) {
  279. done = 1; /* let's lock on to this... */
  280. bound = rt;
  281. }
  282. if (!done) {
  283. if (i > 0) {
  284. adjust_latency += -delta;
  285. adj = -delta + adjust_latency/4;
  286. } else
  287. adj = -delta;
  288. ia64_set_itc(ia64_get_itc() + adj);
  289. }
  290. #if DEBUG_ITC_SYNC
  291. t[i].rt = rt;
  292. t[i].master = master_time_stamp;
  293. t[i].diff = delta;
  294. t[i].lat = adjust_latency/4;
  295. #endif
  296. }
  297. }
  298. spin_unlock_irqrestore(&itc_sync_lock, flags);
  299. #if DEBUG_ITC_SYNC
  300. for (i = 0; i < NUM_ROUNDS; ++i)
  301. printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
  302. t[i].rt, t[i].master, t[i].diff, t[i].lat);
  303. #endif
  304. printk(KERN_INFO "CPU %d: synchronized ITC with CPU %u (last diff %ld cycles, "
  305. "maxerr %lu cycles)\n", smp_processor_id(), master, delta, rt);
  306. }
  307. /*
  308. * Ideally sets up per-cpu profiling hooks. Doesn't do much now...
  309. */
  310. static inline void __devinit
  311. smp_setup_percpu_timer (void)
  312. {
  313. }
  314. static void __cpuinit
  315. smp_callin (void)
  316. {
  317. int cpuid, phys_id, itc_master;
  318. struct cpuinfo_ia64 *last_cpuinfo, *this_cpuinfo;
  319. extern void ia64_init_itm(void);
  320. extern volatile int time_keeper_id;
  321. #ifdef CONFIG_PERFMON
  322. extern void pfm_init_percpu(void);
  323. #endif
  324. cpuid = smp_processor_id();
  325. phys_id = hard_smp_processor_id();
  326. itc_master = time_keeper_id;
  327. if (cpu_online(cpuid)) {
  328. printk(KERN_ERR "huh, phys CPU#0x%x, CPU#0x%x already present??\n",
  329. phys_id, cpuid);
  330. BUG();
  331. }
  332. fix_b0_for_bsp();
  333. lock_ipi_calllock();
  334. spin_lock(&vector_lock);
  335. /* Setup the per cpu irq handling data structures */
  336. __setup_vector_irq(cpuid);
  337. cpu_set(cpuid, cpu_online_map);
  338. unlock_ipi_calllock();
  339. per_cpu(cpu_state, cpuid) = CPU_ONLINE;
  340. spin_unlock(&vector_lock);
  341. smp_setup_percpu_timer();
  342. ia64_mca_cmc_vector_setup(); /* Setup vector on AP */
  343. #ifdef CONFIG_PERFMON
  344. pfm_init_percpu();
  345. #endif
  346. local_irq_enable();
  347. if (!(sal_platform_features & IA64_SAL_PLATFORM_FEATURE_ITC_DRIFT)) {
  348. /*
  349. * Synchronize the ITC with the BP. Need to do this after irqs are
  350. * enabled because ia64_sync_itc() calls smp_call_function_single(), which
  351. * calls spin_unlock_bh(), which calls spin_unlock_bh(), which calls
  352. * local_bh_enable(), which bugs out if irqs are not enabled...
  353. */
  354. Dprintk("Going to syncup ITC with ITC Master.\n");
  355. ia64_sync_itc(itc_master);
  356. }
  357. /*
  358. * Get our bogomips.
  359. */
  360. ia64_init_itm();
  361. /*
  362. * Delay calibration can be skipped if new processor is identical to the
  363. * previous processor.
  364. */
  365. last_cpuinfo = cpu_data(cpuid - 1);
  366. this_cpuinfo = local_cpu_data;
  367. if (last_cpuinfo->itc_freq != this_cpuinfo->itc_freq ||
  368. last_cpuinfo->proc_freq != this_cpuinfo->proc_freq ||
  369. last_cpuinfo->features != this_cpuinfo->features ||
  370. last_cpuinfo->revision != this_cpuinfo->revision ||
  371. last_cpuinfo->family != this_cpuinfo->family ||
  372. last_cpuinfo->archrev != this_cpuinfo->archrev ||
  373. last_cpuinfo->model != this_cpuinfo->model)
  374. calibrate_delay();
  375. local_cpu_data->loops_per_jiffy = loops_per_jiffy;
  376. #ifdef CONFIG_IA32_SUPPORT
  377. ia32_gdt_init();
  378. #endif
  379. /*
  380. * Allow the master to continue.
  381. */
  382. cpu_set(cpuid, cpu_callin_map);
  383. Dprintk("Stack on CPU %d at about %p\n",cpuid, &cpuid);
  384. }
  385. /*
  386. * Activate a secondary processor. head.S calls this.
  387. */
  388. int __cpuinit
  389. start_secondary (void *unused)
  390. {
  391. /* Early console may use I/O ports */
  392. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  393. Dprintk("start_secondary: starting CPU 0x%x\n", hard_smp_processor_id());
  394. efi_map_pal_code();
  395. cpu_init();
  396. preempt_disable();
  397. smp_callin();
  398. cpu_idle();
  399. return 0;
  400. }
  401. struct pt_regs * __devinit idle_regs(struct pt_regs *regs)
  402. {
  403. return NULL;
  404. }
  405. struct create_idle {
  406. struct work_struct work;
  407. struct task_struct *idle;
  408. struct completion done;
  409. int cpu;
  410. };
  411. void __cpuinit
  412. do_fork_idle(struct work_struct *work)
  413. {
  414. struct create_idle *c_idle =
  415. container_of(work, struct create_idle, work);
  416. c_idle->idle = fork_idle(c_idle->cpu);
  417. complete(&c_idle->done);
  418. }
  419. static int __cpuinit
  420. do_boot_cpu (int sapicid, int cpu)
  421. {
  422. int timeout;
  423. struct create_idle c_idle = {
  424. .work = __WORK_INITIALIZER(c_idle.work, do_fork_idle),
  425. .cpu = cpu,
  426. .done = COMPLETION_INITIALIZER(c_idle.done),
  427. };
  428. c_idle.idle = get_idle_for_cpu(cpu);
  429. if (c_idle.idle) {
  430. init_idle(c_idle.idle, cpu);
  431. goto do_rest;
  432. }
  433. /*
  434. * We can't use kernel_thread since we must avoid to reschedule the child.
  435. */
  436. if (!keventd_up() || current_is_keventd())
  437. c_idle.work.func(&c_idle.work);
  438. else {
  439. schedule_work(&c_idle.work);
  440. wait_for_completion(&c_idle.done);
  441. }
  442. if (IS_ERR(c_idle.idle))
  443. panic("failed fork for CPU %d", cpu);
  444. set_idle_for_cpu(cpu, c_idle.idle);
  445. do_rest:
  446. task_for_booting_cpu = c_idle.idle;
  447. Dprintk("Sending wakeup vector %lu to AP 0x%x/0x%x.\n", ap_wakeup_vector, cpu, sapicid);
  448. set_brendez_area(cpu);
  449. platform_send_ipi(cpu, ap_wakeup_vector, IA64_IPI_DM_INT, 0);
  450. /*
  451. * Wait 10s total for the AP to start
  452. */
  453. Dprintk("Waiting on callin_map ...");
  454. for (timeout = 0; timeout < 100000; timeout++) {
  455. if (cpu_isset(cpu, cpu_callin_map))
  456. break; /* It has booted */
  457. udelay(100);
  458. }
  459. Dprintk("\n");
  460. if (!cpu_isset(cpu, cpu_callin_map)) {
  461. printk(KERN_ERR "Processor 0x%x/0x%x is stuck.\n", cpu, sapicid);
  462. ia64_cpu_to_sapicid[cpu] = -1;
  463. cpu_clear(cpu, cpu_online_map); /* was set in smp_callin() */
  464. return -EINVAL;
  465. }
  466. return 0;
  467. }
  468. static int __init
  469. decay (char *str)
  470. {
  471. int ticks;
  472. get_option (&str, &ticks);
  473. return 1;
  474. }
  475. __setup("decay=", decay);
  476. /*
  477. * Initialize the logical CPU number to SAPICID mapping
  478. */
  479. void __init
  480. smp_build_cpu_map (void)
  481. {
  482. int sapicid, cpu, i;
  483. int boot_cpu_id = hard_smp_processor_id();
  484. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  485. ia64_cpu_to_sapicid[cpu] = -1;
  486. }
  487. ia64_cpu_to_sapicid[0] = boot_cpu_id;
  488. cpus_clear(cpu_present_map);
  489. cpu_set(0, cpu_present_map);
  490. cpu_set(0, cpu_possible_map);
  491. for (cpu = 1, i = 0; i < smp_boot_data.cpu_count; i++) {
  492. sapicid = smp_boot_data.cpu_phys_id[i];
  493. if (sapicid == boot_cpu_id)
  494. continue;
  495. cpu_set(cpu, cpu_present_map);
  496. cpu_set(cpu, cpu_possible_map);
  497. ia64_cpu_to_sapicid[cpu] = sapicid;
  498. cpu++;
  499. }
  500. }
  501. /*
  502. * Cycle through the APs sending Wakeup IPIs to boot each.
  503. */
  504. void __init
  505. smp_prepare_cpus (unsigned int max_cpus)
  506. {
  507. int boot_cpu_id = hard_smp_processor_id();
  508. /*
  509. * Initialize the per-CPU profiling counter/multiplier
  510. */
  511. smp_setup_percpu_timer();
  512. /*
  513. * We have the boot CPU online for sure.
  514. */
  515. cpu_set(0, cpu_online_map);
  516. cpu_set(0, cpu_callin_map);
  517. local_cpu_data->loops_per_jiffy = loops_per_jiffy;
  518. ia64_cpu_to_sapicid[0] = boot_cpu_id;
  519. printk(KERN_INFO "Boot processor id 0x%x/0x%x\n", 0, boot_cpu_id);
  520. current_thread_info()->cpu = 0;
  521. /*
  522. * If SMP should be disabled, then really disable it!
  523. */
  524. if (!max_cpus) {
  525. printk(KERN_INFO "SMP mode deactivated.\n");
  526. cpus_clear(cpu_online_map);
  527. cpus_clear(cpu_present_map);
  528. cpus_clear(cpu_possible_map);
  529. cpu_set(0, cpu_online_map);
  530. cpu_set(0, cpu_present_map);
  531. cpu_set(0, cpu_possible_map);
  532. return;
  533. }
  534. }
  535. void __devinit smp_prepare_boot_cpu(void)
  536. {
  537. cpu_set(smp_processor_id(), cpu_online_map);
  538. cpu_set(smp_processor_id(), cpu_callin_map);
  539. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  540. }
  541. #ifdef CONFIG_HOTPLUG_CPU
  542. static inline void
  543. clear_cpu_sibling_map(int cpu)
  544. {
  545. int i;
  546. for_each_cpu_mask(i, per_cpu(cpu_sibling_map, cpu))
  547. cpu_clear(cpu, per_cpu(cpu_sibling_map, i));
  548. for_each_cpu_mask(i, cpu_core_map[cpu])
  549. cpu_clear(cpu, cpu_core_map[i]);
  550. per_cpu(cpu_sibling_map, cpu) = cpu_core_map[cpu] = CPU_MASK_NONE;
  551. }
  552. static void
  553. remove_siblinginfo(int cpu)
  554. {
  555. int last = 0;
  556. if (cpu_data(cpu)->threads_per_core == 1 &&
  557. cpu_data(cpu)->cores_per_socket == 1) {
  558. cpu_clear(cpu, cpu_core_map[cpu]);
  559. cpu_clear(cpu, per_cpu(cpu_sibling_map, cpu));
  560. return;
  561. }
  562. last = (cpus_weight(cpu_core_map[cpu]) == 1 ? 1 : 0);
  563. /* remove it from all sibling map's */
  564. clear_cpu_sibling_map(cpu);
  565. }
  566. extern void fixup_irqs(void);
  567. int migrate_platform_irqs(unsigned int cpu)
  568. {
  569. int new_cpei_cpu;
  570. irq_desc_t *desc = NULL;
  571. cpumask_t mask;
  572. int retval = 0;
  573. /*
  574. * dont permit CPEI target to removed.
  575. */
  576. if (cpe_vector > 0 && is_cpu_cpei_target(cpu)) {
  577. printk ("CPU (%d) is CPEI Target\n", cpu);
  578. if (can_cpei_retarget()) {
  579. /*
  580. * Now re-target the CPEI to a different processor
  581. */
  582. new_cpei_cpu = any_online_cpu(cpu_online_map);
  583. mask = cpumask_of_cpu(new_cpei_cpu);
  584. set_cpei_target_cpu(new_cpei_cpu);
  585. desc = irq_desc + ia64_cpe_irq;
  586. /*
  587. * Switch for now, immediately, we need to do fake intr
  588. * as other interrupts, but need to study CPEI behaviour with
  589. * polling before making changes.
  590. */
  591. if (desc) {
  592. desc->chip->disable(ia64_cpe_irq);
  593. desc->chip->set_affinity(ia64_cpe_irq, mask);
  594. desc->chip->enable(ia64_cpe_irq);
  595. printk ("Re-targetting CPEI to cpu %d\n", new_cpei_cpu);
  596. }
  597. }
  598. if (!desc) {
  599. printk ("Unable to retarget CPEI, offline cpu [%d] failed\n", cpu);
  600. retval = -EBUSY;
  601. }
  602. }
  603. return retval;
  604. }
  605. /* must be called with cpucontrol mutex held */
  606. int __cpu_disable(void)
  607. {
  608. int cpu = smp_processor_id();
  609. /*
  610. * dont permit boot processor for now
  611. */
  612. if (cpu == 0 && !bsp_remove_ok) {
  613. printk ("Your platform does not support removal of BSP\n");
  614. return (-EBUSY);
  615. }
  616. if (ia64_platform_is("sn2")) {
  617. if (!sn_cpu_disable_allowed(cpu))
  618. return -EBUSY;
  619. }
  620. cpu_clear(cpu, cpu_online_map);
  621. if (migrate_platform_irqs(cpu)) {
  622. cpu_set(cpu, cpu_online_map);
  623. return (-EBUSY);
  624. }
  625. remove_siblinginfo(cpu);
  626. cpu_clear(cpu, cpu_online_map);
  627. fixup_irqs();
  628. local_flush_tlb_all();
  629. cpu_clear(cpu, cpu_callin_map);
  630. return 0;
  631. }
  632. void __cpu_die(unsigned int cpu)
  633. {
  634. unsigned int i;
  635. for (i = 0; i < 100; i++) {
  636. /* They ack this in play_dead by setting CPU_DEAD */
  637. if (per_cpu(cpu_state, cpu) == CPU_DEAD)
  638. {
  639. printk ("CPU %d is now offline\n", cpu);
  640. return;
  641. }
  642. msleep(100);
  643. }
  644. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  645. }
  646. #else /* !CONFIG_HOTPLUG_CPU */
  647. int __cpu_disable(void)
  648. {
  649. return -ENOSYS;
  650. }
  651. void __cpu_die(unsigned int cpu)
  652. {
  653. /* We said "no" in __cpu_disable */
  654. BUG();
  655. }
  656. #endif /* CONFIG_HOTPLUG_CPU */
  657. void
  658. smp_cpus_done (unsigned int dummy)
  659. {
  660. int cpu;
  661. unsigned long bogosum = 0;
  662. /*
  663. * Allow the user to impress friends.
  664. */
  665. for_each_online_cpu(cpu) {
  666. bogosum += cpu_data(cpu)->loops_per_jiffy;
  667. }
  668. printk(KERN_INFO "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  669. (int)num_online_cpus(), bogosum/(500000/HZ), (bogosum/(5000/HZ))%100);
  670. }
  671. static inline void __devinit
  672. set_cpu_sibling_map(int cpu)
  673. {
  674. int i;
  675. for_each_online_cpu(i) {
  676. if ((cpu_data(cpu)->socket_id == cpu_data(i)->socket_id)) {
  677. cpu_set(i, cpu_core_map[cpu]);
  678. cpu_set(cpu, cpu_core_map[i]);
  679. if (cpu_data(cpu)->core_id == cpu_data(i)->core_id) {
  680. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  681. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  682. }
  683. }
  684. }
  685. }
  686. int __cpuinit
  687. __cpu_up (unsigned int cpu)
  688. {
  689. int ret;
  690. int sapicid;
  691. sapicid = ia64_cpu_to_sapicid[cpu];
  692. if (sapicid == -1)
  693. return -EINVAL;
  694. /*
  695. * Already booted cpu? not valid anymore since we dont
  696. * do idle loop tightspin anymore.
  697. */
  698. if (cpu_isset(cpu, cpu_callin_map))
  699. return -EINVAL;
  700. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  701. /* Processor goes to start_secondary(), sets online flag */
  702. ret = do_boot_cpu(sapicid, cpu);
  703. if (ret < 0)
  704. return ret;
  705. if (cpu_data(cpu)->threads_per_core == 1 &&
  706. cpu_data(cpu)->cores_per_socket == 1) {
  707. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  708. cpu_set(cpu, cpu_core_map[cpu]);
  709. return 0;
  710. }
  711. set_cpu_sibling_map(cpu);
  712. return 0;
  713. }
  714. /*
  715. * Assume that CPUs have been discovered by some platform-dependent interface. For
  716. * SoftSDV/Lion, that would be ACPI.
  717. *
  718. * Setup of the IPI irq handler is done in irq.c:init_IRQ_SMP().
  719. */
  720. void __init
  721. init_smp_config(void)
  722. {
  723. struct fptr {
  724. unsigned long fp;
  725. unsigned long gp;
  726. } *ap_startup;
  727. long sal_ret;
  728. /* Tell SAL where to drop the APs. */
  729. ap_startup = (struct fptr *) start_ap;
  730. sal_ret = ia64_sal_set_vectors(SAL_VECTOR_OS_BOOT_RENDEZ,
  731. ia64_tpa(ap_startup->fp), ia64_tpa(ap_startup->gp), 0, 0, 0, 0);
  732. if (sal_ret < 0)
  733. printk(KERN_ERR "SMP: Can't set SAL AP Boot Rendezvous: %s\n",
  734. ia64_sal_strerror(sal_ret));
  735. }
  736. /*
  737. * identify_siblings(cpu) gets called from identify_cpu. This populates the
  738. * information related to logical execution units in per_cpu_data structure.
  739. */
  740. void __devinit
  741. identify_siblings(struct cpuinfo_ia64 *c)
  742. {
  743. s64 status;
  744. u16 pltid;
  745. pal_logical_to_physical_t info;
  746. if (smp_num_cpucores == 1 && smp_num_siblings == 1)
  747. return;
  748. if ((status = ia64_pal_logical_to_phys(-1, &info)) != PAL_STATUS_SUCCESS) {
  749. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  750. status);
  751. return;
  752. }
  753. if ((status = ia64_sal_physical_id_info(&pltid)) != PAL_STATUS_SUCCESS) {
  754. printk(KERN_ERR "ia64_sal_pltid failed with %ld\n", status);
  755. return;
  756. }
  757. c->socket_id = (pltid << 8) | info.overview_ppid;
  758. c->cores_per_socket = info.overview_cpp;
  759. c->threads_per_core = info.overview_tpc;
  760. c->num_log = info.overview_num_log;
  761. c->core_id = info.log1_cid;
  762. c->thread_id = info.log1_tid;
  763. }
  764. /*
  765. * returns non zero, if multi-threading is enabled
  766. * on at least one physical package. Due to hotplug cpu
  767. * and (maxcpus=), all threads may not necessarily be enabled
  768. * even though the processor supports multi-threading.
  769. */
  770. int is_multithreading_enabled(void)
  771. {
  772. int i, j;
  773. for_each_present_cpu(i) {
  774. for_each_present_cpu(j) {
  775. if (j == i)
  776. continue;
  777. if ((cpu_data(j)->socket_id == cpu_data(i)->socket_id)) {
  778. if (cpu_data(j)->core_id == cpu_data(i)->core_id)
  779. return 1;
  780. }
  781. }
  782. }
  783. return 0;
  784. }
  785. EXPORT_SYMBOL_GPL(is_multithreading_enabled);