setup.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017
  1. /*
  2. * Architecture-specific setup.
  3. *
  4. * Copyright (C) 1998-2001, 2003-2004 Hewlett-Packard Co
  5. * David Mosberger-Tang <davidm@hpl.hp.com>
  6. * Stephane Eranian <eranian@hpl.hp.com>
  7. * Copyright (C) 2000, 2004 Intel Corp
  8. * Rohit Seth <rohit.seth@intel.com>
  9. * Suresh Siddha <suresh.b.siddha@intel.com>
  10. * Gordon Jin <gordon.jin@intel.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. *
  14. * 12/26/04 S.Siddha, G.Jin, R.Seth
  15. * Add multi-threading and multi-core detection
  16. * 11/12/01 D.Mosberger Convert get_cpuinfo() to seq_file based show_cpuinfo().
  17. * 04/04/00 D.Mosberger renamed cpu_initialized to cpu_online_map
  18. * 03/31/00 R.Seth cpu_initialized and current->processor fixes
  19. * 02/04/00 D.Mosberger some more get_cpuinfo fixes...
  20. * 02/01/00 R.Seth fixed get_cpuinfo for SMP
  21. * 01/07/99 S.Eranian added the support for command line argument
  22. * 06/24/99 W.Drummond added boot_cpu_data.
  23. * 05/28/05 Z. Menyhart Dynamic stride size for "flush_icache_range()"
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/acpi.h>
  28. #include <linux/bootmem.h>
  29. #include <linux/console.h>
  30. #include <linux/delay.h>
  31. #include <linux/kernel.h>
  32. #include <linux/reboot.h>
  33. #include <linux/sched.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/string.h>
  36. #include <linux/threads.h>
  37. #include <linux/screen_info.h>
  38. #include <linux/dmi.h>
  39. #include <linux/serial.h>
  40. #include <linux/serial_core.h>
  41. #include <linux/efi.h>
  42. #include <linux/initrd.h>
  43. #include <linux/pm.h>
  44. #include <linux/cpufreq.h>
  45. #include <linux/kexec.h>
  46. #include <linux/crash_dump.h>
  47. #include <asm/ia32.h>
  48. #include <asm/machvec.h>
  49. #include <asm/mca.h>
  50. #include <asm/meminit.h>
  51. #include <asm/page.h>
  52. #include <asm/patch.h>
  53. #include <asm/pgtable.h>
  54. #include <asm/processor.h>
  55. #include <asm/sal.h>
  56. #include <asm/sections.h>
  57. #include <asm/setup.h>
  58. #include <asm/smp.h>
  59. #include <asm/system.h>
  60. #include <asm/unistd.h>
  61. #include <asm/hpsim.h>
  62. #if defined(CONFIG_SMP) && (IA64_CPU_SIZE > PAGE_SIZE)
  63. # error "struct cpuinfo_ia64 too big!"
  64. #endif
  65. #ifdef CONFIG_SMP
  66. unsigned long __per_cpu_offset[NR_CPUS];
  67. EXPORT_SYMBOL(__per_cpu_offset);
  68. #endif
  69. extern void ia64_setup_printk_clock(void);
  70. DEFINE_PER_CPU(struct cpuinfo_ia64, cpu_info);
  71. DEFINE_PER_CPU(unsigned long, local_per_cpu_offset);
  72. unsigned long ia64_cycles_per_usec;
  73. struct ia64_boot_param *ia64_boot_param;
  74. struct screen_info screen_info;
  75. unsigned long vga_console_iobase;
  76. unsigned long vga_console_membase;
  77. static struct resource data_resource = {
  78. .name = "Kernel data",
  79. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  80. };
  81. static struct resource code_resource = {
  82. .name = "Kernel code",
  83. .flags = IORESOURCE_BUSY | IORESOURCE_MEM
  84. };
  85. extern char _text[], _end[], _etext[];
  86. unsigned long ia64_max_cacheline_size;
  87. int dma_get_cache_alignment(void)
  88. {
  89. return ia64_max_cacheline_size;
  90. }
  91. EXPORT_SYMBOL(dma_get_cache_alignment);
  92. unsigned long ia64_iobase; /* virtual address for I/O accesses */
  93. EXPORT_SYMBOL(ia64_iobase);
  94. struct io_space io_space[MAX_IO_SPACES];
  95. EXPORT_SYMBOL(io_space);
  96. unsigned int num_io_spaces;
  97. /*
  98. * "flush_icache_range()" needs to know what processor dependent stride size to use
  99. * when it makes i-cache(s) coherent with d-caches.
  100. */
  101. #define I_CACHE_STRIDE_SHIFT 5 /* Safest way to go: 32 bytes by 32 bytes */
  102. unsigned long ia64_i_cache_stride_shift = ~0;
  103. /*
  104. * The merge_mask variable needs to be set to (max(iommu_page_size(iommu)) - 1). This
  105. * mask specifies a mask of address bits that must be 0 in order for two buffers to be
  106. * mergeable by the I/O MMU (i.e., the end address of the first buffer and the start
  107. * address of the second buffer must be aligned to (merge_mask+1) in order to be
  108. * mergeable). By default, we assume there is no I/O MMU which can merge physically
  109. * discontiguous buffers, so we set the merge_mask to ~0UL, which corresponds to a iommu
  110. * page-size of 2^64.
  111. */
  112. unsigned long ia64_max_iommu_merge_mask = ~0UL;
  113. EXPORT_SYMBOL(ia64_max_iommu_merge_mask);
  114. /*
  115. * We use a special marker for the end of memory and it uses the extra (+1) slot
  116. */
  117. struct rsvd_region rsvd_region[IA64_MAX_RSVD_REGIONS + 1] __initdata;
  118. int num_rsvd_regions __initdata;
  119. /*
  120. * Filter incoming memory segments based on the primitive map created from the boot
  121. * parameters. Segments contained in the map are removed from the memory ranges. A
  122. * caller-specified function is called with the memory ranges that remain after filtering.
  123. * This routine does not assume the incoming segments are sorted.
  124. */
  125. int __init
  126. filter_rsvd_memory (unsigned long start, unsigned long end, void *arg)
  127. {
  128. unsigned long range_start, range_end, prev_start;
  129. void (*func)(unsigned long, unsigned long, int);
  130. int i;
  131. #if IGNORE_PFN0
  132. if (start == PAGE_OFFSET) {
  133. printk(KERN_WARNING "warning: skipping physical page 0\n");
  134. start += PAGE_SIZE;
  135. if (start >= end) return 0;
  136. }
  137. #endif
  138. /*
  139. * lowest possible address(walker uses virtual)
  140. */
  141. prev_start = PAGE_OFFSET;
  142. func = arg;
  143. for (i = 0; i < num_rsvd_regions; ++i) {
  144. range_start = max(start, prev_start);
  145. range_end = min(end, rsvd_region[i].start);
  146. if (range_start < range_end)
  147. call_pernode_memory(__pa(range_start), range_end - range_start, func);
  148. /* nothing more available in this segment */
  149. if (range_end == end) return 0;
  150. prev_start = rsvd_region[i].end;
  151. }
  152. /* end of memory marker allows full processing inside loop body */
  153. return 0;
  154. }
  155. static void __init
  156. sort_regions (struct rsvd_region *rsvd_region, int max)
  157. {
  158. int j;
  159. /* simple bubble sorting */
  160. while (max--) {
  161. for (j = 0; j < max; ++j) {
  162. if (rsvd_region[j].start > rsvd_region[j+1].start) {
  163. struct rsvd_region tmp;
  164. tmp = rsvd_region[j];
  165. rsvd_region[j] = rsvd_region[j + 1];
  166. rsvd_region[j + 1] = tmp;
  167. }
  168. }
  169. }
  170. }
  171. /*
  172. * Request address space for all standard resources
  173. */
  174. static int __init register_memory(void)
  175. {
  176. code_resource.start = ia64_tpa(_text);
  177. code_resource.end = ia64_tpa(_etext) - 1;
  178. data_resource.start = ia64_tpa(_etext);
  179. data_resource.end = ia64_tpa(_end) - 1;
  180. efi_initialize_iomem_resources(&code_resource, &data_resource);
  181. return 0;
  182. }
  183. __initcall(register_memory);
  184. #ifdef CONFIG_KEXEC
  185. static void __init setup_crashkernel(unsigned long total, int *n)
  186. {
  187. unsigned long long base = 0, size = 0;
  188. int ret;
  189. ret = parse_crashkernel(boot_command_line, total,
  190. &size, &base);
  191. if (ret == 0 && size > 0) {
  192. if (!base) {
  193. sort_regions(rsvd_region, *n);
  194. base = kdump_find_rsvd_region(size,
  195. rsvd_region, *n);
  196. }
  197. if (base != ~0UL) {
  198. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  199. "for crashkernel (System RAM: %ldMB)\n",
  200. (unsigned long)(size >> 20),
  201. (unsigned long)(base >> 20),
  202. (unsigned long)(total >> 20));
  203. rsvd_region[*n].start =
  204. (unsigned long)__va(base);
  205. rsvd_region[*n].end =
  206. (unsigned long)__va(base + size);
  207. (*n)++;
  208. crashk_res.start = base;
  209. crashk_res.end = base + size - 1;
  210. }
  211. }
  212. efi_memmap_res.start = ia64_boot_param->efi_memmap;
  213. efi_memmap_res.end = efi_memmap_res.start +
  214. ia64_boot_param->efi_memmap_size;
  215. boot_param_res.start = __pa(ia64_boot_param);
  216. boot_param_res.end = boot_param_res.start +
  217. sizeof(*ia64_boot_param);
  218. }
  219. #else
  220. static inline void __init setup_crashkernel(unsigned long total, int *n)
  221. {}
  222. #endif
  223. /**
  224. * reserve_memory - setup reserved memory areas
  225. *
  226. * Setup the reserved memory areas set aside for the boot parameters,
  227. * initrd, etc. There are currently %IA64_MAX_RSVD_REGIONS defined,
  228. * see include/asm-ia64/meminit.h if you need to define more.
  229. */
  230. void __init
  231. reserve_memory (void)
  232. {
  233. int n = 0;
  234. unsigned long total_memory;
  235. /*
  236. * none of the entries in this table overlap
  237. */
  238. rsvd_region[n].start = (unsigned long) ia64_boot_param;
  239. rsvd_region[n].end = rsvd_region[n].start + sizeof(*ia64_boot_param);
  240. n++;
  241. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->efi_memmap);
  242. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->efi_memmap_size;
  243. n++;
  244. rsvd_region[n].start = (unsigned long) __va(ia64_boot_param->command_line);
  245. rsvd_region[n].end = (rsvd_region[n].start
  246. + strlen(__va(ia64_boot_param->command_line)) + 1);
  247. n++;
  248. rsvd_region[n].start = (unsigned long) ia64_imva((void *)KERNEL_START);
  249. rsvd_region[n].end = (unsigned long) ia64_imva(_end);
  250. n++;
  251. #ifdef CONFIG_BLK_DEV_INITRD
  252. if (ia64_boot_param->initrd_start) {
  253. rsvd_region[n].start = (unsigned long)__va(ia64_boot_param->initrd_start);
  254. rsvd_region[n].end = rsvd_region[n].start + ia64_boot_param->initrd_size;
  255. n++;
  256. }
  257. #endif
  258. #ifdef CONFIG_PROC_VMCORE
  259. if (reserve_elfcorehdr(&rsvd_region[n].start,
  260. &rsvd_region[n].end) == 0)
  261. n++;
  262. #endif
  263. total_memory = efi_memmap_init(&rsvd_region[n].start, &rsvd_region[n].end);
  264. n++;
  265. setup_crashkernel(total_memory, &n);
  266. /* end of memory marker */
  267. rsvd_region[n].start = ~0UL;
  268. rsvd_region[n].end = ~0UL;
  269. n++;
  270. num_rsvd_regions = n;
  271. BUG_ON(IA64_MAX_RSVD_REGIONS + 1 < n);
  272. sort_regions(rsvd_region, num_rsvd_regions);
  273. }
  274. /**
  275. * find_initrd - get initrd parameters from the boot parameter structure
  276. *
  277. * Grab the initrd start and end from the boot parameter struct given us by
  278. * the boot loader.
  279. */
  280. void __init
  281. find_initrd (void)
  282. {
  283. #ifdef CONFIG_BLK_DEV_INITRD
  284. if (ia64_boot_param->initrd_start) {
  285. initrd_start = (unsigned long)__va(ia64_boot_param->initrd_start);
  286. initrd_end = initrd_start+ia64_boot_param->initrd_size;
  287. printk(KERN_INFO "Initial ramdisk at: 0x%lx (%lu bytes)\n",
  288. initrd_start, ia64_boot_param->initrd_size);
  289. }
  290. #endif
  291. }
  292. static void __init
  293. io_port_init (void)
  294. {
  295. unsigned long phys_iobase;
  296. /*
  297. * Set `iobase' based on the EFI memory map or, failing that, the
  298. * value firmware left in ar.k0.
  299. *
  300. * Note that in ia32 mode, IN/OUT instructions use ar.k0 to compute
  301. * the port's virtual address, so ia32_load_state() loads it with a
  302. * user virtual address. But in ia64 mode, glibc uses the
  303. * *physical* address in ar.k0 to mmap the appropriate area from
  304. * /dev/mem, and the inX()/outX() interfaces use MMIO. In both
  305. * cases, user-mode can only use the legacy 0-64K I/O port space.
  306. *
  307. * ar.k0 is not involved in kernel I/O port accesses, which can use
  308. * any of the I/O port spaces and are done via MMIO using the
  309. * virtual mmio_base from the appropriate io_space[].
  310. */
  311. phys_iobase = efi_get_iobase();
  312. if (!phys_iobase) {
  313. phys_iobase = ia64_get_kr(IA64_KR_IO_BASE);
  314. printk(KERN_INFO "No I/O port range found in EFI memory map, "
  315. "falling back to AR.KR0 (0x%lx)\n", phys_iobase);
  316. }
  317. ia64_iobase = (unsigned long) ioremap(phys_iobase, 0);
  318. ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
  319. /* setup legacy IO port space */
  320. io_space[0].mmio_base = ia64_iobase;
  321. io_space[0].sparse = 1;
  322. num_io_spaces = 1;
  323. }
  324. /**
  325. * early_console_setup - setup debugging console
  326. *
  327. * Consoles started here require little enough setup that we can start using
  328. * them very early in the boot process, either right after the machine
  329. * vector initialization, or even before if the drivers can detect their hw.
  330. *
  331. * Returns non-zero if a console couldn't be setup.
  332. */
  333. static inline int __init
  334. early_console_setup (char *cmdline)
  335. {
  336. int earlycons = 0;
  337. #ifdef CONFIG_SERIAL_SGI_L1_CONSOLE
  338. {
  339. extern int sn_serial_console_early_setup(void);
  340. if (!sn_serial_console_early_setup())
  341. earlycons++;
  342. }
  343. #endif
  344. #ifdef CONFIG_EFI_PCDP
  345. if (!efi_setup_pcdp_console(cmdline))
  346. earlycons++;
  347. #endif
  348. if (!simcons_register())
  349. earlycons++;
  350. return (earlycons) ? 0 : -1;
  351. }
  352. static inline void
  353. mark_bsp_online (void)
  354. {
  355. #ifdef CONFIG_SMP
  356. /* If we register an early console, allow CPU 0 to printk */
  357. cpu_set(smp_processor_id(), cpu_online_map);
  358. #endif
  359. }
  360. #ifdef CONFIG_SMP
  361. static void __init
  362. check_for_logical_procs (void)
  363. {
  364. pal_logical_to_physical_t info;
  365. s64 status;
  366. status = ia64_pal_logical_to_phys(0, &info);
  367. if (status == -1) {
  368. printk(KERN_INFO "No logical to physical processor mapping "
  369. "available\n");
  370. return;
  371. }
  372. if (status) {
  373. printk(KERN_ERR "ia64_pal_logical_to_phys failed with %ld\n",
  374. status);
  375. return;
  376. }
  377. /*
  378. * Total number of siblings that BSP has. Though not all of them
  379. * may have booted successfully. The correct number of siblings
  380. * booted is in info.overview_num_log.
  381. */
  382. smp_num_siblings = info.overview_tpc;
  383. smp_num_cpucores = info.overview_cpp;
  384. }
  385. #endif
  386. static __initdata int nomca;
  387. static __init int setup_nomca(char *s)
  388. {
  389. nomca = 1;
  390. return 0;
  391. }
  392. early_param("nomca", setup_nomca);
  393. #ifdef CONFIG_PROC_VMCORE
  394. /* elfcorehdr= specifies the location of elf core header
  395. * stored by the crashed kernel.
  396. */
  397. static int __init parse_elfcorehdr(char *arg)
  398. {
  399. if (!arg)
  400. return -EINVAL;
  401. elfcorehdr_addr = memparse(arg, &arg);
  402. return 0;
  403. }
  404. early_param("elfcorehdr", parse_elfcorehdr);
  405. int __init reserve_elfcorehdr(unsigned long *start, unsigned long *end)
  406. {
  407. unsigned long length;
  408. /* We get the address using the kernel command line,
  409. * but the size is extracted from the EFI tables.
  410. * Both address and size are required for reservation
  411. * to work properly.
  412. */
  413. if (elfcorehdr_addr >= ELFCORE_ADDR_MAX)
  414. return -EINVAL;
  415. if ((length = vmcore_find_descriptor_size(elfcorehdr_addr)) == 0) {
  416. elfcorehdr_addr = ELFCORE_ADDR_MAX;
  417. return -EINVAL;
  418. }
  419. *start = (unsigned long)__va(elfcorehdr_addr);
  420. *end = *start + length;
  421. return 0;
  422. }
  423. #endif /* CONFIG_PROC_VMCORE */
  424. void __init
  425. setup_arch (char **cmdline_p)
  426. {
  427. unw_init();
  428. ia64_patch_vtop((u64) __start___vtop_patchlist, (u64) __end___vtop_patchlist);
  429. *cmdline_p = __va(ia64_boot_param->command_line);
  430. strlcpy(boot_command_line, *cmdline_p, COMMAND_LINE_SIZE);
  431. efi_init();
  432. io_port_init();
  433. #ifdef CONFIG_IA64_GENERIC
  434. /* machvec needs to be parsed from the command line
  435. * before parse_early_param() is called to ensure
  436. * that ia64_mv is initialised before any command line
  437. * settings may cause console setup to occur
  438. */
  439. machvec_init_from_cmdline(*cmdline_p);
  440. #endif
  441. parse_early_param();
  442. if (early_console_setup(*cmdline_p) == 0)
  443. mark_bsp_online();
  444. #ifdef CONFIG_ACPI
  445. /* Initialize the ACPI boot-time table parser */
  446. acpi_table_init();
  447. # ifdef CONFIG_ACPI_NUMA
  448. acpi_numa_init();
  449. # endif
  450. #else
  451. # ifdef CONFIG_SMP
  452. smp_build_cpu_map(); /* happens, e.g., with the Ski simulator */
  453. # endif
  454. #endif /* CONFIG_APCI_BOOT */
  455. find_memory();
  456. /* process SAL system table: */
  457. ia64_sal_init(__va(efi.sal_systab));
  458. ia64_setup_printk_clock();
  459. #ifdef CONFIG_SMP
  460. cpu_physical_id(0) = hard_smp_processor_id();
  461. check_for_logical_procs();
  462. if (smp_num_cpucores > 1)
  463. printk(KERN_INFO
  464. "cpu package is Multi-Core capable: number of cores=%d\n",
  465. smp_num_cpucores);
  466. if (smp_num_siblings > 1)
  467. printk(KERN_INFO
  468. "cpu package is Multi-Threading capable: number of siblings=%d\n",
  469. smp_num_siblings);
  470. #endif
  471. cpu_init(); /* initialize the bootstrap CPU */
  472. mmu_context_init(); /* initialize context_id bitmap */
  473. check_sal_cache_flush();
  474. #ifdef CONFIG_ACPI
  475. acpi_boot_init();
  476. #endif
  477. #ifdef CONFIG_VT
  478. if (!conswitchp) {
  479. # if defined(CONFIG_DUMMY_CONSOLE)
  480. conswitchp = &dummy_con;
  481. # endif
  482. # if defined(CONFIG_VGA_CONSOLE)
  483. /*
  484. * Non-legacy systems may route legacy VGA MMIO range to system
  485. * memory. vga_con probes the MMIO hole, so memory looks like
  486. * a VGA device to it. The EFI memory map can tell us if it's
  487. * memory so we can avoid this problem.
  488. */
  489. if (efi_mem_type(0xA0000) != EFI_CONVENTIONAL_MEMORY)
  490. conswitchp = &vga_con;
  491. # endif
  492. }
  493. #endif
  494. /* enable IA-64 Machine Check Abort Handling unless disabled */
  495. if (!nomca)
  496. ia64_mca_init();
  497. platform_setup(cmdline_p);
  498. paging_init();
  499. }
  500. /*
  501. * Display cpu info for all CPUs.
  502. */
  503. static int
  504. show_cpuinfo (struct seq_file *m, void *v)
  505. {
  506. #ifdef CONFIG_SMP
  507. # define lpj c->loops_per_jiffy
  508. # define cpunum c->cpu
  509. #else
  510. # define lpj loops_per_jiffy
  511. # define cpunum 0
  512. #endif
  513. static struct {
  514. unsigned long mask;
  515. const char *feature_name;
  516. } feature_bits[] = {
  517. { 1UL << 0, "branchlong" },
  518. { 1UL << 1, "spontaneous deferral"},
  519. { 1UL << 2, "16-byte atomic ops" }
  520. };
  521. char features[128], *cp, *sep;
  522. struct cpuinfo_ia64 *c = v;
  523. unsigned long mask;
  524. unsigned long proc_freq;
  525. int i, size;
  526. mask = c->features;
  527. /* build the feature string: */
  528. memcpy(features, "standard", 9);
  529. cp = features;
  530. size = sizeof(features);
  531. sep = "";
  532. for (i = 0; i < ARRAY_SIZE(feature_bits) && size > 1; ++i) {
  533. if (mask & feature_bits[i].mask) {
  534. cp += snprintf(cp, size, "%s%s", sep,
  535. feature_bits[i].feature_name),
  536. sep = ", ";
  537. mask &= ~feature_bits[i].mask;
  538. size = sizeof(features) - (cp - features);
  539. }
  540. }
  541. if (mask && size > 1) {
  542. /* print unknown features as a hex value */
  543. snprintf(cp, size, "%s0x%lx", sep, mask);
  544. }
  545. proc_freq = cpufreq_quick_get(cpunum);
  546. if (!proc_freq)
  547. proc_freq = c->proc_freq / 1000;
  548. seq_printf(m,
  549. "processor : %d\n"
  550. "vendor : %s\n"
  551. "arch : IA-64\n"
  552. "family : %u\n"
  553. "model : %u\n"
  554. "model name : %s\n"
  555. "revision : %u\n"
  556. "archrev : %u\n"
  557. "features : %s\n"
  558. "cpu number : %lu\n"
  559. "cpu regs : %u\n"
  560. "cpu MHz : %lu.%03lu\n"
  561. "itc MHz : %lu.%06lu\n"
  562. "BogoMIPS : %lu.%02lu\n",
  563. cpunum, c->vendor, c->family, c->model,
  564. c->model_name, c->revision, c->archrev,
  565. features, c->ppn, c->number,
  566. proc_freq / 1000, proc_freq % 1000,
  567. c->itc_freq / 1000000, c->itc_freq % 1000000,
  568. lpj*HZ/500000, (lpj*HZ/5000) % 100);
  569. #ifdef CONFIG_SMP
  570. seq_printf(m, "siblings : %u\n", cpus_weight(cpu_core_map[cpunum]));
  571. if (c->threads_per_core > 1 || c->cores_per_socket > 1)
  572. seq_printf(m,
  573. "physical id: %u\n"
  574. "core id : %u\n"
  575. "thread id : %u\n",
  576. c->socket_id, c->core_id, c->thread_id);
  577. #endif
  578. seq_printf(m,"\n");
  579. return 0;
  580. }
  581. static void *
  582. c_start (struct seq_file *m, loff_t *pos)
  583. {
  584. #ifdef CONFIG_SMP
  585. while (*pos < NR_CPUS && !cpu_isset(*pos, cpu_online_map))
  586. ++*pos;
  587. #endif
  588. return *pos < NR_CPUS ? cpu_data(*pos) : NULL;
  589. }
  590. static void *
  591. c_next (struct seq_file *m, void *v, loff_t *pos)
  592. {
  593. ++*pos;
  594. return c_start(m, pos);
  595. }
  596. static void
  597. c_stop (struct seq_file *m, void *v)
  598. {
  599. }
  600. struct seq_operations cpuinfo_op = {
  601. .start = c_start,
  602. .next = c_next,
  603. .stop = c_stop,
  604. .show = show_cpuinfo
  605. };
  606. #define MAX_BRANDS 8
  607. static char brandname[MAX_BRANDS][128];
  608. static char * __cpuinit
  609. get_model_name(__u8 family, __u8 model)
  610. {
  611. static int overflow;
  612. char brand[128];
  613. int i;
  614. memcpy(brand, "Unknown", 8);
  615. if (ia64_pal_get_brand_info(brand)) {
  616. if (family == 0x7)
  617. memcpy(brand, "Merced", 7);
  618. else if (family == 0x1f) switch (model) {
  619. case 0: memcpy(brand, "McKinley", 9); break;
  620. case 1: memcpy(brand, "Madison", 8); break;
  621. case 2: memcpy(brand, "Madison up to 9M cache", 23); break;
  622. }
  623. }
  624. for (i = 0; i < MAX_BRANDS; i++)
  625. if (strcmp(brandname[i], brand) == 0)
  626. return brandname[i];
  627. for (i = 0; i < MAX_BRANDS; i++)
  628. if (brandname[i][0] == '\0')
  629. return strcpy(brandname[i], brand);
  630. if (overflow++ == 0)
  631. printk(KERN_ERR
  632. "%s: Table overflow. Some processor model information will be missing\n",
  633. __FUNCTION__);
  634. return "Unknown";
  635. }
  636. static void __cpuinit
  637. identify_cpu (struct cpuinfo_ia64 *c)
  638. {
  639. union {
  640. unsigned long bits[5];
  641. struct {
  642. /* id 0 & 1: */
  643. char vendor[16];
  644. /* id 2 */
  645. u64 ppn; /* processor serial number */
  646. /* id 3: */
  647. unsigned number : 8;
  648. unsigned revision : 8;
  649. unsigned model : 8;
  650. unsigned family : 8;
  651. unsigned archrev : 8;
  652. unsigned reserved : 24;
  653. /* id 4: */
  654. u64 features;
  655. } field;
  656. } cpuid;
  657. pal_vm_info_1_u_t vm1;
  658. pal_vm_info_2_u_t vm2;
  659. pal_status_t status;
  660. unsigned long impl_va_msb = 50, phys_addr_size = 44; /* Itanium defaults */
  661. int i;
  662. for (i = 0; i < 5; ++i)
  663. cpuid.bits[i] = ia64_get_cpuid(i);
  664. memcpy(c->vendor, cpuid.field.vendor, 16);
  665. #ifdef CONFIG_SMP
  666. c->cpu = smp_processor_id();
  667. /* below default values will be overwritten by identify_siblings()
  668. * for Multi-Threading/Multi-Core capable CPUs
  669. */
  670. c->threads_per_core = c->cores_per_socket = c->num_log = 1;
  671. c->socket_id = -1;
  672. identify_siblings(c);
  673. #endif
  674. c->ppn = cpuid.field.ppn;
  675. c->number = cpuid.field.number;
  676. c->revision = cpuid.field.revision;
  677. c->model = cpuid.field.model;
  678. c->family = cpuid.field.family;
  679. c->archrev = cpuid.field.archrev;
  680. c->features = cpuid.field.features;
  681. c->model_name = get_model_name(c->family, c->model);
  682. status = ia64_pal_vm_summary(&vm1, &vm2);
  683. if (status == PAL_STATUS_SUCCESS) {
  684. impl_va_msb = vm2.pal_vm_info_2_s.impl_va_msb;
  685. phys_addr_size = vm1.pal_vm_info_1_s.phys_add_size;
  686. }
  687. c->unimpl_va_mask = ~((7L<<61) | ((1L << (impl_va_msb + 1)) - 1));
  688. c->unimpl_pa_mask = ~((1L<<63) | ((1L << phys_addr_size) - 1));
  689. }
  690. void __init
  691. setup_per_cpu_areas (void)
  692. {
  693. /* start_kernel() requires this... */
  694. #ifdef CONFIG_ACPI_HOTPLUG_CPU
  695. prefill_possible_map();
  696. #endif
  697. }
  698. /*
  699. * Calculate the max. cache line size.
  700. *
  701. * In addition, the minimum of the i-cache stride sizes is calculated for
  702. * "flush_icache_range()".
  703. */
  704. static void __cpuinit
  705. get_max_cacheline_size (void)
  706. {
  707. unsigned long line_size, max = 1;
  708. u64 l, levels, unique_caches;
  709. pal_cache_config_info_t cci;
  710. s64 status;
  711. status = ia64_pal_cache_summary(&levels, &unique_caches);
  712. if (status != 0) {
  713. printk(KERN_ERR "%s: ia64_pal_cache_summary() failed (status=%ld)\n",
  714. __FUNCTION__, status);
  715. max = SMP_CACHE_BYTES;
  716. /* Safest setup for "flush_icache_range()" */
  717. ia64_i_cache_stride_shift = I_CACHE_STRIDE_SHIFT;
  718. goto out;
  719. }
  720. for (l = 0; l < levels; ++l) {
  721. status = ia64_pal_cache_config_info(l, /* cache_type (data_or_unified)= */ 2,
  722. &cci);
  723. if (status != 0) {
  724. printk(KERN_ERR
  725. "%s: ia64_pal_cache_config_info(l=%lu, 2) failed (status=%ld)\n",
  726. __FUNCTION__, l, status);
  727. max = SMP_CACHE_BYTES;
  728. /* The safest setup for "flush_icache_range()" */
  729. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  730. cci.pcci_unified = 1;
  731. }
  732. line_size = 1 << cci.pcci_line_size;
  733. if (line_size > max)
  734. max = line_size;
  735. if (!cci.pcci_unified) {
  736. status = ia64_pal_cache_config_info(l,
  737. /* cache_type (instruction)= */ 1,
  738. &cci);
  739. if (status != 0) {
  740. printk(KERN_ERR
  741. "%s: ia64_pal_cache_config_info(l=%lu, 1) failed (status=%ld)\n",
  742. __FUNCTION__, l, status);
  743. /* The safest setup for "flush_icache_range()" */
  744. cci.pcci_stride = I_CACHE_STRIDE_SHIFT;
  745. }
  746. }
  747. if (cci.pcci_stride < ia64_i_cache_stride_shift)
  748. ia64_i_cache_stride_shift = cci.pcci_stride;
  749. }
  750. out:
  751. if (max > ia64_max_cacheline_size)
  752. ia64_max_cacheline_size = max;
  753. }
  754. /*
  755. * cpu_init() initializes state that is per-CPU. This function acts
  756. * as a 'CPU state barrier', nothing should get across.
  757. */
  758. void __cpuinit
  759. cpu_init (void)
  760. {
  761. extern void __cpuinit ia64_mmu_init (void *);
  762. static unsigned long max_num_phys_stacked = IA64_NUM_PHYS_STACK_REG;
  763. unsigned long num_phys_stacked;
  764. pal_vm_info_2_u_t vmi;
  765. unsigned int max_ctx;
  766. struct cpuinfo_ia64 *cpu_info;
  767. void *cpu_data;
  768. cpu_data = per_cpu_init();
  769. #ifdef CONFIG_SMP
  770. /*
  771. * insert boot cpu into sibling and core mapes
  772. * (must be done after per_cpu area is setup)
  773. */
  774. if (smp_processor_id() == 0) {
  775. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  776. cpu_set(0, cpu_core_map[0]);
  777. }
  778. #endif
  779. /*
  780. * We set ar.k3 so that assembly code in MCA handler can compute
  781. * physical addresses of per cpu variables with a simple:
  782. * phys = ar.k3 + &per_cpu_var
  783. */
  784. ia64_set_kr(IA64_KR_PER_CPU_DATA,
  785. ia64_tpa(cpu_data) - (long) __per_cpu_start);
  786. get_max_cacheline_size();
  787. /*
  788. * We can't pass "local_cpu_data" to identify_cpu() because we haven't called
  789. * ia64_mmu_init() yet. And we can't call ia64_mmu_init() first because it
  790. * depends on the data returned by identify_cpu(). We break the dependency by
  791. * accessing cpu_data() through the canonical per-CPU address.
  792. */
  793. cpu_info = cpu_data + ((char *) &__ia64_per_cpu_var(cpu_info) - __per_cpu_start);
  794. identify_cpu(cpu_info);
  795. #ifdef CONFIG_MCKINLEY
  796. {
  797. # define FEATURE_SET 16
  798. struct ia64_pal_retval iprv;
  799. if (cpu_info->family == 0x1f) {
  800. PAL_CALL_PHYS(iprv, PAL_PROC_GET_FEATURES, 0, FEATURE_SET, 0);
  801. if ((iprv.status == 0) && (iprv.v0 & 0x80) && (iprv.v2 & 0x80))
  802. PAL_CALL_PHYS(iprv, PAL_PROC_SET_FEATURES,
  803. (iprv.v1 | 0x80), FEATURE_SET, 0);
  804. }
  805. }
  806. #endif
  807. /* Clear the stack memory reserved for pt_regs: */
  808. memset(task_pt_regs(current), 0, sizeof(struct pt_regs));
  809. ia64_set_kr(IA64_KR_FPU_OWNER, 0);
  810. /*
  811. * Initialize the page-table base register to a global
  812. * directory with all zeroes. This ensure that we can handle
  813. * TLB-misses to user address-space even before we created the
  814. * first user address-space. This may happen, e.g., due to
  815. * aggressive use of lfetch.fault.
  816. */
  817. ia64_set_kr(IA64_KR_PT_BASE, __pa(ia64_imva(empty_zero_page)));
  818. /*
  819. * Initialize default control register to defer speculative faults except
  820. * for those arising from TLB misses, which are not deferred. The
  821. * kernel MUST NOT depend on a particular setting of these bits (in other words,
  822. * the kernel must have recovery code for all speculative accesses). Turn on
  823. * dcr.lc as per recommendation by the architecture team. Most IA-32 apps
  824. * shouldn't be affected by this (moral: keep your ia32 locks aligned and you'll
  825. * be fine).
  826. */
  827. ia64_setreg(_IA64_REG_CR_DCR, ( IA64_DCR_DP | IA64_DCR_DK | IA64_DCR_DX | IA64_DCR_DR
  828. | IA64_DCR_DA | IA64_DCR_DD | IA64_DCR_LC));
  829. atomic_inc(&init_mm.mm_count);
  830. current->active_mm = &init_mm;
  831. if (current->mm)
  832. BUG();
  833. ia64_mmu_init(ia64_imva(cpu_data));
  834. ia64_mca_cpu_init(ia64_imva(cpu_data));
  835. #ifdef CONFIG_IA32_SUPPORT
  836. ia32_cpu_init();
  837. #endif
  838. /* Clear ITC to eliminate sched_clock() overflows in human time. */
  839. ia64_set_itc(0);
  840. /* disable all local interrupt sources: */
  841. ia64_set_itv(1 << 16);
  842. ia64_set_lrr0(1 << 16);
  843. ia64_set_lrr1(1 << 16);
  844. ia64_setreg(_IA64_REG_CR_PMV, 1 << 16);
  845. ia64_setreg(_IA64_REG_CR_CMCV, 1 << 16);
  846. /* clear TPR & XTP to enable all interrupt classes: */
  847. ia64_setreg(_IA64_REG_CR_TPR, 0);
  848. /* Clear any pending interrupts left by SAL/EFI */
  849. while (ia64_get_ivr() != IA64_SPURIOUS_INT_VECTOR)
  850. ia64_eoi();
  851. #ifdef CONFIG_SMP
  852. normal_xtp();
  853. #endif
  854. /* set ia64_ctx.max_rid to the maximum RID that is supported by all CPUs: */
  855. if (ia64_pal_vm_summary(NULL, &vmi) == 0)
  856. max_ctx = (1U << (vmi.pal_vm_info_2_s.rid_size - 3)) - 1;
  857. else {
  858. printk(KERN_WARNING "cpu_init: PAL VM summary failed, assuming 18 RID bits\n");
  859. max_ctx = (1U << 15) - 1; /* use architected minimum */
  860. }
  861. while (max_ctx < ia64_ctx.max_ctx) {
  862. unsigned int old = ia64_ctx.max_ctx;
  863. if (cmpxchg(&ia64_ctx.max_ctx, old, max_ctx) == old)
  864. break;
  865. }
  866. if (ia64_pal_rse_info(&num_phys_stacked, NULL) != 0) {
  867. printk(KERN_WARNING "cpu_init: PAL RSE info failed; assuming 96 physical "
  868. "stacked regs\n");
  869. num_phys_stacked = 96;
  870. }
  871. /* size of physical stacked register partition plus 8 bytes: */
  872. if (num_phys_stacked > max_num_phys_stacked) {
  873. ia64_patch_phys_stack_reg(num_phys_stacked*8 + 8);
  874. max_num_phys_stacked = num_phys_stacked;
  875. }
  876. platform_cpu_init();
  877. pm_idle = default_idle;
  878. }
  879. void __init
  880. check_bugs (void)
  881. {
  882. ia64_patch_mckinley_e9((unsigned long) __start___mckinley_e9_bundles,
  883. (unsigned long) __end___mckinley_e9_bundles);
  884. }
  885. static int __init run_dmi_scan(void)
  886. {
  887. dmi_scan_machine();
  888. return 0;
  889. }
  890. core_initcall(run_dmi_scan);