dma.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * File: arch/blackfin/mach-bf561/dma.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2007 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <asm/blackfin.h>
  30. #include <asm/dma.h>
  31. struct dma_register *base_addr[MAX_BLACKFIN_DMA_CHANNEL] = {
  32. (struct dma_register *) DMA0_NEXT_DESC_PTR,
  33. (struct dma_register *) DMA1_NEXT_DESC_PTR,
  34. (struct dma_register *) DMA2_NEXT_DESC_PTR,
  35. (struct dma_register *) DMA3_NEXT_DESC_PTR,
  36. (struct dma_register *) DMA4_NEXT_DESC_PTR,
  37. (struct dma_register *) DMA5_NEXT_DESC_PTR,
  38. (struct dma_register *) DMA6_NEXT_DESC_PTR,
  39. (struct dma_register *) DMA7_NEXT_DESC_PTR,
  40. (struct dma_register *) DMA8_NEXT_DESC_PTR,
  41. (struct dma_register *) DMA9_NEXT_DESC_PTR,
  42. (struct dma_register *) DMA10_NEXT_DESC_PTR,
  43. (struct dma_register *) DMA11_NEXT_DESC_PTR,
  44. (struct dma_register *) DMA12_NEXT_DESC_PTR,
  45. (struct dma_register *) DMA13_NEXT_DESC_PTR,
  46. (struct dma_register *) DMA14_NEXT_DESC_PTR,
  47. (struct dma_register *) DMA15_NEXT_DESC_PTR,
  48. (struct dma_register *) DMA16_NEXT_DESC_PTR,
  49. (struct dma_register *) DMA17_NEXT_DESC_PTR,
  50. (struct dma_register *) DMA18_NEXT_DESC_PTR,
  51. (struct dma_register *) DMA19_NEXT_DESC_PTR,
  52. (struct dma_register *) DMA20_NEXT_DESC_PTR,
  53. (struct dma_register *) DMA21_NEXT_DESC_PTR,
  54. (struct dma_register *) DMA22_NEXT_DESC_PTR,
  55. (struct dma_register *) DMA23_NEXT_DESC_PTR,
  56. (struct dma_register *) MDMA_D0_NEXT_DESC_PTR,
  57. (struct dma_register *) MDMA_S0_NEXT_DESC_PTR,
  58. (struct dma_register *) MDMA_D1_NEXT_DESC_PTR,
  59. (struct dma_register *) MDMA_S1_NEXT_DESC_PTR,
  60. (struct dma_register *) MDMA_D2_NEXT_DESC_PTR,
  61. (struct dma_register *) MDMA_S2_NEXT_DESC_PTR,
  62. (struct dma_register *) MDMA_D3_NEXT_DESC_PTR,
  63. (struct dma_register *) MDMA_S3_NEXT_DESC_PTR,
  64. };
  65. int channel2irq(unsigned int channel)
  66. {
  67. int ret_irq = -1;
  68. switch (channel) {
  69. case CH_SPORT0_RX:
  70. ret_irq = IRQ_SPORT0_RX;
  71. break;
  72. case CH_SPORT0_TX:
  73. ret_irq = IRQ_SPORT0_TX;
  74. break;
  75. case CH_SPORT1_RX:
  76. ret_irq = IRQ_SPORT1_RX;
  77. break;
  78. case CH_SPORT1_TX:
  79. ret_irq = IRQ_SPORT1_TX;
  80. case CH_SPI0:
  81. ret_irq = IRQ_SPI0;
  82. break;
  83. case CH_SPI1:
  84. ret_irq = IRQ_SPI1;
  85. break;
  86. case CH_UART0_RX:
  87. ret_irq = IRQ_UART_RX;
  88. break;
  89. case CH_UART0_TX:
  90. ret_irq = IRQ_UART_TX;
  91. break;
  92. case CH_UART1_RX:
  93. ret_irq = IRQ_UART_RX;
  94. break;
  95. case CH_UART1_TX:
  96. ret_irq = IRQ_UART_TX;
  97. break;
  98. case CH_EPPI0:
  99. ret_irq = IRQ_EPPI0;
  100. break;
  101. case CH_EPPI1:
  102. ret_irq = IRQ_EPPI1;
  103. break;
  104. case CH_EPPI2:
  105. ret_irq = IRQ_EPPI2;
  106. break;
  107. case CH_PIXC_IMAGE:
  108. ret_irq = IRQ_PIXC_IN0;
  109. break;
  110. case CH_PIXC_OVERLAY:
  111. ret_irq = IRQ_PIXC_IN1;
  112. break;
  113. case CH_PIXC_OUTPUT:
  114. ret_irq = IRQ_PIXC_OUT;
  115. break;
  116. case CH_SPORT2_RX:
  117. ret_irq = IRQ_SPORT2_RX;
  118. break;
  119. case CH_SPORT2_TX:
  120. ret_irq = IRQ_SPORT2_TX;
  121. break;
  122. case CH_SPORT3_RX:
  123. ret_irq = IRQ_SPORT3_RX;
  124. break;
  125. case CH_SPORT3_TX:
  126. ret_irq = IRQ_SPORT3_TX;
  127. break;
  128. case CH_SDH:
  129. ret_irq = IRQ_SDH;
  130. break;
  131. case CH_SPI2:
  132. ret_irq = IRQ_SPI2;
  133. break;
  134. case CH_MEM_STREAM0_SRC:
  135. case CH_MEM_STREAM0_DEST:
  136. ret_irq = IRQ_MDMAS0;
  137. break;
  138. case CH_MEM_STREAM1_SRC:
  139. case CH_MEM_STREAM1_DEST:
  140. ret_irq = IRQ_MDMAS1;
  141. break;
  142. case CH_MEM_STREAM2_SRC:
  143. case CH_MEM_STREAM2_DEST:
  144. ret_irq = IRQ_MDMAS2;
  145. break;
  146. case CH_MEM_STREAM3_SRC:
  147. case CH_MEM_STREAM3_DEST:
  148. ret_irq = IRQ_MDMAS3;
  149. break;
  150. }
  151. return ret_irq;
  152. }