pxa27x.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/platform_device.h>
  19. #include <asm/hardware.h>
  20. #include <asm/irq.h>
  21. #include <asm/arch/irqs.h>
  22. #include <asm/arch/pxa-regs.h>
  23. #include <asm/arch/ohci.h>
  24. #include <asm/arch/pm.h>
  25. #include <asm/arch/dma.h>
  26. #include "generic.h"
  27. #include "devices.h"
  28. #include "clock.h"
  29. /* Crystal clock: 13MHz */
  30. #define BASE_CLK 13000000
  31. /*
  32. * Get the clock frequency as reflected by CCSR and the turbo flag.
  33. * We assume these values have been applied via a fcs.
  34. * If info is not 0 we also display the current settings.
  35. */
  36. unsigned int pxa27x_get_clk_frequency_khz(int info)
  37. {
  38. unsigned long ccsr, clkcfg;
  39. unsigned int l, L, m, M, n2, N, S;
  40. int cccr_a, t, ht, b;
  41. ccsr = CCSR;
  42. cccr_a = CCCR & (1 << 25);
  43. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  44. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  45. t = clkcfg & (1 << 0);
  46. ht = clkcfg & (1 << 2);
  47. b = clkcfg & (1 << 3);
  48. l = ccsr & 0x1f;
  49. n2 = (ccsr>>7) & 0xf;
  50. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  51. L = l * BASE_CLK;
  52. N = (L * n2) / 2;
  53. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  54. S = (b) ? L : (L/2);
  55. if (info) {
  56. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  57. L / 1000000, (L % 1000000) / 10000, l );
  58. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  59. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  60. (t) ? "" : "in" );
  61. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  62. M / 1000000, (M % 1000000) / 10000, m );
  63. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  64. S / 1000000, (S % 1000000) / 10000 );
  65. }
  66. return (t) ? (N/1000) : (L/1000);
  67. }
  68. /*
  69. * Return the current mem clock frequency in units of 10kHz as
  70. * reflected by CCCR[A], B, and L
  71. */
  72. unsigned int pxa27x_get_memclk_frequency_10khz(void)
  73. {
  74. unsigned long ccsr, clkcfg;
  75. unsigned int l, L, m, M;
  76. int cccr_a, b;
  77. ccsr = CCSR;
  78. cccr_a = CCCR & (1 << 25);
  79. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  80. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  81. b = clkcfg & (1 << 3);
  82. l = ccsr & 0x1f;
  83. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  84. L = l * BASE_CLK;
  85. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  86. return (M / 10000);
  87. }
  88. /*
  89. * Return the current LCD clock frequency in units of 10kHz as
  90. */
  91. static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
  92. {
  93. unsigned long ccsr;
  94. unsigned int l, L, k, K;
  95. ccsr = CCSR;
  96. l = ccsr & 0x1f;
  97. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  98. L = l * BASE_CLK;
  99. K = L / k;
  100. return (K / 10000);
  101. }
  102. static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
  103. {
  104. return pxa27x_get_lcdclk_frequency_10khz() * 10000;
  105. }
  106. static const struct clkops clk_pxa27x_lcd_ops = {
  107. .enable = clk_cken_enable,
  108. .disable = clk_cken_disable,
  109. .getrate = clk_pxa27x_lcd_getrate,
  110. };
  111. static struct clk pxa27x_clks[] = {
  112. INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
  113. INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
  114. INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
  115. INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
  116. INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
  117. INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
  118. INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
  119. INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa_device_udc.dev),
  120. INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
  121. INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
  122. INIT_CKEN("USBCLK", USB, 48000000, 0, &pxa27x_device_ohci.dev),
  123. INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
  124. INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, NULL),
  125. /*
  126. INIT_CKEN("PWMCLK", PWM0, 13000000, 0, NULL),
  127. INIT_CKEN("SSPCLK", SSP1, 13000000, 0, NULL),
  128. INIT_CKEN("SSPCLK", SSP2, 13000000, 0, NULL),
  129. INIT_CKEN("SSPCLK", SSP3, 13000000, 0, NULL),
  130. INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
  131. INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
  132. INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
  133. INIT_CKEN("IMCLK", IM, 0, 0, NULL),
  134. INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
  135. */
  136. };
  137. #ifdef CONFIG_PM
  138. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  139. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  140. #define RESTORE_GPLEVEL(n) do { \
  141. GPSR##n = sleep_save[SLEEP_SAVE_GPLR##n]; \
  142. GPCR##n = ~sleep_save[SLEEP_SAVE_GPLR##n]; \
  143. } while (0)
  144. /*
  145. * List of global PXA peripheral registers to preserve.
  146. * More ones like CP and general purpose register values are preserved
  147. * with the stack pointer in sleep.S.
  148. */
  149. enum { SLEEP_SAVE_START = 0,
  150. SLEEP_SAVE_GPLR0, SLEEP_SAVE_GPLR1, SLEEP_SAVE_GPLR2, SLEEP_SAVE_GPLR3,
  151. SLEEP_SAVE_GPDR0, SLEEP_SAVE_GPDR1, SLEEP_SAVE_GPDR2, SLEEP_SAVE_GPDR3,
  152. SLEEP_SAVE_GRER0, SLEEP_SAVE_GRER1, SLEEP_SAVE_GRER2, SLEEP_SAVE_GRER3,
  153. SLEEP_SAVE_GFER0, SLEEP_SAVE_GFER1, SLEEP_SAVE_GFER2, SLEEP_SAVE_GFER3,
  154. SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2, SLEEP_SAVE_PGSR3,
  155. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  156. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  157. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  158. SLEEP_SAVE_GAFR3_L, SLEEP_SAVE_GAFR3_U,
  159. SLEEP_SAVE_PSTR,
  160. SLEEP_SAVE_ICMR,
  161. SLEEP_SAVE_CKEN,
  162. SLEEP_SAVE_MDREFR,
  163. SLEEP_SAVE_PWER, SLEEP_SAVE_PCFR, SLEEP_SAVE_PRER,
  164. SLEEP_SAVE_PFER, SLEEP_SAVE_PKWR,
  165. SLEEP_SAVE_SIZE
  166. };
  167. void pxa27x_cpu_pm_save(unsigned long *sleep_save)
  168. {
  169. SAVE(GPLR0); SAVE(GPLR1); SAVE(GPLR2); SAVE(GPLR3);
  170. SAVE(GPDR0); SAVE(GPDR1); SAVE(GPDR2); SAVE(GPDR3);
  171. SAVE(GRER0); SAVE(GRER1); SAVE(GRER2); SAVE(GRER3);
  172. SAVE(GFER0); SAVE(GFER1); SAVE(GFER2); SAVE(GFER3);
  173. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2); SAVE(PGSR3);
  174. SAVE(GAFR0_L); SAVE(GAFR0_U);
  175. SAVE(GAFR1_L); SAVE(GAFR1_U);
  176. SAVE(GAFR2_L); SAVE(GAFR2_U);
  177. SAVE(GAFR3_L); SAVE(GAFR3_U);
  178. SAVE(MDREFR);
  179. SAVE(PWER); SAVE(PCFR); SAVE(PRER);
  180. SAVE(PFER); SAVE(PKWR);
  181. SAVE(ICMR); ICMR = 0;
  182. SAVE(CKEN);
  183. SAVE(PSTR);
  184. /* Clear GPIO transition detect bits */
  185. GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2; GEDR3 = GEDR3;
  186. }
  187. void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
  188. {
  189. /* ensure not to come back here if it wasn't intended */
  190. PSPR = 0;
  191. /* restore registers */
  192. RESTORE_GPLEVEL(0); RESTORE_GPLEVEL(1);
  193. RESTORE_GPLEVEL(2); RESTORE_GPLEVEL(3);
  194. RESTORE(GPDR0); RESTORE(GPDR1); RESTORE(GPDR2); RESTORE(GPDR3);
  195. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  196. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  197. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  198. RESTORE(GAFR3_L); RESTORE(GAFR3_U);
  199. RESTORE(GRER0); RESTORE(GRER1); RESTORE(GRER2); RESTORE(GRER3);
  200. RESTORE(GFER0); RESTORE(GFER1); RESTORE(GFER2); RESTORE(GFER3);
  201. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2); RESTORE(PGSR3);
  202. RESTORE(MDREFR);
  203. RESTORE(PWER); RESTORE(PCFR); RESTORE(PRER);
  204. RESTORE(PFER); RESTORE(PKWR);
  205. PSSR = PSSR_RDH | PSSR_PH;
  206. RESTORE(CKEN);
  207. ICLR = 0;
  208. ICCR = 1;
  209. RESTORE(ICMR);
  210. RESTORE(PSTR);
  211. }
  212. void pxa27x_cpu_pm_enter(suspend_state_t state)
  213. {
  214. extern void pxa_cpu_standby(void);
  215. if (state == PM_SUSPEND_STANDBY)
  216. CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER) |
  217. (1 << CKEN_LCD) | (1 << CKEN_PWM0);
  218. else
  219. CKEN = (1 << CKEN_MEMC) | (1 << CKEN_OSTIMER);
  220. /* ensure voltage-change sequencer not initiated, which hangs */
  221. PCFR &= ~PCFR_FVC;
  222. /* Clear edge-detect status register. */
  223. PEDR = 0xDF12FE1B;
  224. switch (state) {
  225. case PM_SUSPEND_STANDBY:
  226. pxa_cpu_standby();
  227. break;
  228. case PM_SUSPEND_MEM:
  229. /* set resume return address */
  230. PSPR = virt_to_phys(pxa_cpu_resume);
  231. pxa27x_cpu_suspend(PWRMODE_SLEEP);
  232. break;
  233. }
  234. }
  235. static int pxa27x_cpu_pm_valid(suspend_state_t state)
  236. {
  237. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  238. }
  239. static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
  240. .save_size = SLEEP_SAVE_SIZE,
  241. .save = pxa27x_cpu_pm_save,
  242. .restore = pxa27x_cpu_pm_restore,
  243. .valid = pxa27x_cpu_pm_valid,
  244. .enter = pxa27x_cpu_pm_enter,
  245. };
  246. static void __init pxa27x_init_pm(void)
  247. {
  248. pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
  249. }
  250. #endif
  251. /* PXA27x: Various gpios can issue wakeup events. This logic only
  252. * handles the simple cases, not the WEMUX2 and WEMUX3 options
  253. */
  254. #define PXA27x_GPIO_NOWAKE_MASK \
  255. ((1 << 8) | (1 << 7) | (1 << 6) | (1 << 5) | (1 << 2))
  256. #define WAKEMASK(gpio) \
  257. (((gpio) <= 15) \
  258. ? ((1 << (gpio)) & ~PXA27x_GPIO_NOWAKE_MASK) \
  259. : ((gpio == 35) ? (1 << 24) : 0))
  260. static int pxa27x_set_wake(unsigned int irq, unsigned int on)
  261. {
  262. int gpio = IRQ_TO_GPIO(irq);
  263. uint32_t mask;
  264. if ((gpio >= 0 && gpio <= 15) || (gpio == 35)) {
  265. if (WAKEMASK(gpio) == 0)
  266. return -EINVAL;
  267. mask = WAKEMASK(gpio);
  268. if (on) {
  269. if (GRER(gpio) | GPIO_bit(gpio))
  270. PRER |= mask;
  271. else
  272. PRER &= ~mask;
  273. if (GFER(gpio) | GPIO_bit(gpio))
  274. PFER |= mask;
  275. else
  276. PFER &= ~mask;
  277. }
  278. goto set_pwer;
  279. }
  280. switch (irq) {
  281. case IRQ_RTCAlrm:
  282. mask = PWER_RTC;
  283. break;
  284. case IRQ_USB:
  285. mask = 1u << 26;
  286. break;
  287. default:
  288. return -EINVAL;
  289. }
  290. set_pwer:
  291. if (on)
  292. PWER |= mask;
  293. else
  294. PWER &=~mask;
  295. return 0;
  296. }
  297. void __init pxa27x_init_irq(void)
  298. {
  299. pxa_init_irq_low();
  300. pxa_init_irq_high();
  301. pxa_init_irq_gpio(128);
  302. pxa_init_irq_set_wake(pxa27x_set_wake);
  303. }
  304. /*
  305. * device registration specific to PXA27x.
  306. */
  307. static u64 pxa27x_dmamask = 0xffffffffUL;
  308. static struct resource pxa27x_ohci_resources[] = {
  309. [0] = {
  310. .start = 0x4C000000,
  311. .end = 0x4C00ff6f,
  312. .flags = IORESOURCE_MEM,
  313. },
  314. [1] = {
  315. .start = IRQ_USBH1,
  316. .end = IRQ_USBH1,
  317. .flags = IORESOURCE_IRQ,
  318. },
  319. };
  320. struct platform_device pxa27x_device_ohci = {
  321. .name = "pxa27x-ohci",
  322. .id = -1,
  323. .dev = {
  324. .dma_mask = &pxa27x_dmamask,
  325. .coherent_dma_mask = 0xffffffff,
  326. },
  327. .num_resources = ARRAY_SIZE(pxa27x_ohci_resources),
  328. .resource = pxa27x_ohci_resources,
  329. };
  330. void __init pxa_set_ohci_info(struct pxaohci_platform_data *info)
  331. {
  332. pxa27x_device_ohci.dev.platform_data = info;
  333. }
  334. static struct resource i2c_power_resources[] = {
  335. {
  336. .start = 0x40f00180,
  337. .end = 0x40f001a3,
  338. .flags = IORESOURCE_MEM,
  339. }, {
  340. .start = IRQ_PWRI2C,
  341. .end = IRQ_PWRI2C,
  342. .flags = IORESOURCE_IRQ,
  343. },
  344. };
  345. struct platform_device pxa27x_device_i2c_power = {
  346. .name = "pxa2xx-i2c",
  347. .id = 1,
  348. .resource = i2c_power_resources,
  349. .num_resources = ARRAY_SIZE(i2c_power_resources),
  350. };
  351. static struct platform_device *devices[] __initdata = {
  352. &pxa_device_mci,
  353. &pxa_device_udc,
  354. &pxa_device_fb,
  355. &pxa_device_ffuart,
  356. &pxa_device_btuart,
  357. &pxa_device_stuart,
  358. &pxa_device_i2c,
  359. &pxa_device_i2s,
  360. &pxa_device_ficp,
  361. &pxa_device_rtc,
  362. &pxa27x_device_i2c_power,
  363. &pxa27x_device_ohci,
  364. };
  365. static int __init pxa27x_init(void)
  366. {
  367. int ret = 0;
  368. if (cpu_is_pxa27x()) {
  369. clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
  370. if ((ret = pxa_init_dma(32)))
  371. return ret;
  372. #ifdef CONFIG_PM
  373. pxa27x_init_pm();
  374. #endif
  375. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  376. }
  377. return ret;
  378. }
  379. subsys_initcall(pxa27x_init);