pxa25x.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa25x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA21x/25x/26x variants.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Since this file should be linked before any other machine specific file,
  15. * the __initcall() here will be executed first. This serves as default
  16. * initialization stuff for PXA machines which can be overridden later if
  17. * need be.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/suspend.h>
  24. #include <asm/hardware.h>
  25. #include <asm/arch/irqs.h>
  26. #include <asm/arch/pxa-regs.h>
  27. #include <asm/arch/pm.h>
  28. #include <asm/arch/dma.h>
  29. #include "generic.h"
  30. #include "devices.h"
  31. #include "clock.h"
  32. /*
  33. * Various clock factors driven by the CCCR register.
  34. */
  35. /* Crystal Frequency to Memory Frequency Multiplier (L) */
  36. static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
  37. /* Memory Frequency to Run Mode Frequency Multiplier (M) */
  38. static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
  39. /* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
  40. /* Note: we store the value N * 2 here. */
  41. static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
  42. /* Crystal clock */
  43. #define BASE_CLK 3686400
  44. /*
  45. * Get the clock frequency as reflected by CCCR and the turbo flag.
  46. * We assume these values have been applied via a fcs.
  47. * If info is not 0 we also display the current settings.
  48. */
  49. unsigned int pxa25x_get_clk_frequency_khz(int info)
  50. {
  51. unsigned long cccr, turbo;
  52. unsigned int l, L, m, M, n2, N;
  53. cccr = CCCR;
  54. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
  55. l = L_clk_mult[(cccr >> 0) & 0x1f];
  56. m = M_clk_mult[(cccr >> 5) & 0x03];
  57. n2 = N2_clk_mult[(cccr >> 7) & 0x07];
  58. L = l * BASE_CLK;
  59. M = m * L;
  60. N = n2 * M / 2;
  61. if(info)
  62. {
  63. L += 5000;
  64. printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
  65. L / 1000000, (L % 1000000) / 10000, l );
  66. M += 5000;
  67. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  68. M / 1000000, (M % 1000000) / 10000, m );
  69. N += 5000;
  70. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  71. N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
  72. (turbo & 1) ? "" : "in" );
  73. }
  74. return (turbo & 1) ? (N/1000) : (M/1000);
  75. }
  76. /*
  77. * Return the current memory clock frequency in units of 10kHz
  78. */
  79. unsigned int pxa25x_get_memclk_frequency_10khz(void)
  80. {
  81. return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
  82. }
  83. static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
  84. {
  85. return pxa25x_get_memclk_frequency_10khz() * 10000;
  86. }
  87. static const struct clkops clk_pxa25x_lcd_ops = {
  88. .enable = clk_cken_enable,
  89. .disable = clk_cken_disable,
  90. .getrate = clk_pxa25x_lcd_getrate,
  91. };
  92. /*
  93. * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
  94. * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
  95. * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
  96. */
  97. static struct clk pxa25x_clks[] = {
  98. INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
  99. INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
  100. INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
  101. INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
  102. INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
  103. INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa_device_udc.dev),
  104. INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
  105. INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
  106. /*
  107. INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
  108. INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
  109. INIT_CKEN("SSPCLK", SSP, 3686400, 0, NULL),
  110. INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
  111. INIT_CKEN("NSSPCLK", NSSP, 3686400, 0, NULL),
  112. */
  113. INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
  114. };
  115. #ifdef CONFIG_PM
  116. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  117. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  118. #define RESTORE_GPLEVEL(n) do { \
  119. GPSR##n = sleep_save[SLEEP_SAVE_GPLR##n]; \
  120. GPCR##n = ~sleep_save[SLEEP_SAVE_GPLR##n]; \
  121. } while (0)
  122. /*
  123. * List of global PXA peripheral registers to preserve.
  124. * More ones like CP and general purpose register values are preserved
  125. * with the stack pointer in sleep.S.
  126. */
  127. enum { SLEEP_SAVE_START = 0,
  128. SLEEP_SAVE_GPLR0, SLEEP_SAVE_GPLR1, SLEEP_SAVE_GPLR2,
  129. SLEEP_SAVE_GPDR0, SLEEP_SAVE_GPDR1, SLEEP_SAVE_GPDR2,
  130. SLEEP_SAVE_GRER0, SLEEP_SAVE_GRER1, SLEEP_SAVE_GRER2,
  131. SLEEP_SAVE_GFER0, SLEEP_SAVE_GFER1, SLEEP_SAVE_GFER2,
  132. SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
  133. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  134. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  135. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  136. SLEEP_SAVE_PSTR,
  137. SLEEP_SAVE_ICMR,
  138. SLEEP_SAVE_CKEN,
  139. SLEEP_SAVE_SIZE
  140. };
  141. static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
  142. {
  143. SAVE(GPLR0); SAVE(GPLR1); SAVE(GPLR2);
  144. SAVE(GPDR0); SAVE(GPDR1); SAVE(GPDR2);
  145. SAVE(GRER0); SAVE(GRER1); SAVE(GRER2);
  146. SAVE(GFER0); SAVE(GFER1); SAVE(GFER2);
  147. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
  148. SAVE(GAFR0_L); SAVE(GAFR0_U);
  149. SAVE(GAFR1_L); SAVE(GAFR1_U);
  150. SAVE(GAFR2_L); SAVE(GAFR2_U);
  151. SAVE(ICMR);
  152. SAVE(CKEN);
  153. SAVE(PSTR);
  154. }
  155. static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
  156. {
  157. /* restore registers */
  158. RESTORE_GPLEVEL(0); RESTORE_GPLEVEL(1); RESTORE_GPLEVEL(2);
  159. RESTORE(GPDR0); RESTORE(GPDR1); RESTORE(GPDR2);
  160. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  161. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  162. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  163. RESTORE(GRER0); RESTORE(GRER1); RESTORE(GRER2);
  164. RESTORE(GFER0); RESTORE(GFER1); RESTORE(GFER2);
  165. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
  166. RESTORE(CKEN);
  167. RESTORE(ICMR);
  168. RESTORE(PSTR);
  169. }
  170. static void pxa25x_cpu_pm_enter(suspend_state_t state)
  171. {
  172. CKEN = 0;
  173. switch (state) {
  174. case PM_SUSPEND_MEM:
  175. /* set resume return address */
  176. PSPR = virt_to_phys(pxa_cpu_resume);
  177. pxa25x_cpu_suspend(PWRMODE_SLEEP);
  178. break;
  179. }
  180. }
  181. static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
  182. .save_size = SLEEP_SAVE_SIZE,
  183. .valid = suspend_valid_only_mem,
  184. .save = pxa25x_cpu_pm_save,
  185. .restore = pxa25x_cpu_pm_restore,
  186. .enter = pxa25x_cpu_pm_enter,
  187. };
  188. static void __init pxa25x_init_pm(void)
  189. {
  190. pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
  191. }
  192. #endif
  193. /* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
  194. */
  195. static int pxa25x_set_wake(unsigned int irq, unsigned int on)
  196. {
  197. int gpio = IRQ_TO_GPIO(irq);
  198. uint32_t gpio_bit, mask = 0;
  199. if (gpio >= 0 && gpio <= 15) {
  200. gpio_bit = GPIO_bit(gpio);
  201. mask = gpio_bit;
  202. if (on) {
  203. if (GRER(gpio) | gpio_bit)
  204. PRER |= gpio_bit;
  205. else
  206. PRER &= ~gpio_bit;
  207. if (GFER(gpio) | gpio_bit)
  208. PFER |= gpio_bit;
  209. else
  210. PFER &= ~gpio_bit;
  211. }
  212. goto set_pwer;
  213. }
  214. if (irq == IRQ_RTCAlrm) {
  215. mask = PWER_RTC;
  216. goto set_pwer;
  217. }
  218. return -EINVAL;
  219. set_pwer:
  220. if (on)
  221. PWER |= mask;
  222. else
  223. PWER &=~mask;
  224. return 0;
  225. }
  226. void __init pxa25x_init_irq(void)
  227. {
  228. pxa_init_irq_low();
  229. pxa_init_irq_gpio(85);
  230. pxa_init_irq_set_wake(pxa25x_set_wake);
  231. }
  232. static struct platform_device *pxa25x_devices[] __initdata = {
  233. &pxa_device_mci,
  234. &pxa_device_udc,
  235. &pxa_device_fb,
  236. &pxa_device_ffuart,
  237. &pxa_device_btuart,
  238. &pxa_device_stuart,
  239. &pxa_device_i2c,
  240. &pxa_device_i2s,
  241. &pxa_device_ficp,
  242. &pxa_device_rtc,
  243. };
  244. static int __init pxa25x_init(void)
  245. {
  246. int ret = 0;
  247. if (cpu_is_pxa21x() || cpu_is_pxa25x()) {
  248. clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
  249. if ((ret = pxa_init_dma(16)))
  250. return ret;
  251. #ifdef CONFIG_PM
  252. pxa25x_init_pm();
  253. #endif
  254. ret = platform_add_devices(pxa25x_devices,
  255. ARRAY_SIZE(pxa25x_devices));
  256. }
  257. /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
  258. if (cpu_is_pxa25x())
  259. ret = platform_device_register(&pxa_device_hwuart);
  260. return ret;
  261. }
  262. subsys_initcall(pxa25x_init);