atl2.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110
  1. /*
  2. * Copyright(c) 2006 - 2007 Atheros Corporation. All rights reserved.
  3. * Copyright(c) 2007 - 2008 Chris Snook <csnook@redhat.com>
  4. *
  5. * Derived from Intel e1000 driver
  6. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the Free
  10. * Software Foundation; either version 2 of the License, or (at your option)
  11. * any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program; if not, write to the Free Software Foundation, Inc., 59
  20. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  21. */
  22. #include <asm/atomic.h>
  23. #include <linux/crc32.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/hardirq.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/in.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/ip.h>
  32. #include <linux/irqflags.h>
  33. #include <linux/irqreturn.h>
  34. #include <linux/mii.h>
  35. #include <linux/net.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/pm.h>
  40. #include <linux/skbuff.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/string.h>
  43. #include <linux/tcp.h>
  44. #include <linux/timer.h>
  45. #include <linux/types.h>
  46. #include <linux/workqueue.h>
  47. #include "atl2.h"
  48. #define ATL2_DRV_VERSION "2.2.3"
  49. static char atl2_driver_name[] = "atl2";
  50. static const char atl2_driver_string[] = "Atheros(R) L2 Ethernet Driver";
  51. static char atl2_copyright[] = "Copyright (c) 2007 Atheros Corporation.";
  52. static char atl2_driver_version[] = ATL2_DRV_VERSION;
  53. MODULE_AUTHOR("Atheros Corporation <xiong.huang@atheros.com>, Chris Snook <csnook@redhat.com>");
  54. MODULE_DESCRIPTION("Atheros Fast Ethernet Network Driver");
  55. MODULE_LICENSE("GPL");
  56. MODULE_VERSION(ATL2_DRV_VERSION);
  57. /*
  58. * atl2_pci_tbl - PCI Device ID Table
  59. */
  60. static struct pci_device_id atl2_pci_tbl[] = {
  61. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2)},
  62. /* required last entry */
  63. {0,}
  64. };
  65. MODULE_DEVICE_TABLE(pci, atl2_pci_tbl);
  66. static void atl2_set_ethtool_ops(struct net_device *netdev);
  67. static void atl2_check_options(struct atl2_adapter *adapter);
  68. /*
  69. * atl2_sw_init - Initialize general software structures (struct atl2_adapter)
  70. * @adapter: board private structure to initialize
  71. *
  72. * atl2_sw_init initializes the Adapter private data structure.
  73. * Fields are initialized based on PCI device information and
  74. * OS network device settings (MTU size).
  75. */
  76. static int __devinit atl2_sw_init(struct atl2_adapter *adapter)
  77. {
  78. struct atl2_hw *hw = &adapter->hw;
  79. struct pci_dev *pdev = adapter->pdev;
  80. /* PCI config space info */
  81. hw->vendor_id = pdev->vendor;
  82. hw->device_id = pdev->device;
  83. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  84. hw->subsystem_id = pdev->subsystem_device;
  85. pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  86. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  87. adapter->wol = 0;
  88. adapter->ict = 50000; /* ~100ms */
  89. adapter->link_speed = SPEED_0; /* hardware init */
  90. adapter->link_duplex = FULL_DUPLEX;
  91. hw->phy_configured = false;
  92. hw->preamble_len = 7;
  93. hw->ipgt = 0x60;
  94. hw->min_ifg = 0x50;
  95. hw->ipgr1 = 0x40;
  96. hw->ipgr2 = 0x60;
  97. hw->retry_buf = 2;
  98. hw->max_retry = 0xf;
  99. hw->lcol = 0x37;
  100. hw->jam_ipg = 7;
  101. hw->fc_rxd_hi = 0;
  102. hw->fc_rxd_lo = 0;
  103. hw->max_frame_size = adapter->netdev->mtu;
  104. spin_lock_init(&adapter->stats_lock);
  105. set_bit(__ATL2_DOWN, &adapter->flags);
  106. return 0;
  107. }
  108. /*
  109. * atl2_set_multi - Multicast and Promiscuous mode set
  110. * @netdev: network interface device structure
  111. *
  112. * The set_multi entry point is called whenever the multicast address
  113. * list or the network interface flags are updated. This routine is
  114. * responsible for configuring the hardware for proper multicast,
  115. * promiscuous mode, and all-multi behavior.
  116. */
  117. static void atl2_set_multi(struct net_device *netdev)
  118. {
  119. struct atl2_adapter *adapter = netdev_priv(netdev);
  120. struct atl2_hw *hw = &adapter->hw;
  121. struct dev_mc_list *mc_ptr;
  122. u32 rctl;
  123. u32 hash_value;
  124. /* Check for Promiscuous and All Multicast modes */
  125. rctl = ATL2_READ_REG(hw, REG_MAC_CTRL);
  126. if (netdev->flags & IFF_PROMISC) {
  127. rctl |= MAC_CTRL_PROMIS_EN;
  128. } else if (netdev->flags & IFF_ALLMULTI) {
  129. rctl |= MAC_CTRL_MC_ALL_EN;
  130. rctl &= ~MAC_CTRL_PROMIS_EN;
  131. } else
  132. rctl &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  133. ATL2_WRITE_REG(hw, REG_MAC_CTRL, rctl);
  134. /* clear the old settings from the multicast hash table */
  135. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  136. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  137. /* comoute mc addresses' hash value ,and put it into hash table */
  138. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next) {
  139. hash_value = atl2_hash_mc_addr(hw, mc_ptr->dmi_addr);
  140. atl2_hash_set(hw, hash_value);
  141. }
  142. }
  143. static void init_ring_ptrs(struct atl2_adapter *adapter)
  144. {
  145. /* Read / Write Ptr Initialize: */
  146. adapter->txd_write_ptr = 0;
  147. atomic_set(&adapter->txd_read_ptr, 0);
  148. adapter->rxd_read_ptr = 0;
  149. adapter->rxd_write_ptr = 0;
  150. atomic_set(&adapter->txs_write_ptr, 0);
  151. adapter->txs_next_clear = 0;
  152. }
  153. /*
  154. * atl2_configure - Configure Transmit&Receive Unit after Reset
  155. * @adapter: board private structure
  156. *
  157. * Configure the Tx /Rx unit of the MAC after a reset.
  158. */
  159. static int atl2_configure(struct atl2_adapter *adapter)
  160. {
  161. struct atl2_hw *hw = &adapter->hw;
  162. u32 value;
  163. /* clear interrupt status */
  164. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0xffffffff);
  165. /* set MAC Address */
  166. value = (((u32)hw->mac_addr[2]) << 24) |
  167. (((u32)hw->mac_addr[3]) << 16) |
  168. (((u32)hw->mac_addr[4]) << 8) |
  169. (((u32)hw->mac_addr[5]));
  170. ATL2_WRITE_REG(hw, REG_MAC_STA_ADDR, value);
  171. value = (((u32)hw->mac_addr[0]) << 8) |
  172. (((u32)hw->mac_addr[1]));
  173. ATL2_WRITE_REG(hw, (REG_MAC_STA_ADDR+4), value);
  174. /* HI base address */
  175. ATL2_WRITE_REG(hw, REG_DESC_BASE_ADDR_HI,
  176. (u32)((adapter->ring_dma & 0xffffffff00000000ULL) >> 32));
  177. /* LO base address */
  178. ATL2_WRITE_REG(hw, REG_TXD_BASE_ADDR_LO,
  179. (u32)(adapter->txd_dma & 0x00000000ffffffffULL));
  180. ATL2_WRITE_REG(hw, REG_TXS_BASE_ADDR_LO,
  181. (u32)(adapter->txs_dma & 0x00000000ffffffffULL));
  182. ATL2_WRITE_REG(hw, REG_RXD_BASE_ADDR_LO,
  183. (u32)(adapter->rxd_dma & 0x00000000ffffffffULL));
  184. /* element count */
  185. ATL2_WRITE_REGW(hw, REG_TXD_MEM_SIZE, (u16)(adapter->txd_ring_size/4));
  186. ATL2_WRITE_REGW(hw, REG_TXS_MEM_SIZE, (u16)adapter->txs_ring_size);
  187. ATL2_WRITE_REGW(hw, REG_RXD_BUF_NUM, (u16)adapter->rxd_ring_size);
  188. /* config Internal SRAM */
  189. /*
  190. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_tx_end);
  191. ATL2_WRITE_REGW(hw, REG_SRAM_TXRAM_END, sram_rx_end);
  192. */
  193. /* config IPG/IFG */
  194. value = (((u32)hw->ipgt & MAC_IPG_IFG_IPGT_MASK) <<
  195. MAC_IPG_IFG_IPGT_SHIFT) |
  196. (((u32)hw->min_ifg & MAC_IPG_IFG_MIFG_MASK) <<
  197. MAC_IPG_IFG_MIFG_SHIFT) |
  198. (((u32)hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK) <<
  199. MAC_IPG_IFG_IPGR1_SHIFT)|
  200. (((u32)hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK) <<
  201. MAC_IPG_IFG_IPGR2_SHIFT);
  202. ATL2_WRITE_REG(hw, REG_MAC_IPG_IFG, value);
  203. /* config Half-Duplex Control */
  204. value = ((u32)hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  205. (((u32)hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK) <<
  206. MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  207. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  208. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  209. (((u32)hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK) <<
  210. MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  211. ATL2_WRITE_REG(hw, REG_MAC_HALF_DUPLX_CTRL, value);
  212. /* set Interrupt Moderator Timer */
  213. ATL2_WRITE_REGW(hw, REG_IRQ_MODU_TIMER_INIT, adapter->imt);
  214. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_ITIMER_EN);
  215. /* set Interrupt Clear Timer */
  216. ATL2_WRITE_REGW(hw, REG_CMBDISDMA_TIMER, adapter->ict);
  217. /* set MTU */
  218. ATL2_WRITE_REG(hw, REG_MTU, adapter->netdev->mtu +
  219. ENET_HEADER_SIZE + VLAN_SIZE + ETHERNET_FCS_SIZE);
  220. /* 1590 */
  221. ATL2_WRITE_REG(hw, REG_TX_CUT_THRESH, 0x177);
  222. /* flow control */
  223. ATL2_WRITE_REGW(hw, REG_PAUSE_ON_TH, hw->fc_rxd_hi);
  224. ATL2_WRITE_REGW(hw, REG_PAUSE_OFF_TH, hw->fc_rxd_lo);
  225. /* Init mailbox */
  226. ATL2_WRITE_REGW(hw, REG_MB_TXD_WR_IDX, (u16)adapter->txd_write_ptr);
  227. ATL2_WRITE_REGW(hw, REG_MB_RXD_RD_IDX, (u16)adapter->rxd_read_ptr);
  228. /* enable DMA read/write */
  229. ATL2_WRITE_REGB(hw, REG_DMAR, DMAR_EN);
  230. ATL2_WRITE_REGB(hw, REG_DMAW, DMAW_EN);
  231. value = ATL2_READ_REG(&adapter->hw, REG_ISR);
  232. if ((value & ISR_PHY_LINKDOWN) != 0)
  233. value = 1; /* config failed */
  234. else
  235. value = 0;
  236. /* clear all interrupt status */
  237. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0x3fffffff);
  238. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  239. return value;
  240. }
  241. /*
  242. * atl2_setup_ring_resources - allocate Tx / RX descriptor resources
  243. * @adapter: board private structure
  244. *
  245. * Return 0 on success, negative on failure
  246. */
  247. static s32 atl2_setup_ring_resources(struct atl2_adapter *adapter)
  248. {
  249. struct pci_dev *pdev = adapter->pdev;
  250. int size;
  251. u8 offset = 0;
  252. /* real ring DMA buffer */
  253. adapter->ring_size = size =
  254. adapter->txd_ring_size * 1 + 7 + /* dword align */
  255. adapter->txs_ring_size * 4 + 7 + /* dword align */
  256. adapter->rxd_ring_size * 1536 + 127; /* 128bytes align */
  257. adapter->ring_vir_addr = pci_alloc_consistent(pdev, size,
  258. &adapter->ring_dma);
  259. if (!adapter->ring_vir_addr)
  260. return -ENOMEM;
  261. memset(adapter->ring_vir_addr, 0, adapter->ring_size);
  262. /* Init TXD Ring */
  263. adapter->txd_dma = adapter->ring_dma ;
  264. offset = (adapter->txd_dma & 0x7) ? (8 - (adapter->txd_dma & 0x7)) : 0;
  265. adapter->txd_dma += offset;
  266. adapter->txd_ring = (struct tx_pkt_header *) (adapter->ring_vir_addr +
  267. offset);
  268. /* Init TXS Ring */
  269. adapter->txs_dma = adapter->txd_dma + adapter->txd_ring_size;
  270. offset = (adapter->txs_dma & 0x7) ? (8 - (adapter->txs_dma & 0x7)) : 0;
  271. adapter->txs_dma += offset;
  272. adapter->txs_ring = (struct tx_pkt_status *)
  273. (((u8 *)adapter->txd_ring) + (adapter->txd_ring_size + offset));
  274. /* Init RXD Ring */
  275. adapter->rxd_dma = adapter->txs_dma + adapter->txs_ring_size * 4;
  276. offset = (adapter->rxd_dma & 127) ?
  277. (128 - (adapter->rxd_dma & 127)) : 0;
  278. if (offset > 7)
  279. offset -= 8;
  280. else
  281. offset += (128 - 8);
  282. adapter->rxd_dma += offset;
  283. adapter->rxd_ring = (struct rx_desc *) (((u8 *)adapter->txs_ring) +
  284. (adapter->txs_ring_size * 4 + offset));
  285. /*
  286. * Read / Write Ptr Initialize:
  287. * init_ring_ptrs(adapter);
  288. */
  289. return 0;
  290. }
  291. /*
  292. * atl2_irq_enable - Enable default interrupt generation settings
  293. * @adapter: board private structure
  294. */
  295. static inline void atl2_irq_enable(struct atl2_adapter *adapter)
  296. {
  297. ATL2_WRITE_REG(&adapter->hw, REG_IMR, IMR_NORMAL_MASK);
  298. ATL2_WRITE_FLUSH(&adapter->hw);
  299. }
  300. /*
  301. * atl2_irq_disable - Mask off interrupt generation on the NIC
  302. * @adapter: board private structure
  303. */
  304. static inline void atl2_irq_disable(struct atl2_adapter *adapter)
  305. {
  306. ATL2_WRITE_REG(&adapter->hw, REG_IMR, 0);
  307. ATL2_WRITE_FLUSH(&adapter->hw);
  308. synchronize_irq(adapter->pdev->irq);
  309. }
  310. #ifdef NETIF_F_HW_VLAN_TX
  311. static void atl2_vlan_rx_register(struct net_device *netdev,
  312. struct vlan_group *grp)
  313. {
  314. struct atl2_adapter *adapter = netdev_priv(netdev);
  315. u32 ctrl;
  316. atl2_irq_disable(adapter);
  317. adapter->vlgrp = grp;
  318. if (grp) {
  319. /* enable VLAN tag insert/strip */
  320. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  321. ctrl |= MAC_CTRL_RMV_VLAN;
  322. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  323. } else {
  324. /* disable VLAN tag insert/strip */
  325. ctrl = ATL2_READ_REG(&adapter->hw, REG_MAC_CTRL);
  326. ctrl &= ~MAC_CTRL_RMV_VLAN;
  327. ATL2_WRITE_REG(&adapter->hw, REG_MAC_CTRL, ctrl);
  328. }
  329. atl2_irq_enable(adapter);
  330. }
  331. static void atl2_restore_vlan(struct atl2_adapter *adapter)
  332. {
  333. atl2_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  334. }
  335. #endif
  336. static void atl2_intr_rx(struct atl2_adapter *adapter)
  337. {
  338. struct net_device *netdev = adapter->netdev;
  339. struct rx_desc *rxd;
  340. struct sk_buff *skb;
  341. do {
  342. rxd = adapter->rxd_ring+adapter->rxd_write_ptr;
  343. if (!rxd->status.update)
  344. break; /* end of tx */
  345. /* clear this flag at once */
  346. rxd->status.update = 0;
  347. if (rxd->status.ok && rxd->status.pkt_size >= 60) {
  348. int rx_size = (int)(rxd->status.pkt_size - 4);
  349. /* alloc new buffer */
  350. skb = netdev_alloc_skb(netdev, rx_size + NET_IP_ALIGN);
  351. if (NULL == skb) {
  352. printk(KERN_WARNING
  353. "%s: Mem squeeze, deferring packet.\n",
  354. netdev->name);
  355. /*
  356. * Check that some rx space is free. If not,
  357. * free one and mark stats->rx_dropped++.
  358. */
  359. netdev->stats.rx_dropped++;
  360. break;
  361. }
  362. skb_reserve(skb, NET_IP_ALIGN);
  363. skb->dev = netdev;
  364. memcpy(skb->data, rxd->packet, rx_size);
  365. skb_put(skb, rx_size);
  366. skb->protocol = eth_type_trans(skb, netdev);
  367. #ifdef NETIF_F_HW_VLAN_TX
  368. if (adapter->vlgrp && (rxd->status.vlan)) {
  369. u16 vlan_tag = (rxd->status.vtag>>4) |
  370. ((rxd->status.vtag&7) << 13) |
  371. ((rxd->status.vtag&8) << 9);
  372. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  373. } else
  374. #endif
  375. netif_rx(skb);
  376. netdev->stats.rx_bytes += rx_size;
  377. netdev->stats.rx_packets++;
  378. netdev->last_rx = jiffies;
  379. } else {
  380. netdev->stats.rx_errors++;
  381. if (rxd->status.ok && rxd->status.pkt_size <= 60)
  382. netdev->stats.rx_length_errors++;
  383. if (rxd->status.mcast)
  384. netdev->stats.multicast++;
  385. if (rxd->status.crc)
  386. netdev->stats.rx_crc_errors++;
  387. if (rxd->status.align)
  388. netdev->stats.rx_frame_errors++;
  389. }
  390. /* advance write ptr */
  391. if (++adapter->rxd_write_ptr == adapter->rxd_ring_size)
  392. adapter->rxd_write_ptr = 0;
  393. } while (1);
  394. /* update mailbox? */
  395. adapter->rxd_read_ptr = adapter->rxd_write_ptr;
  396. ATL2_WRITE_REGW(&adapter->hw, REG_MB_RXD_RD_IDX, adapter->rxd_read_ptr);
  397. }
  398. static void atl2_intr_tx(struct atl2_adapter *adapter)
  399. {
  400. struct net_device *netdev = adapter->netdev;
  401. u32 txd_read_ptr;
  402. u32 txs_write_ptr;
  403. struct tx_pkt_status *txs;
  404. struct tx_pkt_header *txph;
  405. int free_hole = 0;
  406. do {
  407. txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  408. txs = adapter->txs_ring + txs_write_ptr;
  409. if (!txs->update)
  410. break; /* tx stop here */
  411. free_hole = 1;
  412. txs->update = 0;
  413. if (++txs_write_ptr == adapter->txs_ring_size)
  414. txs_write_ptr = 0;
  415. atomic_set(&adapter->txs_write_ptr, (int)txs_write_ptr);
  416. txd_read_ptr = (u32) atomic_read(&adapter->txd_read_ptr);
  417. txph = (struct tx_pkt_header *)
  418. (((u8 *)adapter->txd_ring) + txd_read_ptr);
  419. if (txph->pkt_size != txs->pkt_size) {
  420. struct tx_pkt_status *old_txs = txs;
  421. printk(KERN_WARNING
  422. "%s: txs packet size not consistent with txd"
  423. " txd_:0x%08x, txs_:0x%08x!\n",
  424. adapter->netdev->name,
  425. *(u32 *)txph, *(u32 *)txs);
  426. printk(KERN_WARNING
  427. "txd read ptr: 0x%x\n",
  428. txd_read_ptr);
  429. txs = adapter->txs_ring + txs_write_ptr;
  430. printk(KERN_WARNING
  431. "txs-behind:0x%08x\n",
  432. *(u32 *)txs);
  433. if (txs_write_ptr < 2) {
  434. txs = adapter->txs_ring +
  435. (adapter->txs_ring_size +
  436. txs_write_ptr - 2);
  437. } else {
  438. txs = adapter->txs_ring + (txs_write_ptr - 2);
  439. }
  440. printk(KERN_WARNING
  441. "txs-before:0x%08x\n",
  442. *(u32 *)txs);
  443. txs = old_txs;
  444. }
  445. /* 4for TPH */
  446. txd_read_ptr += (((u32)(txph->pkt_size) + 7) & ~3);
  447. if (txd_read_ptr >= adapter->txd_ring_size)
  448. txd_read_ptr -= adapter->txd_ring_size;
  449. atomic_set(&adapter->txd_read_ptr, (int)txd_read_ptr);
  450. /* tx statistics: */
  451. if (txs->ok) {
  452. netdev->stats.tx_bytes += txs->pkt_size;
  453. netdev->stats.tx_packets++;
  454. }
  455. else
  456. netdev->stats.tx_errors++;
  457. if (txs->defer)
  458. netdev->stats.collisions++;
  459. if (txs->abort_col)
  460. netdev->stats.tx_aborted_errors++;
  461. if (txs->late_col)
  462. netdev->stats.tx_window_errors++;
  463. if (txs->underun)
  464. netdev->stats.tx_fifo_errors++;
  465. } while (1);
  466. if (free_hole) {
  467. if (netif_queue_stopped(adapter->netdev) &&
  468. netif_carrier_ok(adapter->netdev))
  469. netif_wake_queue(adapter->netdev);
  470. }
  471. }
  472. static void atl2_check_for_link(struct atl2_adapter *adapter)
  473. {
  474. struct net_device *netdev = adapter->netdev;
  475. u16 phy_data = 0;
  476. spin_lock(&adapter->stats_lock);
  477. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  478. atl2_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  479. spin_unlock(&adapter->stats_lock);
  480. /* notify upper layer link down ASAP */
  481. if (!(phy_data & BMSR_LSTATUS)) { /* Link Down */
  482. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  483. printk(KERN_INFO "%s: %s NIC Link is Down\n",
  484. atl2_driver_name, netdev->name);
  485. adapter->link_speed = SPEED_0;
  486. netif_carrier_off(netdev);
  487. netif_stop_queue(netdev);
  488. }
  489. }
  490. schedule_work(&adapter->link_chg_task);
  491. }
  492. static inline void atl2_clear_phy_int(struct atl2_adapter *adapter)
  493. {
  494. u16 phy_data;
  495. spin_lock(&adapter->stats_lock);
  496. atl2_read_phy_reg(&adapter->hw, 19, &phy_data);
  497. spin_unlock(&adapter->stats_lock);
  498. }
  499. /*
  500. * atl2_intr - Interrupt Handler
  501. * @irq: interrupt number
  502. * @data: pointer to a network interface device structure
  503. * @pt_regs: CPU registers structure
  504. */
  505. static irqreturn_t atl2_intr(int irq, void *data)
  506. {
  507. struct atl2_adapter *adapter = netdev_priv(data);
  508. struct atl2_hw *hw = &adapter->hw;
  509. u32 status;
  510. status = ATL2_READ_REG(hw, REG_ISR);
  511. if (0 == status)
  512. return IRQ_NONE;
  513. /* link event */
  514. if (status & ISR_PHY)
  515. atl2_clear_phy_int(adapter);
  516. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  517. ATL2_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  518. /* check if PCIE PHY Link down */
  519. if (status & ISR_PHY_LINKDOWN) {
  520. if (netif_running(adapter->netdev)) { /* reset MAC */
  521. ATL2_WRITE_REG(hw, REG_ISR, 0);
  522. ATL2_WRITE_REG(hw, REG_IMR, 0);
  523. ATL2_WRITE_FLUSH(hw);
  524. schedule_work(&adapter->reset_task);
  525. return IRQ_HANDLED;
  526. }
  527. }
  528. /* check if DMA read/write error? */
  529. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  530. ATL2_WRITE_REG(hw, REG_ISR, 0);
  531. ATL2_WRITE_REG(hw, REG_IMR, 0);
  532. ATL2_WRITE_FLUSH(hw);
  533. schedule_work(&adapter->reset_task);
  534. return IRQ_HANDLED;
  535. }
  536. /* link event */
  537. if (status & (ISR_PHY | ISR_MANUAL)) {
  538. adapter->netdev->stats.tx_carrier_errors++;
  539. atl2_check_for_link(adapter);
  540. }
  541. /* transmit event */
  542. if (status & ISR_TX_EVENT)
  543. atl2_intr_tx(adapter);
  544. /* rx exception */
  545. if (status & ISR_RX_EVENT)
  546. atl2_intr_rx(adapter);
  547. /* re-enable Interrupt */
  548. ATL2_WRITE_REG(&adapter->hw, REG_ISR, 0);
  549. return IRQ_HANDLED;
  550. }
  551. static int atl2_request_irq(struct atl2_adapter *adapter)
  552. {
  553. struct net_device *netdev = adapter->netdev;
  554. int flags, err = 0;
  555. flags = IRQF_SHARED;
  556. #ifdef CONFIG_PCI_MSI
  557. adapter->have_msi = true;
  558. err = pci_enable_msi(adapter->pdev);
  559. if (err)
  560. adapter->have_msi = false;
  561. if (adapter->have_msi)
  562. flags &= ~IRQF_SHARED;
  563. #endif
  564. return request_irq(adapter->pdev->irq, &atl2_intr, flags, netdev->name,
  565. netdev);
  566. }
  567. /*
  568. * atl2_free_ring_resources - Free Tx / RX descriptor Resources
  569. * @adapter: board private structure
  570. *
  571. * Free all transmit software resources
  572. */
  573. static void atl2_free_ring_resources(struct atl2_adapter *adapter)
  574. {
  575. struct pci_dev *pdev = adapter->pdev;
  576. pci_free_consistent(pdev, adapter->ring_size, adapter->ring_vir_addr,
  577. adapter->ring_dma);
  578. }
  579. /*
  580. * atl2_open - Called when a network interface is made active
  581. * @netdev: network interface device structure
  582. *
  583. * Returns 0 on success, negative value on failure
  584. *
  585. * The open entry point is called when a network interface is made
  586. * active by the system (IFF_UP). At this point all resources needed
  587. * for transmit and receive operations are allocated, the interrupt
  588. * handler is registered with the OS, the watchdog timer is started,
  589. * and the stack is notified that the interface is ready.
  590. */
  591. static int atl2_open(struct net_device *netdev)
  592. {
  593. struct atl2_adapter *adapter = netdev_priv(netdev);
  594. int err;
  595. u32 val;
  596. /* disallow open during test */
  597. if (test_bit(__ATL2_TESTING, &adapter->flags))
  598. return -EBUSY;
  599. /* allocate transmit descriptors */
  600. err = atl2_setup_ring_resources(adapter);
  601. if (err)
  602. return err;
  603. err = atl2_init_hw(&adapter->hw);
  604. if (err) {
  605. err = -EIO;
  606. goto err_init_hw;
  607. }
  608. /* hardware has been reset, we need to reload some things */
  609. atl2_set_multi(netdev);
  610. init_ring_ptrs(adapter);
  611. #ifdef NETIF_F_HW_VLAN_TX
  612. atl2_restore_vlan(adapter);
  613. #endif
  614. if (atl2_configure(adapter)) {
  615. err = -EIO;
  616. goto err_config;
  617. }
  618. err = atl2_request_irq(adapter);
  619. if (err)
  620. goto err_req_irq;
  621. clear_bit(__ATL2_DOWN, &adapter->flags);
  622. mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 4*HZ));
  623. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  624. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL,
  625. val | MASTER_CTRL_MANUAL_INT);
  626. atl2_irq_enable(adapter);
  627. return 0;
  628. err_init_hw:
  629. err_req_irq:
  630. err_config:
  631. atl2_free_ring_resources(adapter);
  632. atl2_reset_hw(&adapter->hw);
  633. return err;
  634. }
  635. static void atl2_down(struct atl2_adapter *adapter)
  636. {
  637. struct net_device *netdev = adapter->netdev;
  638. /* signal that we're down so the interrupt handler does not
  639. * reschedule our watchdog timer */
  640. set_bit(__ATL2_DOWN, &adapter->flags);
  641. netif_tx_disable(netdev);
  642. /* reset MAC to disable all RX/TX */
  643. atl2_reset_hw(&adapter->hw);
  644. msleep(1);
  645. atl2_irq_disable(adapter);
  646. del_timer_sync(&adapter->watchdog_timer);
  647. del_timer_sync(&adapter->phy_config_timer);
  648. clear_bit(0, &adapter->cfg_phy);
  649. netif_carrier_off(netdev);
  650. adapter->link_speed = SPEED_0;
  651. adapter->link_duplex = -1;
  652. }
  653. static void atl2_free_irq(struct atl2_adapter *adapter)
  654. {
  655. struct net_device *netdev = adapter->netdev;
  656. free_irq(adapter->pdev->irq, netdev);
  657. #ifdef CONFIG_PCI_MSI
  658. if (adapter->have_msi)
  659. pci_disable_msi(adapter->pdev);
  660. #endif
  661. }
  662. /*
  663. * atl2_close - Disables a network interface
  664. * @netdev: network interface device structure
  665. *
  666. * Returns 0, this is not allowed to fail
  667. *
  668. * The close entry point is called when an interface is de-activated
  669. * by the OS. The hardware is still under the drivers control, but
  670. * needs to be disabled. A global MAC reset is issued to stop the
  671. * hardware, and all transmit and receive resources are freed.
  672. */
  673. static int atl2_close(struct net_device *netdev)
  674. {
  675. struct atl2_adapter *adapter = netdev_priv(netdev);
  676. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  677. atl2_down(adapter);
  678. atl2_free_irq(adapter);
  679. atl2_free_ring_resources(adapter);
  680. return 0;
  681. }
  682. static inline int TxsFreeUnit(struct atl2_adapter *adapter)
  683. {
  684. u32 txs_write_ptr = (u32) atomic_read(&adapter->txs_write_ptr);
  685. return (adapter->txs_next_clear >= txs_write_ptr) ?
  686. (int) (adapter->txs_ring_size - adapter->txs_next_clear +
  687. txs_write_ptr - 1) :
  688. (int) (txs_write_ptr - adapter->txs_next_clear - 1);
  689. }
  690. static inline int TxdFreeBytes(struct atl2_adapter *adapter)
  691. {
  692. u32 txd_read_ptr = (u32)atomic_read(&adapter->txd_read_ptr);
  693. return (adapter->txd_write_ptr >= txd_read_ptr) ?
  694. (int) (adapter->txd_ring_size - adapter->txd_write_ptr +
  695. txd_read_ptr - 1) :
  696. (int) (txd_read_ptr - adapter->txd_write_ptr - 1);
  697. }
  698. static int atl2_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  699. {
  700. struct atl2_adapter *adapter = netdev_priv(netdev);
  701. struct tx_pkt_header *txph;
  702. u32 offset, copy_len;
  703. int txs_unused;
  704. int txbuf_unused;
  705. if (test_bit(__ATL2_DOWN, &adapter->flags)) {
  706. dev_kfree_skb_any(skb);
  707. return NETDEV_TX_OK;
  708. }
  709. if (unlikely(skb->len <= 0)) {
  710. dev_kfree_skb_any(skb);
  711. return NETDEV_TX_OK;
  712. }
  713. txs_unused = TxsFreeUnit(adapter);
  714. txbuf_unused = TxdFreeBytes(adapter);
  715. if (skb->len + sizeof(struct tx_pkt_header) + 4 > txbuf_unused ||
  716. txs_unused < 1) {
  717. /* not enough resources */
  718. netif_stop_queue(netdev);
  719. return NETDEV_TX_BUSY;
  720. }
  721. offset = adapter->txd_write_ptr;
  722. txph = (struct tx_pkt_header *) (((u8 *)adapter->txd_ring) + offset);
  723. *(u32 *)txph = 0;
  724. txph->pkt_size = skb->len;
  725. offset += 4;
  726. if (offset >= adapter->txd_ring_size)
  727. offset -= adapter->txd_ring_size;
  728. copy_len = adapter->txd_ring_size - offset;
  729. if (copy_len >= skb->len) {
  730. memcpy(((u8 *)adapter->txd_ring) + offset, skb->data, skb->len);
  731. offset += ((u32)(skb->len + 3) & ~3);
  732. } else {
  733. memcpy(((u8 *)adapter->txd_ring)+offset, skb->data, copy_len);
  734. memcpy((u8 *)adapter->txd_ring, skb->data+copy_len,
  735. skb->len-copy_len);
  736. offset = ((u32)(skb->len-copy_len + 3) & ~3);
  737. }
  738. #ifdef NETIF_F_HW_VLAN_TX
  739. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  740. u16 vlan_tag = vlan_tx_tag_get(skb);
  741. vlan_tag = (vlan_tag << 4) |
  742. (vlan_tag >> 13) |
  743. ((vlan_tag >> 9) & 0x8);
  744. txph->ins_vlan = 1;
  745. txph->vlan = vlan_tag;
  746. }
  747. #endif
  748. if (offset >= adapter->txd_ring_size)
  749. offset -= adapter->txd_ring_size;
  750. adapter->txd_write_ptr = offset;
  751. /* clear txs before send */
  752. adapter->txs_ring[adapter->txs_next_clear].update = 0;
  753. if (++adapter->txs_next_clear == adapter->txs_ring_size)
  754. adapter->txs_next_clear = 0;
  755. ATL2_WRITE_REGW(&adapter->hw, REG_MB_TXD_WR_IDX,
  756. (adapter->txd_write_ptr >> 2));
  757. mmiowb();
  758. netdev->trans_start = jiffies;
  759. dev_kfree_skb_any(skb);
  760. return NETDEV_TX_OK;
  761. }
  762. /*
  763. * atl2_change_mtu - Change the Maximum Transfer Unit
  764. * @netdev: network interface device structure
  765. * @new_mtu: new value for maximum frame size
  766. *
  767. * Returns 0 on success, negative on failure
  768. */
  769. static int atl2_change_mtu(struct net_device *netdev, int new_mtu)
  770. {
  771. struct atl2_adapter *adapter = netdev_priv(netdev);
  772. struct atl2_hw *hw = &adapter->hw;
  773. if ((new_mtu < 40) || (new_mtu > (ETH_DATA_LEN + VLAN_SIZE)))
  774. return -EINVAL;
  775. /* set MTU */
  776. if (hw->max_frame_size != new_mtu) {
  777. netdev->mtu = new_mtu;
  778. ATL2_WRITE_REG(hw, REG_MTU, new_mtu + ENET_HEADER_SIZE +
  779. VLAN_SIZE + ETHERNET_FCS_SIZE);
  780. }
  781. return 0;
  782. }
  783. /*
  784. * atl2_set_mac - Change the Ethernet Address of the NIC
  785. * @netdev: network interface device structure
  786. * @p: pointer to an address structure
  787. *
  788. * Returns 0 on success, negative on failure
  789. */
  790. static int atl2_set_mac(struct net_device *netdev, void *p)
  791. {
  792. struct atl2_adapter *adapter = netdev_priv(netdev);
  793. struct sockaddr *addr = p;
  794. if (!is_valid_ether_addr(addr->sa_data))
  795. return -EADDRNOTAVAIL;
  796. if (netif_running(netdev))
  797. return -EBUSY;
  798. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  799. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  800. atl2_set_mac_addr(&adapter->hw);
  801. return 0;
  802. }
  803. /*
  804. * atl2_mii_ioctl -
  805. * @netdev:
  806. * @ifreq:
  807. * @cmd:
  808. */
  809. static int atl2_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  810. {
  811. struct atl2_adapter *adapter = netdev_priv(netdev);
  812. struct mii_ioctl_data *data = if_mii(ifr);
  813. unsigned long flags;
  814. switch (cmd) {
  815. case SIOCGMIIPHY:
  816. data->phy_id = 0;
  817. break;
  818. case SIOCGMIIREG:
  819. if (!capable(CAP_NET_ADMIN))
  820. return -EPERM;
  821. spin_lock_irqsave(&adapter->stats_lock, flags);
  822. if (atl2_read_phy_reg(&adapter->hw,
  823. data->reg_num & 0x1F, &data->val_out)) {
  824. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  825. return -EIO;
  826. }
  827. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  828. break;
  829. case SIOCSMIIREG:
  830. if (!capable(CAP_NET_ADMIN))
  831. return -EPERM;
  832. if (data->reg_num & ~(0x1F))
  833. return -EFAULT;
  834. spin_lock_irqsave(&adapter->stats_lock, flags);
  835. if (atl2_write_phy_reg(&adapter->hw, data->reg_num,
  836. data->val_in)) {
  837. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  838. return -EIO;
  839. }
  840. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  841. break;
  842. default:
  843. return -EOPNOTSUPP;
  844. }
  845. return 0;
  846. }
  847. /*
  848. * atl2_ioctl -
  849. * @netdev:
  850. * @ifreq:
  851. * @cmd:
  852. */
  853. static int atl2_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  854. {
  855. switch (cmd) {
  856. case SIOCGMIIPHY:
  857. case SIOCGMIIREG:
  858. case SIOCSMIIREG:
  859. return atl2_mii_ioctl(netdev, ifr, cmd);
  860. #ifdef ETHTOOL_OPS_COMPAT
  861. case SIOCETHTOOL:
  862. return ethtool_ioctl(ifr);
  863. #endif
  864. default:
  865. return -EOPNOTSUPP;
  866. }
  867. }
  868. /*
  869. * atl2_tx_timeout - Respond to a Tx Hang
  870. * @netdev: network interface device structure
  871. */
  872. static void atl2_tx_timeout(struct net_device *netdev)
  873. {
  874. struct atl2_adapter *adapter = netdev_priv(netdev);
  875. /* Do the reset outside of interrupt context */
  876. schedule_work(&adapter->reset_task);
  877. }
  878. /*
  879. * atl2_watchdog - Timer Call-back
  880. * @data: pointer to netdev cast into an unsigned long
  881. */
  882. static void atl2_watchdog(unsigned long data)
  883. {
  884. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  885. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  886. u32 drop_rxd, drop_rxs;
  887. unsigned long flags;
  888. spin_lock_irqsave(&adapter->stats_lock, flags);
  889. drop_rxd = ATL2_READ_REG(&adapter->hw, REG_STS_RXD_OV);
  890. drop_rxs = ATL2_READ_REG(&adapter->hw, REG_STS_RXS_OV);
  891. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  892. adapter->netdev->stats.rx_over_errors += drop_rxd + drop_rxs;
  893. /* Reset the timer */
  894. mod_timer(&adapter->watchdog_timer,
  895. round_jiffies(jiffies + 4 * HZ));
  896. }
  897. }
  898. /*
  899. * atl2_phy_config - Timer Call-back
  900. * @data: pointer to netdev cast into an unsigned long
  901. */
  902. static void atl2_phy_config(unsigned long data)
  903. {
  904. struct atl2_adapter *adapter = (struct atl2_adapter *) data;
  905. struct atl2_hw *hw = &adapter->hw;
  906. unsigned long flags;
  907. spin_lock_irqsave(&adapter->stats_lock, flags);
  908. atl2_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  909. atl2_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN |
  910. MII_CR_RESTART_AUTO_NEG);
  911. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  912. clear_bit(0, &adapter->cfg_phy);
  913. }
  914. static int atl2_up(struct atl2_adapter *adapter)
  915. {
  916. struct net_device *netdev = adapter->netdev;
  917. int err = 0;
  918. u32 val;
  919. /* hardware has been reset, we need to reload some things */
  920. err = atl2_init_hw(&adapter->hw);
  921. if (err) {
  922. err = -EIO;
  923. return err;
  924. }
  925. atl2_set_multi(netdev);
  926. init_ring_ptrs(adapter);
  927. #ifdef NETIF_F_HW_VLAN_TX
  928. atl2_restore_vlan(adapter);
  929. #endif
  930. if (atl2_configure(adapter)) {
  931. err = -EIO;
  932. goto err_up;
  933. }
  934. clear_bit(__ATL2_DOWN, &adapter->flags);
  935. val = ATL2_READ_REG(&adapter->hw, REG_MASTER_CTRL);
  936. ATL2_WRITE_REG(&adapter->hw, REG_MASTER_CTRL, val |
  937. MASTER_CTRL_MANUAL_INT);
  938. atl2_irq_enable(adapter);
  939. err_up:
  940. return err;
  941. }
  942. static void atl2_reinit_locked(struct atl2_adapter *adapter)
  943. {
  944. WARN_ON(in_interrupt());
  945. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  946. msleep(1);
  947. atl2_down(adapter);
  948. atl2_up(adapter);
  949. clear_bit(__ATL2_RESETTING, &adapter->flags);
  950. }
  951. static void atl2_reset_task(struct work_struct *work)
  952. {
  953. struct atl2_adapter *adapter;
  954. adapter = container_of(work, struct atl2_adapter, reset_task);
  955. atl2_reinit_locked(adapter);
  956. }
  957. static void atl2_setup_mac_ctrl(struct atl2_adapter *adapter)
  958. {
  959. u32 value;
  960. struct atl2_hw *hw = &adapter->hw;
  961. struct net_device *netdev = adapter->netdev;
  962. /* Config MAC CTRL Register */
  963. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  964. /* duplex */
  965. if (FULL_DUPLEX == adapter->link_duplex)
  966. value |= MAC_CTRL_DUPLX;
  967. /* flow control */
  968. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  969. /* PAD & CRC */
  970. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  971. /* preamble length */
  972. value |= (((u32)adapter->hw.preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  973. MAC_CTRL_PRMLEN_SHIFT);
  974. /* vlan */
  975. if (adapter->vlgrp)
  976. value |= MAC_CTRL_RMV_VLAN;
  977. /* filter mode */
  978. value |= MAC_CTRL_BC_EN;
  979. if (netdev->flags & IFF_PROMISC)
  980. value |= MAC_CTRL_PROMIS_EN;
  981. else if (netdev->flags & IFF_ALLMULTI)
  982. value |= MAC_CTRL_MC_ALL_EN;
  983. /* half retry buffer */
  984. value |= (((u32)(adapter->hw.retry_buf &
  985. MAC_CTRL_HALF_LEFT_BUF_MASK)) << MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  986. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  987. }
  988. static int atl2_check_link(struct atl2_adapter *adapter)
  989. {
  990. struct atl2_hw *hw = &adapter->hw;
  991. struct net_device *netdev = adapter->netdev;
  992. int ret_val;
  993. u16 speed, duplex, phy_data;
  994. int reconfig = 0;
  995. /* MII_BMSR must read twise */
  996. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  997. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  998. if (!(phy_data&BMSR_LSTATUS)) { /* link down */
  999. if (netif_carrier_ok(netdev)) { /* old link state: Up */
  1000. u32 value;
  1001. /* disable rx */
  1002. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1003. value &= ~MAC_CTRL_RX_EN;
  1004. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1005. adapter->link_speed = SPEED_0;
  1006. netif_carrier_off(netdev);
  1007. netif_stop_queue(netdev);
  1008. }
  1009. return 0;
  1010. }
  1011. /* Link Up */
  1012. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1013. if (ret_val)
  1014. return ret_val;
  1015. switch (hw->MediaType) {
  1016. case MEDIA_TYPE_100M_FULL:
  1017. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1018. reconfig = 1;
  1019. break;
  1020. case MEDIA_TYPE_100M_HALF:
  1021. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1022. reconfig = 1;
  1023. break;
  1024. case MEDIA_TYPE_10M_FULL:
  1025. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1026. reconfig = 1;
  1027. break;
  1028. case MEDIA_TYPE_10M_HALF:
  1029. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1030. reconfig = 1;
  1031. break;
  1032. }
  1033. /* link result is our setting */
  1034. if (reconfig == 0) {
  1035. if (adapter->link_speed != speed ||
  1036. adapter->link_duplex != duplex) {
  1037. adapter->link_speed = speed;
  1038. adapter->link_duplex = duplex;
  1039. atl2_setup_mac_ctrl(adapter);
  1040. printk(KERN_INFO "%s: %s NIC Link is Up<%d Mbps %s>\n",
  1041. atl2_driver_name, netdev->name,
  1042. adapter->link_speed,
  1043. adapter->link_duplex == FULL_DUPLEX ?
  1044. "Full Duplex" : "Half Duplex");
  1045. }
  1046. if (!netif_carrier_ok(netdev)) { /* Link down -> Up */
  1047. netif_carrier_on(netdev);
  1048. netif_wake_queue(netdev);
  1049. }
  1050. return 0;
  1051. }
  1052. /* change original link status */
  1053. if (netif_carrier_ok(netdev)) {
  1054. u32 value;
  1055. /* disable rx */
  1056. value = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1057. value &= ~MAC_CTRL_RX_EN;
  1058. ATL2_WRITE_REG(hw, REG_MAC_CTRL, value);
  1059. adapter->link_speed = SPEED_0;
  1060. netif_carrier_off(netdev);
  1061. netif_stop_queue(netdev);
  1062. }
  1063. /* auto-neg, insert timer to re-config phy
  1064. * (if interval smaller than 5 seconds, something strange) */
  1065. if (!test_bit(__ATL2_DOWN, &adapter->flags)) {
  1066. if (!test_and_set_bit(0, &adapter->cfg_phy))
  1067. mod_timer(&adapter->phy_config_timer,
  1068. round_jiffies(jiffies + 5 * HZ));
  1069. }
  1070. return 0;
  1071. }
  1072. /*
  1073. * atl2_link_chg_task - deal with link change event Out of interrupt context
  1074. * @netdev: network interface device structure
  1075. */
  1076. static void atl2_link_chg_task(struct work_struct *work)
  1077. {
  1078. struct atl2_adapter *adapter;
  1079. unsigned long flags;
  1080. adapter = container_of(work, struct atl2_adapter, link_chg_task);
  1081. spin_lock_irqsave(&adapter->stats_lock, flags);
  1082. atl2_check_link(adapter);
  1083. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  1084. }
  1085. static void atl2_setup_pcicmd(struct pci_dev *pdev)
  1086. {
  1087. u16 cmd;
  1088. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1089. if (cmd & PCI_COMMAND_INTX_DISABLE)
  1090. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1091. if (cmd & PCI_COMMAND_IO)
  1092. cmd &= ~PCI_COMMAND_IO;
  1093. if (0 == (cmd & PCI_COMMAND_MEMORY))
  1094. cmd |= PCI_COMMAND_MEMORY;
  1095. if (0 == (cmd & PCI_COMMAND_MASTER))
  1096. cmd |= PCI_COMMAND_MASTER;
  1097. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1098. /*
  1099. * some motherboards BIOS(PXE/EFI) driver may set PME
  1100. * while they transfer control to OS (Windows/Linux)
  1101. * so we should clear this bit before NIC work normally
  1102. */
  1103. pci_write_config_dword(pdev, REG_PM_CTRLSTAT, 0);
  1104. }
  1105. #ifdef CONFIG_NET_POLL_CONTROLLER
  1106. static void atl2_poll_controller(struct net_device *netdev)
  1107. {
  1108. disable_irq(netdev->irq);
  1109. atl2_intr(netdev->irq, netdev);
  1110. enable_irq(netdev->irq);
  1111. }
  1112. #endif
  1113. /*
  1114. * atl2_probe - Device Initialization Routine
  1115. * @pdev: PCI device information struct
  1116. * @ent: entry in atl2_pci_tbl
  1117. *
  1118. * Returns 0 on success, negative on failure
  1119. *
  1120. * atl2_probe initializes an adapter identified by a pci_dev structure.
  1121. * The OS initialization, configuring of the adapter private structure,
  1122. * and a hardware reset occur.
  1123. */
  1124. static int __devinit atl2_probe(struct pci_dev *pdev,
  1125. const struct pci_device_id *ent)
  1126. {
  1127. struct net_device *netdev;
  1128. struct atl2_adapter *adapter;
  1129. static int cards_found;
  1130. unsigned long mmio_start;
  1131. int mmio_len;
  1132. int err;
  1133. cards_found = 0;
  1134. err = pci_enable_device(pdev);
  1135. if (err)
  1136. return err;
  1137. /*
  1138. * atl2 is a shared-high-32-bit device, so we're stuck with 32-bit DMA
  1139. * until the kernel has the proper infrastructure to support 64-bit DMA
  1140. * on these devices.
  1141. */
  1142. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK) &&
  1143. pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  1144. printk(KERN_ERR "atl2: No usable DMA configuration, aborting\n");
  1145. goto err_dma;
  1146. }
  1147. /* Mark all PCI regions associated with PCI device
  1148. * pdev as being reserved by owner atl2_driver_name */
  1149. err = pci_request_regions(pdev, atl2_driver_name);
  1150. if (err)
  1151. goto err_pci_reg;
  1152. /* Enables bus-mastering on the device and calls
  1153. * pcibios_set_master to do the needed arch specific settings */
  1154. pci_set_master(pdev);
  1155. err = -ENOMEM;
  1156. netdev = alloc_etherdev(sizeof(struct atl2_adapter));
  1157. if (!netdev)
  1158. goto err_alloc_etherdev;
  1159. SET_NETDEV_DEV(netdev, &pdev->dev);
  1160. pci_set_drvdata(pdev, netdev);
  1161. adapter = netdev_priv(netdev);
  1162. adapter->netdev = netdev;
  1163. adapter->pdev = pdev;
  1164. adapter->hw.back = adapter;
  1165. mmio_start = pci_resource_start(pdev, 0x0);
  1166. mmio_len = pci_resource_len(pdev, 0x0);
  1167. adapter->hw.mem_rang = (u32)mmio_len;
  1168. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  1169. if (!adapter->hw.hw_addr) {
  1170. err = -EIO;
  1171. goto err_ioremap;
  1172. }
  1173. atl2_setup_pcicmd(pdev);
  1174. netdev->open = &atl2_open;
  1175. netdev->stop = &atl2_close;
  1176. netdev->hard_start_xmit = &atl2_xmit_frame;
  1177. netdev->set_multicast_list = &atl2_set_multi;
  1178. netdev->set_mac_address = &atl2_set_mac;
  1179. netdev->change_mtu = &atl2_change_mtu;
  1180. netdev->do_ioctl = &atl2_ioctl;
  1181. atl2_set_ethtool_ops(netdev);
  1182. #ifdef CONFIG_NET_POLL_CONTROLLER
  1183. netdev->poll_controller = atl2_poll_controller;
  1184. #endif
  1185. #ifdef HAVE_TX_TIMEOUT
  1186. netdev->tx_timeout = &atl2_tx_timeout;
  1187. netdev->watchdog_timeo = 5 * HZ;
  1188. #endif
  1189. #ifdef NETIF_F_HW_VLAN_TX
  1190. netdev->vlan_rx_register = atl2_vlan_rx_register;
  1191. #endif
  1192. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  1193. netdev->mem_start = mmio_start;
  1194. netdev->mem_end = mmio_start + mmio_len;
  1195. adapter->bd_number = cards_found;
  1196. adapter->pci_using_64 = false;
  1197. /* setup the private structure */
  1198. err = atl2_sw_init(adapter);
  1199. if (err)
  1200. goto err_sw_init;
  1201. err = -EIO;
  1202. #ifdef NETIF_F_HW_VLAN_TX
  1203. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  1204. #endif
  1205. /* Init PHY as early as possible due to power saving issue */
  1206. atl2_phy_init(&adapter->hw);
  1207. /* reset the controller to
  1208. * put the device in a known good starting state */
  1209. if (atl2_reset_hw(&adapter->hw)) {
  1210. err = -EIO;
  1211. goto err_reset;
  1212. }
  1213. /* copy the MAC address out of the EEPROM */
  1214. atl2_read_mac_addr(&adapter->hw);
  1215. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  1216. /* FIXME: do we still need this? */
  1217. #ifdef ETHTOOL_GPERMADDR
  1218. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  1219. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1220. #else
  1221. if (!is_valid_ether_addr(netdev->dev_addr)) {
  1222. #endif
  1223. err = -EIO;
  1224. goto err_eeprom;
  1225. }
  1226. atl2_check_options(adapter);
  1227. init_timer(&adapter->watchdog_timer);
  1228. adapter->watchdog_timer.function = &atl2_watchdog;
  1229. adapter->watchdog_timer.data = (unsigned long) adapter;
  1230. init_timer(&adapter->phy_config_timer);
  1231. adapter->phy_config_timer.function = &atl2_phy_config;
  1232. adapter->phy_config_timer.data = (unsigned long) adapter;
  1233. INIT_WORK(&adapter->reset_task, atl2_reset_task);
  1234. INIT_WORK(&adapter->link_chg_task, atl2_link_chg_task);
  1235. strcpy(netdev->name, "eth%d"); /* ?? */
  1236. err = register_netdev(netdev);
  1237. if (err)
  1238. goto err_register;
  1239. /* assume we have no link for now */
  1240. netif_carrier_off(netdev);
  1241. netif_stop_queue(netdev);
  1242. cards_found++;
  1243. return 0;
  1244. err_reset:
  1245. err_register:
  1246. err_sw_init:
  1247. err_eeprom:
  1248. iounmap(adapter->hw.hw_addr);
  1249. err_ioremap:
  1250. free_netdev(netdev);
  1251. err_alloc_etherdev:
  1252. pci_release_regions(pdev);
  1253. err_pci_reg:
  1254. err_dma:
  1255. pci_disable_device(pdev);
  1256. return err;
  1257. }
  1258. /*
  1259. * atl2_remove - Device Removal Routine
  1260. * @pdev: PCI device information struct
  1261. *
  1262. * atl2_remove is called by the PCI subsystem to alert the driver
  1263. * that it should release a PCI device. The could be caused by a
  1264. * Hot-Plug event, or because the driver is going to be removed from
  1265. * memory.
  1266. */
  1267. /* FIXME: write the original MAC address back in case it was changed from a
  1268. * BIOS-set value, as in atl1 -- CHS */
  1269. static void __devexit atl2_remove(struct pci_dev *pdev)
  1270. {
  1271. struct net_device *netdev = pci_get_drvdata(pdev);
  1272. struct atl2_adapter *adapter = netdev_priv(netdev);
  1273. /* flush_scheduled work may reschedule our watchdog task, so
  1274. * explicitly disable watchdog tasks from being rescheduled */
  1275. set_bit(__ATL2_DOWN, &adapter->flags);
  1276. del_timer_sync(&adapter->watchdog_timer);
  1277. del_timer_sync(&adapter->phy_config_timer);
  1278. flush_scheduled_work();
  1279. unregister_netdev(netdev);
  1280. atl2_force_ps(&adapter->hw);
  1281. iounmap(adapter->hw.hw_addr);
  1282. pci_release_regions(pdev);
  1283. free_netdev(netdev);
  1284. pci_disable_device(pdev);
  1285. }
  1286. static int atl2_suspend(struct pci_dev *pdev, pm_message_t state)
  1287. {
  1288. struct net_device *netdev = pci_get_drvdata(pdev);
  1289. struct atl2_adapter *adapter = netdev_priv(netdev);
  1290. struct atl2_hw *hw = &adapter->hw;
  1291. u16 speed, duplex;
  1292. u32 ctrl = 0;
  1293. u32 wufc = adapter->wol;
  1294. #ifdef CONFIG_PM
  1295. int retval = 0;
  1296. #endif
  1297. netif_device_detach(netdev);
  1298. if (netif_running(netdev)) {
  1299. WARN_ON(test_bit(__ATL2_RESETTING, &adapter->flags));
  1300. atl2_down(adapter);
  1301. }
  1302. #ifdef CONFIG_PM
  1303. retval = pci_save_state(pdev);
  1304. if (retval)
  1305. return retval;
  1306. #endif
  1307. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1308. atl2_read_phy_reg(hw, MII_BMSR, (u16 *)&ctrl);
  1309. if (ctrl & BMSR_LSTATUS)
  1310. wufc &= ~ATLX_WUFC_LNKC;
  1311. if (0 != (ctrl & BMSR_LSTATUS) && 0 != wufc) {
  1312. u32 ret_val;
  1313. /* get current link speed & duplex */
  1314. ret_val = atl2_get_speed_and_duplex(hw, &speed, &duplex);
  1315. if (ret_val) {
  1316. printk(KERN_DEBUG
  1317. "%s: get speed&duplex error while suspend\n",
  1318. atl2_driver_name);
  1319. goto wol_dis;
  1320. }
  1321. ctrl = 0;
  1322. /* turn on magic packet wol */
  1323. if (wufc & ATLX_WUFC_MAG)
  1324. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  1325. /* ignore Link Chg event when Link is up */
  1326. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1327. /* Config MAC CTRL Register */
  1328. ctrl = MAC_CTRL_RX_EN | MAC_CTRL_MACLP_CLK_PHY;
  1329. if (FULL_DUPLEX == adapter->link_duplex)
  1330. ctrl |= MAC_CTRL_DUPLX;
  1331. ctrl |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1332. ctrl |= (((u32)adapter->hw.preamble_len &
  1333. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1334. ctrl |= (((u32)(adapter->hw.retry_buf &
  1335. MAC_CTRL_HALF_LEFT_BUF_MASK)) <<
  1336. MAC_CTRL_HALF_LEFT_BUF_SHIFT);
  1337. if (wufc & ATLX_WUFC_MAG) {
  1338. /* magic packet maybe Broadcast&multicast&Unicast */
  1339. ctrl |= MAC_CTRL_BC_EN;
  1340. }
  1341. ATL2_WRITE_REG(hw, REG_MAC_CTRL, ctrl);
  1342. /* pcie patch */
  1343. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1344. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1345. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1346. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1347. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1348. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1349. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1350. goto suspend_exit;
  1351. }
  1352. if (0 == (ctrl&BMSR_LSTATUS) && 0 != (wufc&ATLX_WUFC_LNKC)) {
  1353. /* link is down, so only LINK CHG WOL event enable */
  1354. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  1355. ATL2_WRITE_REG(hw, REG_WOL_CTRL, ctrl);
  1356. ATL2_WRITE_REG(hw, REG_MAC_CTRL, 0);
  1357. /* pcie patch */
  1358. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1359. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1360. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1361. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1362. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1363. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1364. hw->phy_configured = false; /* re-init PHY when resume */
  1365. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  1366. goto suspend_exit;
  1367. }
  1368. wol_dis:
  1369. /* WOL disabled */
  1370. ATL2_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1371. /* pcie patch */
  1372. ctrl = ATL2_READ_REG(hw, REG_PCIE_PHYMISC);
  1373. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  1374. ATL2_WRITE_REG(hw, REG_PCIE_PHYMISC, ctrl);
  1375. ctrl = ATL2_READ_REG(hw, REG_PCIE_DLL_TX_CTRL1);
  1376. ctrl |= PCIE_DLL_TX_CTRL1_SEL_NOR_CLK;
  1377. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, ctrl);
  1378. atl2_force_ps(hw);
  1379. hw->phy_configured = false; /* re-init PHY when resume */
  1380. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  1381. suspend_exit:
  1382. if (netif_running(netdev))
  1383. atl2_free_irq(adapter);
  1384. pci_disable_device(pdev);
  1385. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1386. return 0;
  1387. }
  1388. #ifdef CONFIG_PM
  1389. static int atl2_resume(struct pci_dev *pdev)
  1390. {
  1391. struct net_device *netdev = pci_get_drvdata(pdev);
  1392. struct atl2_adapter *adapter = netdev_priv(netdev);
  1393. u32 err;
  1394. pci_set_power_state(pdev, PCI_D0);
  1395. pci_restore_state(pdev);
  1396. err = pci_enable_device(pdev);
  1397. if (err) {
  1398. printk(KERN_ERR
  1399. "atl2: Cannot enable PCI device from suspend\n");
  1400. return err;
  1401. }
  1402. pci_set_master(pdev);
  1403. ATL2_READ_REG(&adapter->hw, REG_WOL_CTRL); /* clear WOL status */
  1404. pci_enable_wake(pdev, PCI_D3hot, 0);
  1405. pci_enable_wake(pdev, PCI_D3cold, 0);
  1406. ATL2_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  1407. err = atl2_request_irq(adapter);
  1408. if (netif_running(netdev) && err)
  1409. return err;
  1410. atl2_reset_hw(&adapter->hw);
  1411. if (netif_running(netdev))
  1412. atl2_up(adapter);
  1413. netif_device_attach(netdev);
  1414. return 0;
  1415. }
  1416. #endif
  1417. static void atl2_shutdown(struct pci_dev *pdev)
  1418. {
  1419. atl2_suspend(pdev, PMSG_SUSPEND);
  1420. }
  1421. static struct pci_driver atl2_driver = {
  1422. .name = atl2_driver_name,
  1423. .id_table = atl2_pci_tbl,
  1424. .probe = atl2_probe,
  1425. .remove = __devexit_p(atl2_remove),
  1426. /* Power Managment Hooks */
  1427. .suspend = atl2_suspend,
  1428. #ifdef CONFIG_PM
  1429. .resume = atl2_resume,
  1430. #endif
  1431. .shutdown = atl2_shutdown,
  1432. };
  1433. /*
  1434. * atl2_init_module - Driver Registration Routine
  1435. *
  1436. * atl2_init_module is the first routine called when the driver is
  1437. * loaded. All it does is register with the PCI subsystem.
  1438. */
  1439. static int __init atl2_init_module(void)
  1440. {
  1441. printk(KERN_INFO "%s - version %s\n", atl2_driver_string,
  1442. atl2_driver_version);
  1443. printk(KERN_INFO "%s\n", atl2_copyright);
  1444. return pci_register_driver(&atl2_driver);
  1445. }
  1446. module_init(atl2_init_module);
  1447. /*
  1448. * atl2_exit_module - Driver Exit Cleanup Routine
  1449. *
  1450. * atl2_exit_module is called just before the driver is removed
  1451. * from memory.
  1452. */
  1453. static void __exit atl2_exit_module(void)
  1454. {
  1455. pci_unregister_driver(&atl2_driver);
  1456. }
  1457. module_exit(atl2_exit_module);
  1458. static void atl2_read_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1459. {
  1460. struct atl2_adapter *adapter = hw->back;
  1461. pci_read_config_word(adapter->pdev, reg, value);
  1462. }
  1463. static void atl2_write_pci_cfg(struct atl2_hw *hw, u32 reg, u16 *value)
  1464. {
  1465. struct atl2_adapter *adapter = hw->back;
  1466. pci_write_config_word(adapter->pdev, reg, *value);
  1467. }
  1468. static int atl2_get_settings(struct net_device *netdev,
  1469. struct ethtool_cmd *ecmd)
  1470. {
  1471. struct atl2_adapter *adapter = netdev_priv(netdev);
  1472. struct atl2_hw *hw = &adapter->hw;
  1473. ecmd->supported = (SUPPORTED_10baseT_Half |
  1474. SUPPORTED_10baseT_Full |
  1475. SUPPORTED_100baseT_Half |
  1476. SUPPORTED_100baseT_Full |
  1477. SUPPORTED_Autoneg |
  1478. SUPPORTED_TP);
  1479. ecmd->advertising = ADVERTISED_TP;
  1480. ecmd->advertising |= ADVERTISED_Autoneg;
  1481. ecmd->advertising |= hw->autoneg_advertised;
  1482. ecmd->port = PORT_TP;
  1483. ecmd->phy_address = 0;
  1484. ecmd->transceiver = XCVR_INTERNAL;
  1485. if (adapter->link_speed != SPEED_0) {
  1486. ecmd->speed = adapter->link_speed;
  1487. if (adapter->link_duplex == FULL_DUPLEX)
  1488. ecmd->duplex = DUPLEX_FULL;
  1489. else
  1490. ecmd->duplex = DUPLEX_HALF;
  1491. } else {
  1492. ecmd->speed = -1;
  1493. ecmd->duplex = -1;
  1494. }
  1495. ecmd->autoneg = AUTONEG_ENABLE;
  1496. return 0;
  1497. }
  1498. static int atl2_set_settings(struct net_device *netdev,
  1499. struct ethtool_cmd *ecmd)
  1500. {
  1501. struct atl2_adapter *adapter = netdev_priv(netdev);
  1502. struct atl2_hw *hw = &adapter->hw;
  1503. while (test_and_set_bit(__ATL2_RESETTING, &adapter->flags))
  1504. msleep(1);
  1505. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1506. #define MY_ADV_MASK (ADVERTISE_10_HALF | \
  1507. ADVERTISE_10_FULL | \
  1508. ADVERTISE_100_HALF| \
  1509. ADVERTISE_100_FULL)
  1510. if ((ecmd->advertising & MY_ADV_MASK) == MY_ADV_MASK) {
  1511. hw->MediaType = MEDIA_TYPE_AUTO_SENSOR;
  1512. hw->autoneg_advertised = MY_ADV_MASK;
  1513. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1514. ADVERTISE_100_FULL) {
  1515. hw->MediaType = MEDIA_TYPE_100M_FULL;
  1516. hw->autoneg_advertised = ADVERTISE_100_FULL;
  1517. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1518. ADVERTISE_100_HALF) {
  1519. hw->MediaType = MEDIA_TYPE_100M_HALF;
  1520. hw->autoneg_advertised = ADVERTISE_100_HALF;
  1521. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1522. ADVERTISE_10_FULL) {
  1523. hw->MediaType = MEDIA_TYPE_10M_FULL;
  1524. hw->autoneg_advertised = ADVERTISE_10_FULL;
  1525. } else if ((ecmd->advertising & MY_ADV_MASK) ==
  1526. ADVERTISE_10_HALF) {
  1527. hw->MediaType = MEDIA_TYPE_10M_HALF;
  1528. hw->autoneg_advertised = ADVERTISE_10_HALF;
  1529. } else {
  1530. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1531. return -EINVAL;
  1532. }
  1533. ecmd->advertising = hw->autoneg_advertised |
  1534. ADVERTISED_TP | ADVERTISED_Autoneg;
  1535. } else {
  1536. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1537. return -EINVAL;
  1538. }
  1539. /* reset the link */
  1540. if (netif_running(adapter->netdev)) {
  1541. atl2_down(adapter);
  1542. atl2_up(adapter);
  1543. } else
  1544. atl2_reset_hw(&adapter->hw);
  1545. clear_bit(__ATL2_RESETTING, &adapter->flags);
  1546. return 0;
  1547. }
  1548. static u32 atl2_get_tx_csum(struct net_device *netdev)
  1549. {
  1550. return (netdev->features & NETIF_F_HW_CSUM) != 0;
  1551. }
  1552. static u32 atl2_get_msglevel(struct net_device *netdev)
  1553. {
  1554. return 0;
  1555. }
  1556. /*
  1557. * It's sane for this to be empty, but we might want to take advantage of this.
  1558. */
  1559. static void atl2_set_msglevel(struct net_device *netdev, u32 data)
  1560. {
  1561. }
  1562. static int atl2_get_regs_len(struct net_device *netdev)
  1563. {
  1564. #define ATL2_REGS_LEN 42
  1565. return sizeof(u32) * ATL2_REGS_LEN;
  1566. }
  1567. static void atl2_get_regs(struct net_device *netdev,
  1568. struct ethtool_regs *regs, void *p)
  1569. {
  1570. struct atl2_adapter *adapter = netdev_priv(netdev);
  1571. struct atl2_hw *hw = &adapter->hw;
  1572. u32 *regs_buff = p;
  1573. u16 phy_data;
  1574. memset(p, 0, sizeof(u32) * ATL2_REGS_LEN);
  1575. regs->version = (1 << 24) | (hw->revision_id << 16) | hw->device_id;
  1576. regs_buff[0] = ATL2_READ_REG(hw, REG_VPD_CAP);
  1577. regs_buff[1] = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1578. regs_buff[2] = ATL2_READ_REG(hw, REG_SPI_FLASH_CONFIG);
  1579. regs_buff[3] = ATL2_READ_REG(hw, REG_TWSI_CTRL);
  1580. regs_buff[4] = ATL2_READ_REG(hw, REG_PCIE_DEV_MISC_CTRL);
  1581. regs_buff[5] = ATL2_READ_REG(hw, REG_MASTER_CTRL);
  1582. regs_buff[6] = ATL2_READ_REG(hw, REG_MANUAL_TIMER_INIT);
  1583. regs_buff[7] = ATL2_READ_REG(hw, REG_IRQ_MODU_TIMER_INIT);
  1584. regs_buff[8] = ATL2_READ_REG(hw, REG_PHY_ENABLE);
  1585. regs_buff[9] = ATL2_READ_REG(hw, REG_CMBDISDMA_TIMER);
  1586. regs_buff[10] = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1587. regs_buff[11] = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  1588. regs_buff[12] = ATL2_READ_REG(hw, REG_SERDES_LOCK);
  1589. regs_buff[13] = ATL2_READ_REG(hw, REG_MAC_CTRL);
  1590. regs_buff[14] = ATL2_READ_REG(hw, REG_MAC_IPG_IFG);
  1591. regs_buff[15] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1592. regs_buff[16] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR+4);
  1593. regs_buff[17] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE);
  1594. regs_buff[18] = ATL2_READ_REG(hw, REG_RX_HASH_TABLE+4);
  1595. regs_buff[19] = ATL2_READ_REG(hw, REG_MAC_HALF_DUPLX_CTRL);
  1596. regs_buff[20] = ATL2_READ_REG(hw, REG_MTU);
  1597. regs_buff[21] = ATL2_READ_REG(hw, REG_WOL_CTRL);
  1598. regs_buff[22] = ATL2_READ_REG(hw, REG_SRAM_TXRAM_END);
  1599. regs_buff[23] = ATL2_READ_REG(hw, REG_DESC_BASE_ADDR_HI);
  1600. regs_buff[24] = ATL2_READ_REG(hw, REG_TXD_BASE_ADDR_LO);
  1601. regs_buff[25] = ATL2_READ_REG(hw, REG_TXD_MEM_SIZE);
  1602. regs_buff[26] = ATL2_READ_REG(hw, REG_TXS_BASE_ADDR_LO);
  1603. regs_buff[27] = ATL2_READ_REG(hw, REG_TXS_MEM_SIZE);
  1604. regs_buff[28] = ATL2_READ_REG(hw, REG_RXD_BASE_ADDR_LO);
  1605. regs_buff[29] = ATL2_READ_REG(hw, REG_RXD_BUF_NUM);
  1606. regs_buff[30] = ATL2_READ_REG(hw, REG_DMAR);
  1607. regs_buff[31] = ATL2_READ_REG(hw, REG_TX_CUT_THRESH);
  1608. regs_buff[32] = ATL2_READ_REG(hw, REG_DMAW);
  1609. regs_buff[33] = ATL2_READ_REG(hw, REG_PAUSE_ON_TH);
  1610. regs_buff[34] = ATL2_READ_REG(hw, REG_PAUSE_OFF_TH);
  1611. regs_buff[35] = ATL2_READ_REG(hw, REG_MB_TXD_WR_IDX);
  1612. regs_buff[36] = ATL2_READ_REG(hw, REG_MB_RXD_RD_IDX);
  1613. regs_buff[38] = ATL2_READ_REG(hw, REG_ISR);
  1614. regs_buff[39] = ATL2_READ_REG(hw, REG_IMR);
  1615. atl2_read_phy_reg(hw, MII_BMCR, &phy_data);
  1616. regs_buff[40] = (u32)phy_data;
  1617. atl2_read_phy_reg(hw, MII_BMSR, &phy_data);
  1618. regs_buff[41] = (u32)phy_data;
  1619. }
  1620. static int atl2_get_eeprom_len(struct net_device *netdev)
  1621. {
  1622. struct atl2_adapter *adapter = netdev_priv(netdev);
  1623. if (!atl2_check_eeprom_exist(&adapter->hw))
  1624. return 512;
  1625. else
  1626. return 0;
  1627. }
  1628. static int atl2_get_eeprom(struct net_device *netdev,
  1629. struct ethtool_eeprom *eeprom, u8 *bytes)
  1630. {
  1631. struct atl2_adapter *adapter = netdev_priv(netdev);
  1632. struct atl2_hw *hw = &adapter->hw;
  1633. u32 *eeprom_buff;
  1634. int first_dword, last_dword;
  1635. int ret_val = 0;
  1636. int i;
  1637. if (eeprom->len == 0)
  1638. return -EINVAL;
  1639. if (atl2_check_eeprom_exist(hw))
  1640. return -EINVAL;
  1641. eeprom->magic = hw->vendor_id | (hw->device_id << 16);
  1642. first_dword = eeprom->offset >> 2;
  1643. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1644. eeprom_buff = kmalloc(sizeof(u32) * (last_dword - first_dword + 1),
  1645. GFP_KERNEL);
  1646. if (!eeprom_buff)
  1647. return -ENOMEM;
  1648. for (i = first_dword; i < last_dword; i++) {
  1649. if (!atl2_read_eeprom(hw, i*4, &(eeprom_buff[i-first_dword])))
  1650. return -EIO;
  1651. }
  1652. memcpy(bytes, (u8 *)eeprom_buff + (eeprom->offset & 3),
  1653. eeprom->len);
  1654. kfree(eeprom_buff);
  1655. return ret_val;
  1656. }
  1657. static int atl2_set_eeprom(struct net_device *netdev,
  1658. struct ethtool_eeprom *eeprom, u8 *bytes)
  1659. {
  1660. struct atl2_adapter *adapter = netdev_priv(netdev);
  1661. struct atl2_hw *hw = &adapter->hw;
  1662. u32 *eeprom_buff;
  1663. u32 *ptr;
  1664. int max_len, first_dword, last_dword, ret_val = 0;
  1665. int i;
  1666. if (eeprom->len == 0)
  1667. return -EOPNOTSUPP;
  1668. if (eeprom->magic != (hw->vendor_id | (hw->device_id << 16)))
  1669. return -EFAULT;
  1670. max_len = 512;
  1671. first_dword = eeprom->offset >> 2;
  1672. last_dword = (eeprom->offset + eeprom->len - 1) >> 2;
  1673. eeprom_buff = kmalloc(max_len, GFP_KERNEL);
  1674. if (!eeprom_buff)
  1675. return -ENOMEM;
  1676. ptr = (u32 *)eeprom_buff;
  1677. if (eeprom->offset & 3) {
  1678. /* need read/modify/write of first changed EEPROM word */
  1679. /* only the second byte of the word is being modified */
  1680. if (!atl2_read_eeprom(hw, first_dword*4, &(eeprom_buff[0])))
  1681. return -EIO;
  1682. ptr++;
  1683. }
  1684. if (((eeprom->offset + eeprom->len) & 3)) {
  1685. /*
  1686. * need read/modify/write of last changed EEPROM word
  1687. * only the first byte of the word is being modified
  1688. */
  1689. if (!atl2_read_eeprom(hw, last_dword * 4,
  1690. &(eeprom_buff[last_dword - first_dword])))
  1691. return -EIO;
  1692. }
  1693. /* Device's eeprom is always little-endian, word addressable */
  1694. memcpy(ptr, bytes, eeprom->len);
  1695. for (i = 0; i < last_dword - first_dword + 1; i++) {
  1696. if (!atl2_write_eeprom(hw, ((first_dword+i)*4), eeprom_buff[i]))
  1697. return -EIO;
  1698. }
  1699. kfree(eeprom_buff);
  1700. return ret_val;
  1701. }
  1702. static void atl2_get_drvinfo(struct net_device *netdev,
  1703. struct ethtool_drvinfo *drvinfo)
  1704. {
  1705. struct atl2_adapter *adapter = netdev_priv(netdev);
  1706. strncpy(drvinfo->driver, atl2_driver_name, 32);
  1707. strncpy(drvinfo->version, atl2_driver_version, 32);
  1708. strncpy(drvinfo->fw_version, "L2", 32);
  1709. strncpy(drvinfo->bus_info, pci_name(adapter->pdev), 32);
  1710. drvinfo->n_stats = 0;
  1711. drvinfo->testinfo_len = 0;
  1712. drvinfo->regdump_len = atl2_get_regs_len(netdev);
  1713. drvinfo->eedump_len = atl2_get_eeprom_len(netdev);
  1714. }
  1715. static void atl2_get_wol(struct net_device *netdev,
  1716. struct ethtool_wolinfo *wol)
  1717. {
  1718. struct atl2_adapter *adapter = netdev_priv(netdev);
  1719. wol->supported = WAKE_MAGIC;
  1720. wol->wolopts = 0;
  1721. if (adapter->wol & ATLX_WUFC_EX)
  1722. wol->wolopts |= WAKE_UCAST;
  1723. if (adapter->wol & ATLX_WUFC_MC)
  1724. wol->wolopts |= WAKE_MCAST;
  1725. if (adapter->wol & ATLX_WUFC_BC)
  1726. wol->wolopts |= WAKE_BCAST;
  1727. if (adapter->wol & ATLX_WUFC_MAG)
  1728. wol->wolopts |= WAKE_MAGIC;
  1729. if (adapter->wol & ATLX_WUFC_LNKC)
  1730. wol->wolopts |= WAKE_PHY;
  1731. }
  1732. static int atl2_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
  1733. {
  1734. struct atl2_adapter *adapter = netdev_priv(netdev);
  1735. if (wol->wolopts & (WAKE_ARP | WAKE_MAGICSECURE))
  1736. return -EOPNOTSUPP;
  1737. if (wol->wolopts & (WAKE_MCAST|WAKE_BCAST|WAKE_MCAST))
  1738. return -EOPNOTSUPP;
  1739. /* these settings will always override what we currently have */
  1740. adapter->wol = 0;
  1741. if (wol->wolopts & WAKE_MAGIC)
  1742. adapter->wol |= ATLX_WUFC_MAG;
  1743. if (wol->wolopts & WAKE_PHY)
  1744. adapter->wol |= ATLX_WUFC_LNKC;
  1745. return 0;
  1746. }
  1747. static int atl2_nway_reset(struct net_device *netdev)
  1748. {
  1749. struct atl2_adapter *adapter = netdev_priv(netdev);
  1750. if (netif_running(netdev))
  1751. atl2_reinit_locked(adapter);
  1752. return 0;
  1753. }
  1754. static struct ethtool_ops atl2_ethtool_ops = {
  1755. .get_settings = atl2_get_settings,
  1756. .set_settings = atl2_set_settings,
  1757. .get_drvinfo = atl2_get_drvinfo,
  1758. .get_regs_len = atl2_get_regs_len,
  1759. .get_regs = atl2_get_regs,
  1760. .get_wol = atl2_get_wol,
  1761. .set_wol = atl2_set_wol,
  1762. .get_msglevel = atl2_get_msglevel,
  1763. .set_msglevel = atl2_set_msglevel,
  1764. .nway_reset = atl2_nway_reset,
  1765. .get_link = ethtool_op_get_link,
  1766. .get_eeprom_len = atl2_get_eeprom_len,
  1767. .get_eeprom = atl2_get_eeprom,
  1768. .set_eeprom = atl2_set_eeprom,
  1769. .get_tx_csum = atl2_get_tx_csum,
  1770. .get_sg = ethtool_op_get_sg,
  1771. .set_sg = ethtool_op_set_sg,
  1772. #ifdef NETIF_F_TSO
  1773. .get_tso = ethtool_op_get_tso,
  1774. #endif
  1775. };
  1776. static void atl2_set_ethtool_ops(struct net_device *netdev)
  1777. {
  1778. SET_ETHTOOL_OPS(netdev, &atl2_ethtool_ops);
  1779. }
  1780. #define LBYTESWAP(a) ((((a) & 0x00ff00ff) << 8) | \
  1781. (((a) & 0xff00ff00) >> 8))
  1782. #define LONGSWAP(a) ((LBYTESWAP(a) << 16) | (LBYTESWAP(a) >> 16))
  1783. #define SHORTSWAP(a) (((a) << 8) | ((a) >> 8))
  1784. /*
  1785. * Reset the transmit and receive units; mask and clear all interrupts.
  1786. *
  1787. * hw - Struct containing variables accessed by shared code
  1788. * return : 0 or idle status (if error)
  1789. */
  1790. static s32 atl2_reset_hw(struct atl2_hw *hw)
  1791. {
  1792. u32 icr;
  1793. u16 pci_cfg_cmd_word;
  1794. int i;
  1795. /* Workaround for PCI problem when BIOS sets MMRBC incorrectly. */
  1796. atl2_read_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1797. if ((pci_cfg_cmd_word &
  1798. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) !=
  1799. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER)) {
  1800. pci_cfg_cmd_word |=
  1801. (CMD_IO_SPACE|CMD_MEMORY_SPACE|CMD_BUS_MASTER);
  1802. atl2_write_pci_cfg(hw, PCI_REG_COMMAND, &pci_cfg_cmd_word);
  1803. }
  1804. /* Clear Interrupt mask to stop board from generating
  1805. * interrupts & Clear any pending interrupt events
  1806. */
  1807. /* FIXME */
  1808. /* ATL2_WRITE_REG(hw, REG_IMR, 0); */
  1809. /* ATL2_WRITE_REG(hw, REG_ISR, 0xffffffff); */
  1810. /* Issue Soft Reset to the MAC. This will reset the chip's
  1811. * transmit, receive, DMA. It will not effect
  1812. * the current PCI configuration. The global reset bit is self-
  1813. * clearing, and should clear within a microsecond.
  1814. */
  1815. ATL2_WRITE_REG(hw, REG_MASTER_CTRL, MASTER_CTRL_SOFT_RST);
  1816. wmb();
  1817. msleep(1); /* delay about 1ms */
  1818. /* Wait at least 10ms for All module to be Idle */
  1819. for (i = 0; i < 10; i++) {
  1820. icr = ATL2_READ_REG(hw, REG_IDLE_STATUS);
  1821. if (!icr)
  1822. break;
  1823. msleep(1); /* delay 1 ms */
  1824. cpu_relax();
  1825. }
  1826. if (icr)
  1827. return icr;
  1828. return 0;
  1829. }
  1830. #define CUSTOM_SPI_CS_SETUP 2
  1831. #define CUSTOM_SPI_CLK_HI 2
  1832. #define CUSTOM_SPI_CLK_LO 2
  1833. #define CUSTOM_SPI_CS_HOLD 2
  1834. #define CUSTOM_SPI_CS_HI 3
  1835. static struct atl2_spi_flash_dev flash_table[] =
  1836. {
  1837. /* MFR WRSR READ PROGRAM WREN WRDI RDSR RDID SECTOR_ERASE CHIP_ERASE */
  1838. {"Atmel", 0x0, 0x03, 0x02, 0x06, 0x04, 0x05, 0x15, 0x52, 0x62 },
  1839. {"SST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0x90, 0x20, 0x60 },
  1840. {"ST", 0x01, 0x03, 0x02, 0x06, 0x04, 0x05, 0xAB, 0xD8, 0xC7 },
  1841. };
  1842. static bool atl2_spi_read(struct atl2_hw *hw, u32 addr, u32 *buf)
  1843. {
  1844. int i;
  1845. u32 value;
  1846. ATL2_WRITE_REG(hw, REG_SPI_DATA, 0);
  1847. ATL2_WRITE_REG(hw, REG_SPI_ADDR, addr);
  1848. value = SPI_FLASH_CTRL_WAIT_READY |
  1849. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  1850. SPI_FLASH_CTRL_CS_SETUP_SHIFT |
  1851. (CUSTOM_SPI_CLK_HI & SPI_FLASH_CTRL_CLK_HI_MASK) <<
  1852. SPI_FLASH_CTRL_CLK_HI_SHIFT |
  1853. (CUSTOM_SPI_CLK_LO & SPI_FLASH_CTRL_CLK_LO_MASK) <<
  1854. SPI_FLASH_CTRL_CLK_LO_SHIFT |
  1855. (CUSTOM_SPI_CS_HOLD & SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  1856. SPI_FLASH_CTRL_CS_HOLD_SHIFT |
  1857. (CUSTOM_SPI_CS_HI & SPI_FLASH_CTRL_CS_HI_MASK) <<
  1858. SPI_FLASH_CTRL_CS_HI_SHIFT |
  1859. (0x1 & SPI_FLASH_CTRL_INS_MASK) << SPI_FLASH_CTRL_INS_SHIFT;
  1860. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1861. value |= SPI_FLASH_CTRL_START;
  1862. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  1863. for (i = 0; i < 10; i++) {
  1864. msleep(1);
  1865. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  1866. if (!(value & SPI_FLASH_CTRL_START))
  1867. break;
  1868. }
  1869. if (value & SPI_FLASH_CTRL_START)
  1870. return false;
  1871. *buf = ATL2_READ_REG(hw, REG_SPI_DATA);
  1872. return true;
  1873. }
  1874. /*
  1875. * get_permanent_address
  1876. * return 0 if get valid mac address,
  1877. */
  1878. static int get_permanent_address(struct atl2_hw *hw)
  1879. {
  1880. u32 Addr[2];
  1881. u32 i, Control;
  1882. u16 Register;
  1883. u8 EthAddr[NODE_ADDRESS_SIZE];
  1884. bool KeyValid;
  1885. if (is_valid_ether_addr(hw->perm_mac_addr))
  1886. return 0;
  1887. Addr[0] = 0;
  1888. Addr[1] = 0;
  1889. if (!atl2_check_eeprom_exist(hw)) { /* eeprom exists */
  1890. Register = 0;
  1891. KeyValid = false;
  1892. /* Read out all EEPROM content */
  1893. i = 0;
  1894. while (1) {
  1895. if (atl2_read_eeprom(hw, i + 0x100, &Control)) {
  1896. if (KeyValid) {
  1897. if (Register == REG_MAC_STA_ADDR)
  1898. Addr[0] = Control;
  1899. else if (Register ==
  1900. (REG_MAC_STA_ADDR + 4))
  1901. Addr[1] = Control;
  1902. KeyValid = false;
  1903. } else if ((Control & 0xff) == 0x5A) {
  1904. KeyValid = true;
  1905. Register = (u16) (Control >> 16);
  1906. } else {
  1907. /* assume data end while encount an invalid KEYWORD */
  1908. break;
  1909. }
  1910. } else {
  1911. break; /* read error */
  1912. }
  1913. i += 4;
  1914. }
  1915. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1916. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1917. if (is_valid_ether_addr(EthAddr)) {
  1918. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1919. return 0;
  1920. }
  1921. return 1;
  1922. }
  1923. /* see if SPI flash exists? */
  1924. Addr[0] = 0;
  1925. Addr[1] = 0;
  1926. Register = 0;
  1927. KeyValid = false;
  1928. i = 0;
  1929. while (1) {
  1930. if (atl2_spi_read(hw, i + 0x1f000, &Control)) {
  1931. if (KeyValid) {
  1932. if (Register == REG_MAC_STA_ADDR)
  1933. Addr[0] = Control;
  1934. else if (Register == (REG_MAC_STA_ADDR + 4))
  1935. Addr[1] = Control;
  1936. KeyValid = false;
  1937. } else if ((Control & 0xff) == 0x5A) {
  1938. KeyValid = true;
  1939. Register = (u16) (Control >> 16);
  1940. } else {
  1941. break; /* data end */
  1942. }
  1943. } else {
  1944. break; /* read error */
  1945. }
  1946. i += 4;
  1947. }
  1948. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1949. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *)&Addr[1]);
  1950. if (is_valid_ether_addr(EthAddr)) {
  1951. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1952. return 0;
  1953. }
  1954. /* maybe MAC-address is from BIOS */
  1955. Addr[0] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR);
  1956. Addr[1] = ATL2_READ_REG(hw, REG_MAC_STA_ADDR + 4);
  1957. *(u32 *) &EthAddr[2] = LONGSWAP(Addr[0]);
  1958. *(u16 *) &EthAddr[0] = SHORTSWAP(*(u16 *) &Addr[1]);
  1959. if (is_valid_ether_addr(EthAddr)) {
  1960. memcpy(hw->perm_mac_addr, EthAddr, NODE_ADDRESS_SIZE);
  1961. return 0;
  1962. }
  1963. return 1;
  1964. }
  1965. /*
  1966. * Reads the adapter's MAC address from the EEPROM
  1967. *
  1968. * hw - Struct containing variables accessed by shared code
  1969. */
  1970. static s32 atl2_read_mac_addr(struct atl2_hw *hw)
  1971. {
  1972. u16 i;
  1973. if (get_permanent_address(hw)) {
  1974. /* for test */
  1975. /* FIXME: shouldn't we use random_ether_addr() here? */
  1976. hw->perm_mac_addr[0] = 0x00;
  1977. hw->perm_mac_addr[1] = 0x13;
  1978. hw->perm_mac_addr[2] = 0x74;
  1979. hw->perm_mac_addr[3] = 0x00;
  1980. hw->perm_mac_addr[4] = 0x5c;
  1981. hw->perm_mac_addr[5] = 0x38;
  1982. }
  1983. for (i = 0; i < NODE_ADDRESS_SIZE; i++)
  1984. hw->mac_addr[i] = hw->perm_mac_addr[i];
  1985. return 0;
  1986. }
  1987. /*
  1988. * Hashes an address to determine its location in the multicast table
  1989. *
  1990. * hw - Struct containing variables accessed by shared code
  1991. * mc_addr - the multicast address to hash
  1992. *
  1993. * atl2_hash_mc_addr
  1994. * purpose
  1995. * set hash value for a multicast address
  1996. * hash calcu processing :
  1997. * 1. calcu 32bit CRC for multicast address
  1998. * 2. reverse crc with MSB to LSB
  1999. */
  2000. static u32 atl2_hash_mc_addr(struct atl2_hw *hw, u8 *mc_addr)
  2001. {
  2002. u32 crc32, value;
  2003. int i;
  2004. value = 0;
  2005. crc32 = ether_crc_le(6, mc_addr);
  2006. for (i = 0; i < 32; i++)
  2007. value |= (((crc32 >> i) & 1) << (31 - i));
  2008. return value;
  2009. }
  2010. /*
  2011. * Sets the bit in the multicast table corresponding to the hash value.
  2012. *
  2013. * hw - Struct containing variables accessed by shared code
  2014. * hash_value - Multicast address hash value
  2015. */
  2016. static void atl2_hash_set(struct atl2_hw *hw, u32 hash_value)
  2017. {
  2018. u32 hash_bit, hash_reg;
  2019. u32 mta;
  2020. /* The HASH Table is a register array of 2 32-bit registers.
  2021. * It is treated like an array of 64 bits. We want to set
  2022. * bit BitArray[hash_value]. So we figure out what register
  2023. * the bit is in, read it, OR in the new bit, then write
  2024. * back the new value. The register is determined by the
  2025. * upper 7 bits of the hash value and the bit within that
  2026. * register are determined by the lower 5 bits of the value.
  2027. */
  2028. hash_reg = (hash_value >> 31) & 0x1;
  2029. hash_bit = (hash_value >> 26) & 0x1F;
  2030. mta = ATL2_READ_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg);
  2031. mta |= (1 << hash_bit);
  2032. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, hash_reg, mta);
  2033. }
  2034. /*
  2035. * atl2_init_pcie - init PCIE module
  2036. */
  2037. static void atl2_init_pcie(struct atl2_hw *hw)
  2038. {
  2039. u32 value;
  2040. value = LTSSM_TEST_MODE_DEF;
  2041. ATL2_WRITE_REG(hw, REG_LTSSM_TEST_MODE, value);
  2042. value = PCIE_DLL_TX_CTRL1_DEF;
  2043. ATL2_WRITE_REG(hw, REG_PCIE_DLL_TX_CTRL1, value);
  2044. }
  2045. static void atl2_init_flash_opcode(struct atl2_hw *hw)
  2046. {
  2047. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  2048. hw->flash_vendor = 0; /* ATMEL */
  2049. /* Init OP table */
  2050. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_PROGRAM,
  2051. flash_table[hw->flash_vendor].cmdPROGRAM);
  2052. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_SC_ERASE,
  2053. flash_table[hw->flash_vendor].cmdSECTOR_ERASE);
  2054. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_CHIP_ERASE,
  2055. flash_table[hw->flash_vendor].cmdCHIP_ERASE);
  2056. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDID,
  2057. flash_table[hw->flash_vendor].cmdRDID);
  2058. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WREN,
  2059. flash_table[hw->flash_vendor].cmdWREN);
  2060. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_RDSR,
  2061. flash_table[hw->flash_vendor].cmdRDSR);
  2062. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_WRSR,
  2063. flash_table[hw->flash_vendor].cmdWRSR);
  2064. ATL2_WRITE_REGB(hw, REG_SPI_FLASH_OP_READ,
  2065. flash_table[hw->flash_vendor].cmdREAD);
  2066. }
  2067. /********************************************************************
  2068. * Performs basic configuration of the adapter.
  2069. *
  2070. * hw - Struct containing variables accessed by shared code
  2071. * Assumes that the controller has previously been reset and is in a
  2072. * post-reset uninitialized state. Initializes multicast table,
  2073. * and Calls routines to setup link
  2074. * Leaves the transmit and receive units disabled and uninitialized.
  2075. ********************************************************************/
  2076. static s32 atl2_init_hw(struct atl2_hw *hw)
  2077. {
  2078. u32 ret_val = 0;
  2079. atl2_init_pcie(hw);
  2080. /* Zero out the Multicast HASH table */
  2081. /* clear the old settings from the multicast hash table */
  2082. ATL2_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  2083. ATL2_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  2084. atl2_init_flash_opcode(hw);
  2085. ret_val = atl2_phy_init(hw);
  2086. return ret_val;
  2087. }
  2088. /*
  2089. * Detects the current speed and duplex settings of the hardware.
  2090. *
  2091. * hw - Struct containing variables accessed by shared code
  2092. * speed - Speed of the connection
  2093. * duplex - Duplex setting of the connection
  2094. */
  2095. static s32 atl2_get_speed_and_duplex(struct atl2_hw *hw, u16 *speed,
  2096. u16 *duplex)
  2097. {
  2098. s32 ret_val;
  2099. u16 phy_data;
  2100. /* Read PHY Specific Status Register (17) */
  2101. ret_val = atl2_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  2102. if (ret_val)
  2103. return ret_val;
  2104. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  2105. return ATLX_ERR_PHY_RES;
  2106. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  2107. case MII_ATLX_PSSR_100MBS:
  2108. *speed = SPEED_100;
  2109. break;
  2110. case MII_ATLX_PSSR_10MBS:
  2111. *speed = SPEED_10;
  2112. break;
  2113. default:
  2114. return ATLX_ERR_PHY_SPEED;
  2115. break;
  2116. }
  2117. if (phy_data & MII_ATLX_PSSR_DPLX)
  2118. *duplex = FULL_DUPLEX;
  2119. else
  2120. *duplex = HALF_DUPLEX;
  2121. return 0;
  2122. }
  2123. /*
  2124. * Reads the value from a PHY register
  2125. * hw - Struct containing variables accessed by shared code
  2126. * reg_addr - address of the PHY register to read
  2127. */
  2128. static s32 atl2_read_phy_reg(struct atl2_hw *hw, u16 reg_addr, u16 *phy_data)
  2129. {
  2130. u32 val;
  2131. int i;
  2132. val = ((u32)(reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  2133. MDIO_START |
  2134. MDIO_SUP_PREAMBLE |
  2135. MDIO_RW |
  2136. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2137. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2138. wmb();
  2139. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2140. udelay(2);
  2141. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2142. if (!(val & (MDIO_START | MDIO_BUSY)))
  2143. break;
  2144. wmb();
  2145. }
  2146. if (!(val & (MDIO_START | MDIO_BUSY))) {
  2147. *phy_data = (u16)val;
  2148. return 0;
  2149. }
  2150. return ATLX_ERR_PHY;
  2151. }
  2152. /*
  2153. * Writes a value to a PHY register
  2154. * hw - Struct containing variables accessed by shared code
  2155. * reg_addr - address of the PHY register to write
  2156. * data - data to write to the PHY
  2157. */
  2158. static s32 atl2_write_phy_reg(struct atl2_hw *hw, u32 reg_addr, u16 phy_data)
  2159. {
  2160. int i;
  2161. u32 val;
  2162. val = ((u32)(phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  2163. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  2164. MDIO_SUP_PREAMBLE |
  2165. MDIO_START |
  2166. MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  2167. ATL2_WRITE_REG(hw, REG_MDIO_CTRL, val);
  2168. wmb();
  2169. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  2170. udelay(2);
  2171. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2172. if (!(val & (MDIO_START | MDIO_BUSY)))
  2173. break;
  2174. wmb();
  2175. }
  2176. if (!(val & (MDIO_START | MDIO_BUSY)))
  2177. return 0;
  2178. return ATLX_ERR_PHY;
  2179. }
  2180. /*
  2181. * Configures PHY autoneg and flow control advertisement settings
  2182. *
  2183. * hw - Struct containing variables accessed by shared code
  2184. */
  2185. static s32 atl2_phy_setup_autoneg_adv(struct atl2_hw *hw)
  2186. {
  2187. s32 ret_val;
  2188. s16 mii_autoneg_adv_reg;
  2189. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  2190. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  2191. /* Need to parse autoneg_advertised and set up
  2192. * the appropriate PHY registers. First we will parse for
  2193. * autoneg_advertised software override. Since we can advertise
  2194. * a plethora of combinations, we need to check each bit
  2195. * individually.
  2196. */
  2197. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  2198. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  2199. * the 1000Base-T Control Register (Address 9). */
  2200. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  2201. /* Need to parse MediaType and setup the
  2202. * appropriate PHY registers. */
  2203. switch (hw->MediaType) {
  2204. case MEDIA_TYPE_AUTO_SENSOR:
  2205. mii_autoneg_adv_reg |=
  2206. (MII_AR_10T_HD_CAPS |
  2207. MII_AR_10T_FD_CAPS |
  2208. MII_AR_100TX_HD_CAPS|
  2209. MII_AR_100TX_FD_CAPS);
  2210. hw->autoneg_advertised =
  2211. ADVERTISE_10_HALF |
  2212. ADVERTISE_10_FULL |
  2213. ADVERTISE_100_HALF|
  2214. ADVERTISE_100_FULL;
  2215. break;
  2216. case MEDIA_TYPE_100M_FULL:
  2217. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  2218. hw->autoneg_advertised = ADVERTISE_100_FULL;
  2219. break;
  2220. case MEDIA_TYPE_100M_HALF:
  2221. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  2222. hw->autoneg_advertised = ADVERTISE_100_HALF;
  2223. break;
  2224. case MEDIA_TYPE_10M_FULL:
  2225. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  2226. hw->autoneg_advertised = ADVERTISE_10_FULL;
  2227. break;
  2228. default:
  2229. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  2230. hw->autoneg_advertised = ADVERTISE_10_HALF;
  2231. break;
  2232. }
  2233. /* flow control fixed to enable all */
  2234. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  2235. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  2236. ret_val = atl2_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  2237. if (ret_val)
  2238. return ret_val;
  2239. return 0;
  2240. }
  2241. /*
  2242. * Resets the PHY and make all config validate
  2243. *
  2244. * hw - Struct containing variables accessed by shared code
  2245. *
  2246. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  2247. */
  2248. static s32 atl2_phy_commit(struct atl2_hw *hw)
  2249. {
  2250. s32 ret_val;
  2251. u16 phy_data;
  2252. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG;
  2253. ret_val = atl2_write_phy_reg(hw, MII_BMCR, phy_data);
  2254. if (ret_val) {
  2255. u32 val;
  2256. int i;
  2257. /* pcie serdes link may be down ! */
  2258. for (i = 0; i < 25; i++) {
  2259. msleep(1);
  2260. val = ATL2_READ_REG(hw, REG_MDIO_CTRL);
  2261. if (!(val & (MDIO_START | MDIO_BUSY)))
  2262. break;
  2263. }
  2264. if (0 != (val & (MDIO_START | MDIO_BUSY))) {
  2265. printk(KERN_ERR "atl2: PCIe link down for at least 25ms !\n");
  2266. return ret_val;
  2267. }
  2268. }
  2269. return 0;
  2270. }
  2271. static s32 atl2_phy_init(struct atl2_hw *hw)
  2272. {
  2273. s32 ret_val;
  2274. u16 phy_val;
  2275. if (hw->phy_configured)
  2276. return 0;
  2277. /* Enable PHY */
  2278. ATL2_WRITE_REGW(hw, REG_PHY_ENABLE, 1);
  2279. ATL2_WRITE_FLUSH(hw);
  2280. msleep(1);
  2281. /* check if the PHY is in powersaving mode */
  2282. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2283. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2284. /* 024E / 124E 0r 0274 / 1274 ? */
  2285. if (phy_val & 0x1000) {
  2286. phy_val &= ~0x1000;
  2287. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val);
  2288. }
  2289. msleep(1);
  2290. /*Enable PHY LinkChange Interrupt */
  2291. ret_val = atl2_write_phy_reg(hw, 18, 0xC00);
  2292. if (ret_val)
  2293. return ret_val;
  2294. /* setup AutoNeg parameters */
  2295. ret_val = atl2_phy_setup_autoneg_adv(hw);
  2296. if (ret_val)
  2297. return ret_val;
  2298. /* SW.Reset & En-Auto-Neg to restart Auto-Neg */
  2299. ret_val = atl2_phy_commit(hw);
  2300. if (ret_val)
  2301. return ret_val;
  2302. hw->phy_configured = true;
  2303. return ret_val;
  2304. }
  2305. static void atl2_set_mac_addr(struct atl2_hw *hw)
  2306. {
  2307. u32 value;
  2308. /* 00-0B-6A-F6-00-DC
  2309. * 0: 6AF600DC 1: 000B
  2310. * low dword */
  2311. value = (((u32)hw->mac_addr[2]) << 24) |
  2312. (((u32)hw->mac_addr[3]) << 16) |
  2313. (((u32)hw->mac_addr[4]) << 8) |
  2314. (((u32)hw->mac_addr[5]));
  2315. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 0, value);
  2316. /* hight dword */
  2317. value = (((u32)hw->mac_addr[0]) << 8) |
  2318. (((u32)hw->mac_addr[1]));
  2319. ATL2_WRITE_REG_ARRAY(hw, REG_MAC_STA_ADDR, 1, value);
  2320. }
  2321. /*
  2322. * check_eeprom_exist
  2323. * return 0 if eeprom exist
  2324. */
  2325. static int atl2_check_eeprom_exist(struct atl2_hw *hw)
  2326. {
  2327. u32 value;
  2328. value = ATL2_READ_REG(hw, REG_SPI_FLASH_CTRL);
  2329. if (value & SPI_FLASH_CTRL_EN_VPD) {
  2330. value &= ~SPI_FLASH_CTRL_EN_VPD;
  2331. ATL2_WRITE_REG(hw, REG_SPI_FLASH_CTRL, value);
  2332. }
  2333. value = ATL2_READ_REGW(hw, REG_PCIE_CAP_LIST);
  2334. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  2335. }
  2336. /* FIXME: This doesn't look right. -- CHS */
  2337. static bool atl2_write_eeprom(struct atl2_hw *hw, u32 offset, u32 value)
  2338. {
  2339. return true;
  2340. }
  2341. static bool atl2_read_eeprom(struct atl2_hw *hw, u32 Offset, u32 *pValue)
  2342. {
  2343. int i;
  2344. u32 Control;
  2345. if (Offset & 0x3)
  2346. return false; /* address do not align */
  2347. ATL2_WRITE_REG(hw, REG_VPD_DATA, 0);
  2348. Control = (Offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  2349. ATL2_WRITE_REG(hw, REG_VPD_CAP, Control);
  2350. for (i = 0; i < 10; i++) {
  2351. msleep(2);
  2352. Control = ATL2_READ_REG(hw, REG_VPD_CAP);
  2353. if (Control & VPD_CAP_VPD_FLAG)
  2354. break;
  2355. }
  2356. if (Control & VPD_CAP_VPD_FLAG) {
  2357. *pValue = ATL2_READ_REG(hw, REG_VPD_DATA);
  2358. return true;
  2359. }
  2360. return false; /* timeout */
  2361. }
  2362. static void atl2_force_ps(struct atl2_hw *hw)
  2363. {
  2364. u16 phy_val;
  2365. atl2_write_phy_reg(hw, MII_DBG_ADDR, 0);
  2366. atl2_read_phy_reg(hw, MII_DBG_DATA, &phy_val);
  2367. atl2_write_phy_reg(hw, MII_DBG_DATA, phy_val | 0x1000);
  2368. atl2_write_phy_reg(hw, MII_DBG_ADDR, 2);
  2369. atl2_write_phy_reg(hw, MII_DBG_DATA, 0x3000);
  2370. atl2_write_phy_reg(hw, MII_DBG_ADDR, 3);
  2371. atl2_write_phy_reg(hw, MII_DBG_DATA, 0);
  2372. }
  2373. /* This is the only thing that needs to be changed to adjust the
  2374. * maximum number of ports that the driver can manage.
  2375. */
  2376. #define ATL2_MAX_NIC 4
  2377. #define OPTION_UNSET -1
  2378. #define OPTION_DISABLED 0
  2379. #define OPTION_ENABLED 1
  2380. /* All parameters are treated the same, as an integer array of values.
  2381. * This macro just reduces the need to repeat the same declaration code
  2382. * over and over (plus this helps to avoid typo bugs).
  2383. */
  2384. #define ATL2_PARAM_INIT {[0 ... ATL2_MAX_NIC] = OPTION_UNSET}
  2385. #ifndef module_param_array
  2386. /* Module Parameters are always initialized to -1, so that the driver
  2387. * can tell the difference between no user specified value or the
  2388. * user asking for the default value.
  2389. * The true default values are loaded in when atl2_check_options is called.
  2390. *
  2391. * This is a GCC extension to ANSI C.
  2392. * See the item "Labeled Elements in Initializers" in the section
  2393. * "Extensions to the C Language Family" of the GCC documentation.
  2394. */
  2395. #define ATL2_PARAM(X, desc) \
  2396. static const int __devinitdata X[ATL2_MAX_NIC + 1] = ATL2_PARAM_INIT; \
  2397. MODULE_PARM(X, "1-" __MODULE_STRING(ATL2_MAX_NIC) "i"); \
  2398. MODULE_PARM_DESC(X, desc);
  2399. #else
  2400. #define ATL2_PARAM(X, desc) \
  2401. static int __devinitdata X[ATL2_MAX_NIC+1] = ATL2_PARAM_INIT; \
  2402. static int num_##X = 0; \
  2403. module_param_array_named(X, X, int, &num_##X, 0); \
  2404. MODULE_PARM_DESC(X, desc);
  2405. #endif
  2406. /*
  2407. * Transmit Memory Size
  2408. * Valid Range: 64-2048
  2409. * Default Value: 128
  2410. */
  2411. #define ATL2_MIN_TX_MEMSIZE 4 /* 4KB */
  2412. #define ATL2_MAX_TX_MEMSIZE 64 /* 64KB */
  2413. #define ATL2_DEFAULT_TX_MEMSIZE 8 /* 8KB */
  2414. ATL2_PARAM(TxMemSize, "Bytes of Transmit Memory");
  2415. /*
  2416. * Receive Memory Block Count
  2417. * Valid Range: 16-512
  2418. * Default Value: 128
  2419. */
  2420. #define ATL2_MIN_RXD_COUNT 16
  2421. #define ATL2_MAX_RXD_COUNT 512
  2422. #define ATL2_DEFAULT_RXD_COUNT 64
  2423. ATL2_PARAM(RxMemBlock, "Number of receive memory block");
  2424. /*
  2425. * User Specified MediaType Override
  2426. *
  2427. * Valid Range: 0-5
  2428. * - 0 - auto-negotiate at all supported speeds
  2429. * - 1 - only link at 1000Mbps Full Duplex
  2430. * - 2 - only link at 100Mbps Full Duplex
  2431. * - 3 - only link at 100Mbps Half Duplex
  2432. * - 4 - only link at 10Mbps Full Duplex
  2433. * - 5 - only link at 10Mbps Half Duplex
  2434. * Default Value: 0
  2435. */
  2436. ATL2_PARAM(MediaType, "MediaType Select");
  2437. /*
  2438. * Interrupt Moderate Timer in units of 2048 ns (~2 us)
  2439. * Valid Range: 10-65535
  2440. * Default Value: 45000(90ms)
  2441. */
  2442. #define INT_MOD_DEFAULT_CNT 100 /* 200us */
  2443. #define INT_MOD_MAX_CNT 65000
  2444. #define INT_MOD_MIN_CNT 50
  2445. ATL2_PARAM(IntModTimer, "Interrupt Moderator Timer");
  2446. /*
  2447. * FlashVendor
  2448. * Valid Range: 0-2
  2449. * 0 - Atmel
  2450. * 1 - SST
  2451. * 2 - ST
  2452. */
  2453. ATL2_PARAM(FlashVendor, "SPI Flash Vendor");
  2454. #define AUTONEG_ADV_DEFAULT 0x2F
  2455. #define AUTONEG_ADV_MASK 0x2F
  2456. #define FLOW_CONTROL_DEFAULT FLOW_CONTROL_FULL
  2457. #define FLASH_VENDOR_DEFAULT 0
  2458. #define FLASH_VENDOR_MIN 0
  2459. #define FLASH_VENDOR_MAX 2
  2460. struct atl2_option {
  2461. enum { enable_option, range_option, list_option } type;
  2462. char *name;
  2463. char *err;
  2464. int def;
  2465. union {
  2466. struct { /* range_option info */
  2467. int min;
  2468. int max;
  2469. } r;
  2470. struct { /* list_option info */
  2471. int nr;
  2472. struct atl2_opt_list { int i; char *str; } *p;
  2473. } l;
  2474. } arg;
  2475. };
  2476. static int __devinit atl2_validate_option(int *value, struct atl2_option *opt)
  2477. {
  2478. int i;
  2479. struct atl2_opt_list *ent;
  2480. if (*value == OPTION_UNSET) {
  2481. *value = opt->def;
  2482. return 0;
  2483. }
  2484. switch (opt->type) {
  2485. case enable_option:
  2486. switch (*value) {
  2487. case OPTION_ENABLED:
  2488. printk(KERN_INFO "%s Enabled\n", opt->name);
  2489. return 0;
  2490. break;
  2491. case OPTION_DISABLED:
  2492. printk(KERN_INFO "%s Disabled\n", opt->name);
  2493. return 0;
  2494. break;
  2495. }
  2496. break;
  2497. case range_option:
  2498. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  2499. printk(KERN_INFO "%s set to %i\n", opt->name, *value);
  2500. return 0;
  2501. }
  2502. break;
  2503. case list_option:
  2504. for (i = 0; i < opt->arg.l.nr; i++) {
  2505. ent = &opt->arg.l.p[i];
  2506. if (*value == ent->i) {
  2507. if (ent->str[0] != '\0')
  2508. printk(KERN_INFO "%s\n", ent->str);
  2509. return 0;
  2510. }
  2511. }
  2512. break;
  2513. default:
  2514. BUG();
  2515. }
  2516. printk(KERN_INFO "Invalid %s specified (%i) %s\n",
  2517. opt->name, *value, opt->err);
  2518. *value = opt->def;
  2519. return -1;
  2520. }
  2521. /*
  2522. * atl2_check_options - Range Checking for Command Line Parameters
  2523. * @adapter: board private structure
  2524. *
  2525. * This routine checks all command line parameters for valid user
  2526. * input. If an invalid value is given, or if no user specified
  2527. * value exists, a default value is used. The final value is stored
  2528. * in a variable in the adapter structure.
  2529. */
  2530. static void __devinit atl2_check_options(struct atl2_adapter *adapter)
  2531. {
  2532. int val;
  2533. struct atl2_option opt;
  2534. int bd = adapter->bd_number;
  2535. if (bd >= ATL2_MAX_NIC) {
  2536. printk(KERN_NOTICE "Warning: no configuration for board #%i\n",
  2537. bd);
  2538. printk(KERN_NOTICE "Using defaults for all values\n");
  2539. #ifndef module_param_array
  2540. bd = ATL2_MAX_NIC;
  2541. #endif
  2542. }
  2543. /* Bytes of Transmit Memory */
  2544. opt.type = range_option;
  2545. opt.name = "Bytes of Transmit Memory";
  2546. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_TX_MEMSIZE);
  2547. opt.def = ATL2_DEFAULT_TX_MEMSIZE;
  2548. opt.arg.r.min = ATL2_MIN_TX_MEMSIZE;
  2549. opt.arg.r.max = ATL2_MAX_TX_MEMSIZE;
  2550. #ifdef module_param_array
  2551. if (num_TxMemSize > bd) {
  2552. #endif
  2553. val = TxMemSize[bd];
  2554. atl2_validate_option(&val, &opt);
  2555. adapter->txd_ring_size = ((u32) val) * 1024;
  2556. #ifdef module_param_array
  2557. } else
  2558. adapter->txd_ring_size = ((u32)opt.def) * 1024;
  2559. #endif
  2560. /* txs ring size: */
  2561. adapter->txs_ring_size = adapter->txd_ring_size / 128;
  2562. if (adapter->txs_ring_size > 160)
  2563. adapter->txs_ring_size = 160;
  2564. /* Receive Memory Block Count */
  2565. opt.type = range_option;
  2566. opt.name = "Number of receive memory block";
  2567. opt.err = "using default of " __MODULE_STRING(ATL2_DEFAULT_RXD_COUNT);
  2568. opt.def = ATL2_DEFAULT_RXD_COUNT;
  2569. opt.arg.r.min = ATL2_MIN_RXD_COUNT;
  2570. opt.arg.r.max = ATL2_MAX_RXD_COUNT;
  2571. #ifdef module_param_array
  2572. if (num_RxMemBlock > bd) {
  2573. #endif
  2574. val = RxMemBlock[bd];
  2575. atl2_validate_option(&val, &opt);
  2576. adapter->rxd_ring_size = (u32)val;
  2577. /* FIXME */
  2578. /* ((u16)val)&~1; */ /* even number */
  2579. #ifdef module_param_array
  2580. } else
  2581. adapter->rxd_ring_size = (u32)opt.def;
  2582. #endif
  2583. /* init RXD Flow control value */
  2584. adapter->hw.fc_rxd_hi = (adapter->rxd_ring_size / 8) * 7;
  2585. adapter->hw.fc_rxd_lo = (ATL2_MIN_RXD_COUNT / 8) >
  2586. (adapter->rxd_ring_size / 12) ? (ATL2_MIN_RXD_COUNT / 8) :
  2587. (adapter->rxd_ring_size / 12);
  2588. /* Interrupt Moderate Timer */
  2589. opt.type = range_option;
  2590. opt.name = "Interrupt Moderate Timer";
  2591. opt.err = "using default of " __MODULE_STRING(INT_MOD_DEFAULT_CNT);
  2592. opt.def = INT_MOD_DEFAULT_CNT;
  2593. opt.arg.r.min = INT_MOD_MIN_CNT;
  2594. opt.arg.r.max = INT_MOD_MAX_CNT;
  2595. #ifdef module_param_array
  2596. if (num_IntModTimer > bd) {
  2597. #endif
  2598. val = IntModTimer[bd];
  2599. atl2_validate_option(&val, &opt);
  2600. adapter->imt = (u16) val;
  2601. #ifdef module_param_array
  2602. } else
  2603. adapter->imt = (u16)(opt.def);
  2604. #endif
  2605. /* Flash Vendor */
  2606. opt.type = range_option;
  2607. opt.name = "SPI Flash Vendor";
  2608. opt.err = "using default of " __MODULE_STRING(FLASH_VENDOR_DEFAULT);
  2609. opt.def = FLASH_VENDOR_DEFAULT;
  2610. opt.arg.r.min = FLASH_VENDOR_MIN;
  2611. opt.arg.r.max = FLASH_VENDOR_MAX;
  2612. #ifdef module_param_array
  2613. if (num_FlashVendor > bd) {
  2614. #endif
  2615. val = FlashVendor[bd];
  2616. atl2_validate_option(&val, &opt);
  2617. adapter->hw.flash_vendor = (u8) val;
  2618. #ifdef module_param_array
  2619. } else
  2620. adapter->hw.flash_vendor = (u8)(opt.def);
  2621. #endif
  2622. /* MediaType */
  2623. opt.type = range_option;
  2624. opt.name = "Speed/Duplex Selection";
  2625. opt.err = "using default of " __MODULE_STRING(MEDIA_TYPE_AUTO_SENSOR);
  2626. opt.def = MEDIA_TYPE_AUTO_SENSOR;
  2627. opt.arg.r.min = MEDIA_TYPE_AUTO_SENSOR;
  2628. opt.arg.r.max = MEDIA_TYPE_10M_HALF;
  2629. #ifdef module_param_array
  2630. if (num_MediaType > bd) {
  2631. #endif
  2632. val = MediaType[bd];
  2633. atl2_validate_option(&val, &opt);
  2634. adapter->hw.MediaType = (u16) val;
  2635. #ifdef module_param_array
  2636. } else
  2637. adapter->hw.MediaType = (u16)(opt.def);
  2638. #endif
  2639. }