core.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /**
  2. * core.c - DesignWare USB3 DRD Controller Core file
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/module.h>
  39. #include <linux/kernel.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/ioport.h>
  46. #include <linux/io.h>
  47. #include <linux/list.h>
  48. #include <linux/delay.h>
  49. #include <linux/dma-mapping.h>
  50. #include <linux/of.h>
  51. #include <linux/usb/ch9.h>
  52. #include <linux/usb/gadget.h>
  53. #include "core.h"
  54. #include "gadget.h"
  55. #include "io.h"
  56. #include "debug.h"
  57. static char *maximum_speed = "super";
  58. module_param(maximum_speed, charp, 0);
  59. MODULE_PARM_DESC(maximum_speed, "Maximum supported speed.");
  60. /* -------------------------------------------------------------------------- */
  61. #define DWC3_DEVS_POSSIBLE 32
  62. static DECLARE_BITMAP(dwc3_devs, DWC3_DEVS_POSSIBLE);
  63. int dwc3_get_device_id(void)
  64. {
  65. int id;
  66. again:
  67. id = find_first_zero_bit(dwc3_devs, DWC3_DEVS_POSSIBLE);
  68. if (id < DWC3_DEVS_POSSIBLE) {
  69. int old;
  70. old = test_and_set_bit(id, dwc3_devs);
  71. if (old)
  72. goto again;
  73. } else {
  74. pr_err("dwc3: no space for new device\n");
  75. id = -ENOMEM;
  76. }
  77. return id;
  78. }
  79. EXPORT_SYMBOL_GPL(dwc3_get_device_id);
  80. void dwc3_put_device_id(int id)
  81. {
  82. int ret;
  83. if (id < 0)
  84. return;
  85. ret = test_bit(id, dwc3_devs);
  86. WARN(!ret, "dwc3: ID %d not in use\n", id);
  87. smp_mb__before_clear_bit();
  88. clear_bit(id, dwc3_devs);
  89. }
  90. EXPORT_SYMBOL_GPL(dwc3_put_device_id);
  91. void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
  92. {
  93. u32 reg;
  94. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  95. reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
  96. reg |= DWC3_GCTL_PRTCAPDIR(mode);
  97. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  98. }
  99. /**
  100. * dwc3_core_soft_reset - Issues core soft reset and PHY reset
  101. * @dwc: pointer to our context structure
  102. */
  103. static void dwc3_core_soft_reset(struct dwc3 *dwc)
  104. {
  105. u32 reg;
  106. /* Before Resetting PHY, put Core in Reset */
  107. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  108. reg |= DWC3_GCTL_CORESOFTRESET;
  109. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  110. /* Assert USB3 PHY reset */
  111. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  112. reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
  113. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  114. /* Assert USB2 PHY reset */
  115. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  116. reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
  117. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  118. mdelay(100);
  119. /* Clear USB3 PHY reset */
  120. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  121. reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
  122. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  123. /* Clear USB2 PHY reset */
  124. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  125. reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
  126. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  127. mdelay(100);
  128. /* After PHYs are stable we can take Core out of reset state */
  129. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  130. reg &= ~DWC3_GCTL_CORESOFTRESET;
  131. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  132. }
  133. /**
  134. * dwc3_free_one_event_buffer - Frees one event buffer
  135. * @dwc: Pointer to our controller context structure
  136. * @evt: Pointer to event buffer to be freed
  137. */
  138. static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
  139. struct dwc3_event_buffer *evt)
  140. {
  141. dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
  142. kfree(evt);
  143. }
  144. /**
  145. * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
  146. * @dwc: Pointer to our controller context structure
  147. * @length: size of the event buffer
  148. *
  149. * Returns a pointer to the allocated event buffer structure on success
  150. * otherwise ERR_PTR(errno).
  151. */
  152. static struct dwc3_event_buffer *__devinit
  153. dwc3_alloc_one_event_buffer(struct dwc3 *dwc, unsigned length)
  154. {
  155. struct dwc3_event_buffer *evt;
  156. evt = kzalloc(sizeof(*evt), GFP_KERNEL);
  157. if (!evt)
  158. return ERR_PTR(-ENOMEM);
  159. evt->dwc = dwc;
  160. evt->length = length;
  161. evt->buf = dma_alloc_coherent(dwc->dev, length,
  162. &evt->dma, GFP_KERNEL);
  163. if (!evt->buf) {
  164. kfree(evt);
  165. return ERR_PTR(-ENOMEM);
  166. }
  167. return evt;
  168. }
  169. /**
  170. * dwc3_free_event_buffers - frees all allocated event buffers
  171. * @dwc: Pointer to our controller context structure
  172. */
  173. static void dwc3_free_event_buffers(struct dwc3 *dwc)
  174. {
  175. struct dwc3_event_buffer *evt;
  176. int i;
  177. for (i = 0; i < dwc->num_event_buffers; i++) {
  178. evt = dwc->ev_buffs[i];
  179. if (evt)
  180. dwc3_free_one_event_buffer(dwc, evt);
  181. }
  182. kfree(dwc->ev_buffs);
  183. }
  184. /**
  185. * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
  186. * @dwc: pointer to our controller context structure
  187. * @length: size of event buffer
  188. *
  189. * Returns 0 on success otherwise negative errno. In the error case, dwc
  190. * may contain some buffers allocated but not all which were requested.
  191. */
  192. static int __devinit dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
  193. {
  194. int num;
  195. int i;
  196. num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
  197. dwc->num_event_buffers = num;
  198. dwc->ev_buffs = kzalloc(sizeof(*dwc->ev_buffs) * num, GFP_KERNEL);
  199. if (!dwc->ev_buffs) {
  200. dev_err(dwc->dev, "can't allocate event buffers array\n");
  201. return -ENOMEM;
  202. }
  203. for (i = 0; i < num; i++) {
  204. struct dwc3_event_buffer *evt;
  205. evt = dwc3_alloc_one_event_buffer(dwc, length);
  206. if (IS_ERR(evt)) {
  207. dev_err(dwc->dev, "can't allocate event buffer\n");
  208. return PTR_ERR(evt);
  209. }
  210. dwc->ev_buffs[i] = evt;
  211. }
  212. return 0;
  213. }
  214. /**
  215. * dwc3_event_buffers_setup - setup our allocated event buffers
  216. * @dwc: pointer to our controller context structure
  217. *
  218. * Returns 0 on success otherwise negative errno.
  219. */
  220. static int dwc3_event_buffers_setup(struct dwc3 *dwc)
  221. {
  222. struct dwc3_event_buffer *evt;
  223. int n;
  224. for (n = 0; n < dwc->num_event_buffers; n++) {
  225. evt = dwc->ev_buffs[n];
  226. dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
  227. evt->buf, (unsigned long long) evt->dma,
  228. evt->length);
  229. evt->lpos = 0;
  230. dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
  231. lower_32_bits(evt->dma));
  232. dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
  233. upper_32_bits(evt->dma));
  234. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
  235. evt->length & 0xffff);
  236. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
  237. }
  238. return 0;
  239. }
  240. static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
  241. {
  242. struct dwc3_event_buffer *evt;
  243. int n;
  244. for (n = 0; n < dwc->num_event_buffers; n++) {
  245. evt = dwc->ev_buffs[n];
  246. evt->lpos = 0;
  247. dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
  248. dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
  249. dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), 0);
  250. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
  251. }
  252. }
  253. static void __devinit dwc3_cache_hwparams(struct dwc3 *dwc)
  254. {
  255. struct dwc3_hwparams *parms = &dwc->hwparams;
  256. parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
  257. parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
  258. parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
  259. parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
  260. parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
  261. parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
  262. parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
  263. parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
  264. parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
  265. }
  266. /**
  267. * dwc3_core_init - Low-level initialization of DWC3 Core
  268. * @dwc: Pointer to our controller context structure
  269. *
  270. * Returns 0 on success otherwise negative errno.
  271. */
  272. static int __devinit dwc3_core_init(struct dwc3 *dwc)
  273. {
  274. unsigned long timeout;
  275. u32 reg;
  276. int ret;
  277. reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
  278. /* This should read as U3 followed by revision number */
  279. if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
  280. dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
  281. ret = -ENODEV;
  282. goto err0;
  283. }
  284. dwc->revision = reg;
  285. /* issue device SoftReset too */
  286. timeout = jiffies + msecs_to_jiffies(500);
  287. dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
  288. do {
  289. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  290. if (!(reg & DWC3_DCTL_CSFTRST))
  291. break;
  292. if (time_after(jiffies, timeout)) {
  293. dev_err(dwc->dev, "Reset Timed Out\n");
  294. ret = -ETIMEDOUT;
  295. goto err0;
  296. }
  297. cpu_relax();
  298. } while (true);
  299. dwc3_core_soft_reset(dwc);
  300. dwc3_cache_hwparams(dwc);
  301. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  302. reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
  303. reg &= ~DWC3_GCTL_DISSCRAMBLE;
  304. switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
  305. case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
  306. reg &= ~DWC3_GCTL_DSBLCLKGTNG;
  307. break;
  308. default:
  309. dev_dbg(dwc->dev, "No power optimization available\n");
  310. }
  311. /*
  312. * WORKAROUND: DWC3 revisions <1.90a have a bug
  313. * where the device can fail to connect at SuperSpeed
  314. * and falls back to high-speed mode which causes
  315. * the device to enter a Connect/Disconnect loop
  316. */
  317. if (dwc->revision < DWC3_REVISION_190A)
  318. reg |= DWC3_GCTL_U2RSTECN;
  319. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  320. ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
  321. if (ret) {
  322. dev_err(dwc->dev, "failed to allocate event buffers\n");
  323. ret = -ENOMEM;
  324. goto err1;
  325. }
  326. ret = dwc3_event_buffers_setup(dwc);
  327. if (ret) {
  328. dev_err(dwc->dev, "failed to setup event buffers\n");
  329. goto err1;
  330. }
  331. return 0;
  332. err1:
  333. dwc3_free_event_buffers(dwc);
  334. err0:
  335. return ret;
  336. }
  337. static void dwc3_core_exit(struct dwc3 *dwc)
  338. {
  339. dwc3_event_buffers_cleanup(dwc);
  340. dwc3_free_event_buffers(dwc);
  341. }
  342. #define DWC3_ALIGN_MASK (16 - 1)
  343. static int __devinit dwc3_probe(struct platform_device *pdev)
  344. {
  345. struct device_node *node = pdev->dev.of_node;
  346. struct resource *res;
  347. struct dwc3 *dwc;
  348. struct device *dev = &pdev->dev;
  349. int ret = -ENOMEM;
  350. void __iomem *regs;
  351. void *mem;
  352. u8 mode;
  353. mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
  354. if (!mem) {
  355. dev_err(dev, "not enough memory\n");
  356. return -ENOMEM;
  357. }
  358. dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
  359. dwc->mem = mem;
  360. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  361. if (!res) {
  362. dev_err(dev, "missing IRQ\n");
  363. return -ENODEV;
  364. }
  365. dwc->xhci_resources[1] = *res;
  366. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  367. if (!res) {
  368. dev_err(dev, "missing memory resource\n");
  369. return -ENODEV;
  370. }
  371. dwc->xhci_resources[0] = *res;
  372. dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
  373. DWC3_XHCI_REGS_END;
  374. /*
  375. * Request memory region but exclude xHCI regs,
  376. * since it will be requested by the xhci-plat driver.
  377. */
  378. res = devm_request_mem_region(dev, res->start + DWC3_GLOBALS_REGS_START,
  379. resource_size(res) - DWC3_GLOBALS_REGS_START,
  380. dev_name(dev));
  381. if (!res) {
  382. dev_err(dev, "can't request mem region\n");
  383. return -ENOMEM;
  384. }
  385. regs = devm_ioremap_nocache(dev, res->start, resource_size(res));
  386. if (!regs) {
  387. dev_err(dev, "ioremap failed\n");
  388. return -ENOMEM;
  389. }
  390. spin_lock_init(&dwc->lock);
  391. platform_set_drvdata(pdev, dwc);
  392. dwc->regs = regs;
  393. dwc->regs_size = resource_size(res);
  394. dwc->dev = dev;
  395. if (!strncmp("super", maximum_speed, 5))
  396. dwc->maximum_speed = DWC3_DCFG_SUPERSPEED;
  397. else if (!strncmp("high", maximum_speed, 4))
  398. dwc->maximum_speed = DWC3_DCFG_HIGHSPEED;
  399. else if (!strncmp("full", maximum_speed, 4))
  400. dwc->maximum_speed = DWC3_DCFG_FULLSPEED1;
  401. else if (!strncmp("low", maximum_speed, 3))
  402. dwc->maximum_speed = DWC3_DCFG_LOWSPEED;
  403. else
  404. dwc->maximum_speed = DWC3_DCFG_SUPERSPEED;
  405. if (of_get_property(node, "tx-fifo-resize", NULL))
  406. dwc->needs_fifo_resize = true;
  407. pm_runtime_enable(dev);
  408. pm_runtime_get_sync(dev);
  409. pm_runtime_forbid(dev);
  410. ret = dwc3_core_init(dwc);
  411. if (ret) {
  412. dev_err(dev, "failed to initialize core\n");
  413. return ret;
  414. }
  415. mode = DWC3_MODE(dwc->hwparams.hwparams0);
  416. switch (mode) {
  417. case DWC3_MODE_DEVICE:
  418. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
  419. ret = dwc3_gadget_init(dwc);
  420. if (ret) {
  421. dev_err(dev, "failed to initialize gadget\n");
  422. goto err1;
  423. }
  424. break;
  425. case DWC3_MODE_HOST:
  426. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
  427. ret = dwc3_host_init(dwc);
  428. if (ret) {
  429. dev_err(dev, "failed to initialize host\n");
  430. goto err1;
  431. }
  432. break;
  433. case DWC3_MODE_DRD:
  434. dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
  435. ret = dwc3_host_init(dwc);
  436. if (ret) {
  437. dev_err(dev, "failed to initialize host\n");
  438. goto err1;
  439. }
  440. ret = dwc3_gadget_init(dwc);
  441. if (ret) {
  442. dev_err(dev, "failed to initialize gadget\n");
  443. goto err1;
  444. }
  445. break;
  446. default:
  447. dev_err(dev, "Unsupported mode of operation %d\n", mode);
  448. goto err1;
  449. }
  450. dwc->mode = mode;
  451. ret = dwc3_debugfs_init(dwc);
  452. if (ret) {
  453. dev_err(dev, "failed to initialize debugfs\n");
  454. goto err2;
  455. }
  456. pm_runtime_allow(dev);
  457. return 0;
  458. err2:
  459. switch (mode) {
  460. case DWC3_MODE_DEVICE:
  461. dwc3_gadget_exit(dwc);
  462. break;
  463. case DWC3_MODE_HOST:
  464. dwc3_host_exit(dwc);
  465. break;
  466. case DWC3_MODE_DRD:
  467. dwc3_host_exit(dwc);
  468. dwc3_gadget_exit(dwc);
  469. break;
  470. default:
  471. /* do nothing */
  472. break;
  473. }
  474. err1:
  475. dwc3_core_exit(dwc);
  476. return ret;
  477. }
  478. static int __devexit dwc3_remove(struct platform_device *pdev)
  479. {
  480. struct dwc3 *dwc = platform_get_drvdata(pdev);
  481. struct resource *res;
  482. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  483. pm_runtime_put(&pdev->dev);
  484. pm_runtime_disable(&pdev->dev);
  485. dwc3_debugfs_exit(dwc);
  486. switch (dwc->mode) {
  487. case DWC3_MODE_DEVICE:
  488. dwc3_gadget_exit(dwc);
  489. break;
  490. case DWC3_MODE_HOST:
  491. dwc3_host_exit(dwc);
  492. break;
  493. case DWC3_MODE_DRD:
  494. dwc3_host_exit(dwc);
  495. dwc3_gadget_exit(dwc);
  496. break;
  497. default:
  498. /* do nothing */
  499. break;
  500. }
  501. dwc3_core_exit(dwc);
  502. return 0;
  503. }
  504. static struct platform_driver dwc3_driver = {
  505. .probe = dwc3_probe,
  506. .remove = __devexit_p(dwc3_remove),
  507. .driver = {
  508. .name = "dwc3",
  509. },
  510. };
  511. module_platform_driver(dwc3_driver);
  512. MODULE_ALIAS("platform:dwc3");
  513. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  514. MODULE_LICENSE("Dual BSD/GPL");
  515. MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");