sdhci.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710
  1. /*
  2. * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
  3. *
  4. * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or (at
  9. * your option) any later version.
  10. *
  11. * Thanks to the following companies for their support:
  12. *
  13. * - JMicron (hardware and technical support)
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/highmem.h>
  17. #include <linux/pci.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/scatterlist.h>
  20. #include <linux/leds.h>
  21. #include <linux/mmc/host.h>
  22. #include "sdhci.h"
  23. #define DRIVER_NAME "sdhci"
  24. #define DBG(f, x...) \
  25. pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
  26. static unsigned int debug_quirks = 0;
  27. /*
  28. * Different quirks to handle when the hardware deviates from a strict
  29. * interpretation of the SDHCI specification.
  30. */
  31. /* Controller doesn't honor resets unless we touch the clock register */
  32. #define SDHCI_QUIRK_CLOCK_BEFORE_RESET (1<<0)
  33. /* Controller has bad caps bits, but really supports DMA */
  34. #define SDHCI_QUIRK_FORCE_DMA (1<<1)
  35. /* Controller doesn't like some resets when there is no card inserted. */
  36. #define SDHCI_QUIRK_NO_CARD_NO_RESET (1<<2)
  37. /* Controller doesn't like clearing the power reg before a change */
  38. #define SDHCI_QUIRK_SINGLE_POWER_WRITE (1<<3)
  39. /* Controller has flaky internal state so reset it on each ios change */
  40. #define SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS (1<<4)
  41. /* Controller has an unusable DMA engine */
  42. #define SDHCI_QUIRK_BROKEN_DMA (1<<5)
  43. /* Controller can only DMA from 32-bit aligned addresses */
  44. #define SDHCI_QUIRK_32BIT_DMA_ADDR (1<<6)
  45. /* Controller can only DMA chunk sizes that are a multiple of 32 bits */
  46. #define SDHCI_QUIRK_32BIT_DMA_SIZE (1<<7)
  47. /* Controller needs to be reset after each request to stay stable */
  48. #define SDHCI_QUIRK_RESET_AFTER_REQUEST (1<<8)
  49. static const struct pci_device_id pci_ids[] __devinitdata = {
  50. {
  51. .vendor = PCI_VENDOR_ID_RICOH,
  52. .device = PCI_DEVICE_ID_RICOH_R5C822,
  53. .subvendor = PCI_VENDOR_ID_IBM,
  54. .subdevice = PCI_ANY_ID,
  55. .driver_data = SDHCI_QUIRK_CLOCK_BEFORE_RESET |
  56. SDHCI_QUIRK_FORCE_DMA,
  57. },
  58. {
  59. .vendor = PCI_VENDOR_ID_RICOH,
  60. .device = PCI_DEVICE_ID_RICOH_R5C822,
  61. .subvendor = PCI_ANY_ID,
  62. .subdevice = PCI_ANY_ID,
  63. .driver_data = SDHCI_QUIRK_FORCE_DMA |
  64. SDHCI_QUIRK_NO_CARD_NO_RESET,
  65. },
  66. {
  67. .vendor = PCI_VENDOR_ID_TI,
  68. .device = PCI_DEVICE_ID_TI_XX21_XX11_SD,
  69. .subvendor = PCI_ANY_ID,
  70. .subdevice = PCI_ANY_ID,
  71. .driver_data = SDHCI_QUIRK_FORCE_DMA,
  72. },
  73. {
  74. .vendor = PCI_VENDOR_ID_ENE,
  75. .device = PCI_DEVICE_ID_ENE_CB712_SD,
  76. .subvendor = PCI_ANY_ID,
  77. .subdevice = PCI_ANY_ID,
  78. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  79. SDHCI_QUIRK_BROKEN_DMA,
  80. },
  81. {
  82. .vendor = PCI_VENDOR_ID_ENE,
  83. .device = PCI_DEVICE_ID_ENE_CB712_SD_2,
  84. .subvendor = PCI_ANY_ID,
  85. .subdevice = PCI_ANY_ID,
  86. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  87. SDHCI_QUIRK_BROKEN_DMA,
  88. },
  89. {
  90. .vendor = PCI_VENDOR_ID_ENE,
  91. .device = PCI_DEVICE_ID_ENE_CB714_SD,
  92. .subvendor = PCI_ANY_ID,
  93. .subdevice = PCI_ANY_ID,
  94. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  95. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
  96. },
  97. {
  98. .vendor = PCI_VENDOR_ID_ENE,
  99. .device = PCI_DEVICE_ID_ENE_CB714_SD_2,
  100. .subvendor = PCI_ANY_ID,
  101. .subdevice = PCI_ANY_ID,
  102. .driver_data = SDHCI_QUIRK_SINGLE_POWER_WRITE |
  103. SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS,
  104. },
  105. {
  106. .vendor = PCI_VENDOR_ID_JMICRON,
  107. .device = PCI_DEVICE_ID_JMICRON_JMB38X_SD,
  108. .subvendor = PCI_ANY_ID,
  109. .subdevice = PCI_ANY_ID,
  110. .driver_data = SDHCI_QUIRK_32BIT_DMA_ADDR |
  111. SDHCI_QUIRK_32BIT_DMA_SIZE |
  112. SDHCI_QUIRK_RESET_AFTER_REQUEST,
  113. },
  114. { /* Generic SD host controller */
  115. PCI_DEVICE_CLASS((PCI_CLASS_SYSTEM_SDHCI << 8), 0xFFFF00)
  116. },
  117. { /* end: all zeroes */ },
  118. };
  119. MODULE_DEVICE_TABLE(pci, pci_ids);
  120. static void sdhci_prepare_data(struct sdhci_host *, struct mmc_data *);
  121. static void sdhci_finish_data(struct sdhci_host *);
  122. static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
  123. static void sdhci_finish_command(struct sdhci_host *);
  124. static void sdhci_dumpregs(struct sdhci_host *host)
  125. {
  126. printk(KERN_DEBUG DRIVER_NAME ": ============== REGISTER DUMP ==============\n");
  127. printk(KERN_DEBUG DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
  128. readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  129. readw(host->ioaddr + SDHCI_HOST_VERSION));
  130. printk(KERN_DEBUG DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
  131. readw(host->ioaddr + SDHCI_BLOCK_SIZE),
  132. readw(host->ioaddr + SDHCI_BLOCK_COUNT));
  133. printk(KERN_DEBUG DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
  134. readl(host->ioaddr + SDHCI_ARGUMENT),
  135. readw(host->ioaddr + SDHCI_TRANSFER_MODE));
  136. printk(KERN_DEBUG DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
  137. readl(host->ioaddr + SDHCI_PRESENT_STATE),
  138. readb(host->ioaddr + SDHCI_HOST_CONTROL));
  139. printk(KERN_DEBUG DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
  140. readb(host->ioaddr + SDHCI_POWER_CONTROL),
  141. readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL));
  142. printk(KERN_DEBUG DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
  143. readb(host->ioaddr + SDHCI_WAKE_UP_CONTROL),
  144. readw(host->ioaddr + SDHCI_CLOCK_CONTROL));
  145. printk(KERN_DEBUG DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
  146. readb(host->ioaddr + SDHCI_TIMEOUT_CONTROL),
  147. readl(host->ioaddr + SDHCI_INT_STATUS));
  148. printk(KERN_DEBUG DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
  149. readl(host->ioaddr + SDHCI_INT_ENABLE),
  150. readl(host->ioaddr + SDHCI_SIGNAL_ENABLE));
  151. printk(KERN_DEBUG DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
  152. readw(host->ioaddr + SDHCI_ACMD12_ERR),
  153. readw(host->ioaddr + SDHCI_SLOT_INT_STATUS));
  154. printk(KERN_DEBUG DRIVER_NAME ": Caps: 0x%08x | Max curr: 0x%08x\n",
  155. readl(host->ioaddr + SDHCI_CAPABILITIES),
  156. readl(host->ioaddr + SDHCI_MAX_CURRENT));
  157. printk(KERN_DEBUG DRIVER_NAME ": ===========================================\n");
  158. }
  159. /*****************************************************************************\
  160. * *
  161. * Low level functions *
  162. * *
  163. \*****************************************************************************/
  164. static void sdhci_reset(struct sdhci_host *host, u8 mask)
  165. {
  166. unsigned long timeout;
  167. if (host->chip->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
  168. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  169. SDHCI_CARD_PRESENT))
  170. return;
  171. }
  172. writeb(mask, host->ioaddr + SDHCI_SOFTWARE_RESET);
  173. if (mask & SDHCI_RESET_ALL)
  174. host->clock = 0;
  175. /* Wait max 100 ms */
  176. timeout = 100;
  177. /* hw clears the bit when it's done */
  178. while (readb(host->ioaddr + SDHCI_SOFTWARE_RESET) & mask) {
  179. if (timeout == 0) {
  180. printk(KERN_ERR "%s: Reset 0x%x never completed.\n",
  181. mmc_hostname(host->mmc), (int)mask);
  182. sdhci_dumpregs(host);
  183. return;
  184. }
  185. timeout--;
  186. mdelay(1);
  187. }
  188. }
  189. static void sdhci_init(struct sdhci_host *host)
  190. {
  191. u32 intmask;
  192. sdhci_reset(host, SDHCI_RESET_ALL);
  193. intmask = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
  194. SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
  195. SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
  196. SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT |
  197. SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL |
  198. SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
  199. writel(intmask, host->ioaddr + SDHCI_INT_ENABLE);
  200. writel(intmask, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  201. }
  202. static void sdhci_activate_led(struct sdhci_host *host)
  203. {
  204. u8 ctrl;
  205. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  206. ctrl |= SDHCI_CTRL_LED;
  207. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  208. }
  209. static void sdhci_deactivate_led(struct sdhci_host *host)
  210. {
  211. u8 ctrl;
  212. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  213. ctrl &= ~SDHCI_CTRL_LED;
  214. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  215. }
  216. #ifdef CONFIG_LEDS_CLASS
  217. static void sdhci_led_control(struct led_classdev *led,
  218. enum led_brightness brightness)
  219. {
  220. struct sdhci_host *host = container_of(led, struct sdhci_host, led);
  221. unsigned long flags;
  222. spin_lock_irqsave(&host->lock, flags);
  223. if (brightness == LED_OFF)
  224. sdhci_deactivate_led(host);
  225. else
  226. sdhci_activate_led(host);
  227. spin_unlock_irqrestore(&host->lock, flags);
  228. }
  229. #endif
  230. /*****************************************************************************\
  231. * *
  232. * Core functions *
  233. * *
  234. \*****************************************************************************/
  235. static inline char* sdhci_sg_to_buffer(struct sdhci_host* host)
  236. {
  237. return sg_virt(host->cur_sg);
  238. }
  239. static inline int sdhci_next_sg(struct sdhci_host* host)
  240. {
  241. /*
  242. * Skip to next SG entry.
  243. */
  244. host->cur_sg++;
  245. host->num_sg--;
  246. /*
  247. * Any entries left?
  248. */
  249. if (host->num_sg > 0) {
  250. host->offset = 0;
  251. host->remain = host->cur_sg->length;
  252. }
  253. return host->num_sg;
  254. }
  255. static void sdhci_read_block_pio(struct sdhci_host *host)
  256. {
  257. int blksize, chunk_remain;
  258. u32 data;
  259. char *buffer;
  260. int size;
  261. DBG("PIO reading\n");
  262. blksize = host->data->blksz;
  263. chunk_remain = 0;
  264. data = 0;
  265. buffer = sdhci_sg_to_buffer(host) + host->offset;
  266. while (blksize) {
  267. if (chunk_remain == 0) {
  268. data = readl(host->ioaddr + SDHCI_BUFFER);
  269. chunk_remain = min(blksize, 4);
  270. }
  271. size = min(host->remain, chunk_remain);
  272. chunk_remain -= size;
  273. blksize -= size;
  274. host->offset += size;
  275. host->remain -= size;
  276. while (size) {
  277. *buffer = data & 0xFF;
  278. buffer++;
  279. data >>= 8;
  280. size--;
  281. }
  282. if (host->remain == 0) {
  283. if (sdhci_next_sg(host) == 0) {
  284. BUG_ON(blksize != 0);
  285. return;
  286. }
  287. buffer = sdhci_sg_to_buffer(host);
  288. }
  289. }
  290. }
  291. static void sdhci_write_block_pio(struct sdhci_host *host)
  292. {
  293. int blksize, chunk_remain;
  294. u32 data;
  295. char *buffer;
  296. int bytes, size;
  297. DBG("PIO writing\n");
  298. blksize = host->data->blksz;
  299. chunk_remain = 4;
  300. data = 0;
  301. bytes = 0;
  302. buffer = sdhci_sg_to_buffer(host) + host->offset;
  303. while (blksize) {
  304. size = min(host->remain, chunk_remain);
  305. chunk_remain -= size;
  306. blksize -= size;
  307. host->offset += size;
  308. host->remain -= size;
  309. while (size) {
  310. data >>= 8;
  311. data |= (u32)*buffer << 24;
  312. buffer++;
  313. size--;
  314. }
  315. if (chunk_remain == 0) {
  316. writel(data, host->ioaddr + SDHCI_BUFFER);
  317. chunk_remain = min(blksize, 4);
  318. }
  319. if (host->remain == 0) {
  320. if (sdhci_next_sg(host) == 0) {
  321. BUG_ON(blksize != 0);
  322. return;
  323. }
  324. buffer = sdhci_sg_to_buffer(host);
  325. }
  326. }
  327. }
  328. static void sdhci_transfer_pio(struct sdhci_host *host)
  329. {
  330. u32 mask;
  331. BUG_ON(!host->data);
  332. if (host->num_sg == 0)
  333. return;
  334. if (host->data->flags & MMC_DATA_READ)
  335. mask = SDHCI_DATA_AVAILABLE;
  336. else
  337. mask = SDHCI_SPACE_AVAILABLE;
  338. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  339. if (host->data->flags & MMC_DATA_READ)
  340. sdhci_read_block_pio(host);
  341. else
  342. sdhci_write_block_pio(host);
  343. if (host->num_sg == 0)
  344. break;
  345. }
  346. DBG("PIO transfer complete.\n");
  347. }
  348. static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_data *data)
  349. {
  350. u8 count;
  351. unsigned target_timeout, current_timeout;
  352. WARN_ON(host->data);
  353. if (data == NULL)
  354. return;
  355. /* Sanity checks */
  356. BUG_ON(data->blksz * data->blocks > 524288);
  357. BUG_ON(data->blksz > host->mmc->max_blk_size);
  358. BUG_ON(data->blocks > 65535);
  359. host->data = data;
  360. host->data_early = 0;
  361. /* timeout in us */
  362. target_timeout = data->timeout_ns / 1000 +
  363. data->timeout_clks / host->clock;
  364. /*
  365. * Figure out needed cycles.
  366. * We do this in steps in order to fit inside a 32 bit int.
  367. * The first step is the minimum timeout, which will have a
  368. * minimum resolution of 6 bits:
  369. * (1) 2^13*1000 > 2^22,
  370. * (2) host->timeout_clk < 2^16
  371. * =>
  372. * (1) / (2) > 2^6
  373. */
  374. count = 0;
  375. current_timeout = (1 << 13) * 1000 / host->timeout_clk;
  376. while (current_timeout < target_timeout) {
  377. count++;
  378. current_timeout <<= 1;
  379. if (count >= 0xF)
  380. break;
  381. }
  382. if (count >= 0xF) {
  383. printk(KERN_WARNING "%s: Too large timeout requested!\n",
  384. mmc_hostname(host->mmc));
  385. count = 0xE;
  386. }
  387. writeb(count, host->ioaddr + SDHCI_TIMEOUT_CONTROL);
  388. if (host->flags & SDHCI_USE_DMA)
  389. host->flags |= SDHCI_REQ_USE_DMA;
  390. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  391. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE) &&
  392. ((data->blksz * data->blocks) & 0x3))) {
  393. DBG("Reverting to PIO because of transfer size (%d)\n",
  394. data->blksz * data->blocks);
  395. host->flags &= ~SDHCI_REQ_USE_DMA;
  396. }
  397. /*
  398. * The assumption here being that alignment is the same after
  399. * translation to device address space.
  400. */
  401. if (unlikely((host->flags & SDHCI_REQ_USE_DMA) &&
  402. (host->chip->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR) &&
  403. (data->sg->offset & 0x3))) {
  404. DBG("Reverting to PIO because of bad alignment\n");
  405. host->flags &= ~SDHCI_REQ_USE_DMA;
  406. }
  407. if (host->flags & SDHCI_REQ_USE_DMA) {
  408. int count;
  409. count = pci_map_sg(host->chip->pdev, data->sg, data->sg_len,
  410. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  411. BUG_ON(count != 1);
  412. writel(sg_dma_address(data->sg), host->ioaddr + SDHCI_DMA_ADDRESS);
  413. } else {
  414. host->cur_sg = data->sg;
  415. host->num_sg = data->sg_len;
  416. host->offset = 0;
  417. host->remain = host->cur_sg->length;
  418. }
  419. /* We do not handle DMA boundaries, so set it to max (512 KiB) */
  420. writew(SDHCI_MAKE_BLKSZ(7, data->blksz),
  421. host->ioaddr + SDHCI_BLOCK_SIZE);
  422. writew(data->blocks, host->ioaddr + SDHCI_BLOCK_COUNT);
  423. }
  424. static void sdhci_set_transfer_mode(struct sdhci_host *host,
  425. struct mmc_data *data)
  426. {
  427. u16 mode;
  428. if (data == NULL)
  429. return;
  430. WARN_ON(!host->data);
  431. mode = SDHCI_TRNS_BLK_CNT_EN;
  432. if (data->blocks > 1)
  433. mode |= SDHCI_TRNS_MULTI;
  434. if (data->flags & MMC_DATA_READ)
  435. mode |= SDHCI_TRNS_READ;
  436. if (host->flags & SDHCI_REQ_USE_DMA)
  437. mode |= SDHCI_TRNS_DMA;
  438. writew(mode, host->ioaddr + SDHCI_TRANSFER_MODE);
  439. }
  440. static void sdhci_finish_data(struct sdhci_host *host)
  441. {
  442. struct mmc_data *data;
  443. u16 blocks;
  444. BUG_ON(!host->data);
  445. data = host->data;
  446. host->data = NULL;
  447. if (host->flags & SDHCI_REQ_USE_DMA) {
  448. pci_unmap_sg(host->chip->pdev, data->sg, data->sg_len,
  449. (data->flags & MMC_DATA_READ)?PCI_DMA_FROMDEVICE:PCI_DMA_TODEVICE);
  450. }
  451. /*
  452. * Controller doesn't count down when in single block mode.
  453. */
  454. if (data->blocks == 1)
  455. blocks = (data->error == 0) ? 0 : 1;
  456. else
  457. blocks = readw(host->ioaddr + SDHCI_BLOCK_COUNT);
  458. data->bytes_xfered = data->blksz * (data->blocks - blocks);
  459. if (!data->error && blocks) {
  460. printk(KERN_ERR "%s: Controller signalled completion even "
  461. "though there were blocks left.\n",
  462. mmc_hostname(host->mmc));
  463. data->error = -EIO;
  464. }
  465. if (data->stop) {
  466. /*
  467. * The controller needs a reset of internal state machines
  468. * upon error conditions.
  469. */
  470. if (data->error) {
  471. sdhci_reset(host, SDHCI_RESET_CMD);
  472. sdhci_reset(host, SDHCI_RESET_DATA);
  473. }
  474. sdhci_send_command(host, data->stop);
  475. } else
  476. tasklet_schedule(&host->finish_tasklet);
  477. }
  478. static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
  479. {
  480. int flags;
  481. u32 mask;
  482. unsigned long timeout;
  483. WARN_ON(host->cmd);
  484. /* Wait max 10 ms */
  485. timeout = 10;
  486. mask = SDHCI_CMD_INHIBIT;
  487. if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
  488. mask |= SDHCI_DATA_INHIBIT;
  489. /* We shouldn't wait for data inihibit for stop commands, even
  490. though they might use busy signaling */
  491. if (host->mrq->data && (cmd == host->mrq->data->stop))
  492. mask &= ~SDHCI_DATA_INHIBIT;
  493. while (readl(host->ioaddr + SDHCI_PRESENT_STATE) & mask) {
  494. if (timeout == 0) {
  495. printk(KERN_ERR "%s: Controller never released "
  496. "inhibit bit(s).\n", mmc_hostname(host->mmc));
  497. sdhci_dumpregs(host);
  498. cmd->error = -EIO;
  499. tasklet_schedule(&host->finish_tasklet);
  500. return;
  501. }
  502. timeout--;
  503. mdelay(1);
  504. }
  505. mod_timer(&host->timer, jiffies + 10 * HZ);
  506. host->cmd = cmd;
  507. sdhci_prepare_data(host, cmd->data);
  508. writel(cmd->arg, host->ioaddr + SDHCI_ARGUMENT);
  509. sdhci_set_transfer_mode(host, cmd->data);
  510. if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
  511. printk(KERN_ERR "%s: Unsupported response type!\n",
  512. mmc_hostname(host->mmc));
  513. cmd->error = -EINVAL;
  514. tasklet_schedule(&host->finish_tasklet);
  515. return;
  516. }
  517. if (!(cmd->flags & MMC_RSP_PRESENT))
  518. flags = SDHCI_CMD_RESP_NONE;
  519. else if (cmd->flags & MMC_RSP_136)
  520. flags = SDHCI_CMD_RESP_LONG;
  521. else if (cmd->flags & MMC_RSP_BUSY)
  522. flags = SDHCI_CMD_RESP_SHORT_BUSY;
  523. else
  524. flags = SDHCI_CMD_RESP_SHORT;
  525. if (cmd->flags & MMC_RSP_CRC)
  526. flags |= SDHCI_CMD_CRC;
  527. if (cmd->flags & MMC_RSP_OPCODE)
  528. flags |= SDHCI_CMD_INDEX;
  529. if (cmd->data)
  530. flags |= SDHCI_CMD_DATA;
  531. writew(SDHCI_MAKE_CMD(cmd->opcode, flags),
  532. host->ioaddr + SDHCI_COMMAND);
  533. }
  534. static void sdhci_finish_command(struct sdhci_host *host)
  535. {
  536. int i;
  537. BUG_ON(host->cmd == NULL);
  538. if (host->cmd->flags & MMC_RSP_PRESENT) {
  539. if (host->cmd->flags & MMC_RSP_136) {
  540. /* CRC is stripped so we need to do some shifting. */
  541. for (i = 0;i < 4;i++) {
  542. host->cmd->resp[i] = readl(host->ioaddr +
  543. SDHCI_RESPONSE + (3-i)*4) << 8;
  544. if (i != 3)
  545. host->cmd->resp[i] |=
  546. readb(host->ioaddr +
  547. SDHCI_RESPONSE + (3-i)*4-1);
  548. }
  549. } else {
  550. host->cmd->resp[0] = readl(host->ioaddr + SDHCI_RESPONSE);
  551. }
  552. }
  553. host->cmd->error = 0;
  554. if (host->data && host->data_early)
  555. sdhci_finish_data(host);
  556. if (!host->cmd->data)
  557. tasklet_schedule(&host->finish_tasklet);
  558. host->cmd = NULL;
  559. }
  560. static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
  561. {
  562. int div;
  563. u16 clk;
  564. unsigned long timeout;
  565. if (clock == host->clock)
  566. return;
  567. writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
  568. if (clock == 0)
  569. goto out;
  570. for (div = 1;div < 256;div *= 2) {
  571. if ((host->max_clk / div) <= clock)
  572. break;
  573. }
  574. div >>= 1;
  575. clk = div << SDHCI_DIVIDER_SHIFT;
  576. clk |= SDHCI_CLOCK_INT_EN;
  577. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  578. /* Wait max 10 ms */
  579. timeout = 10;
  580. while (!((clk = readw(host->ioaddr + SDHCI_CLOCK_CONTROL))
  581. & SDHCI_CLOCK_INT_STABLE)) {
  582. if (timeout == 0) {
  583. printk(KERN_ERR "%s: Internal clock never "
  584. "stabilised.\n", mmc_hostname(host->mmc));
  585. sdhci_dumpregs(host);
  586. return;
  587. }
  588. timeout--;
  589. mdelay(1);
  590. }
  591. clk |= SDHCI_CLOCK_CARD_EN;
  592. writew(clk, host->ioaddr + SDHCI_CLOCK_CONTROL);
  593. out:
  594. host->clock = clock;
  595. }
  596. static void sdhci_set_power(struct sdhci_host *host, unsigned short power)
  597. {
  598. u8 pwr;
  599. if (host->power == power)
  600. return;
  601. if (power == (unsigned short)-1) {
  602. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  603. goto out;
  604. }
  605. /*
  606. * Spec says that we should clear the power reg before setting
  607. * a new value. Some controllers don't seem to like this though.
  608. */
  609. if (!(host->chip->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
  610. writeb(0, host->ioaddr + SDHCI_POWER_CONTROL);
  611. pwr = SDHCI_POWER_ON;
  612. switch (1 << power) {
  613. case MMC_VDD_165_195:
  614. pwr |= SDHCI_POWER_180;
  615. break;
  616. case MMC_VDD_29_30:
  617. case MMC_VDD_30_31:
  618. pwr |= SDHCI_POWER_300;
  619. break;
  620. case MMC_VDD_32_33:
  621. case MMC_VDD_33_34:
  622. pwr |= SDHCI_POWER_330;
  623. break;
  624. default:
  625. BUG();
  626. }
  627. writeb(pwr, host->ioaddr + SDHCI_POWER_CONTROL);
  628. out:
  629. host->power = power;
  630. }
  631. /*****************************************************************************\
  632. * *
  633. * MMC callbacks *
  634. * *
  635. \*****************************************************************************/
  636. static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
  637. {
  638. struct sdhci_host *host;
  639. unsigned long flags;
  640. host = mmc_priv(mmc);
  641. spin_lock_irqsave(&host->lock, flags);
  642. WARN_ON(host->mrq != NULL);
  643. #ifndef CONFIG_LEDS_CLASS
  644. sdhci_activate_led(host);
  645. #endif
  646. host->mrq = mrq;
  647. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  648. host->mrq->cmd->error = -ENOMEDIUM;
  649. tasklet_schedule(&host->finish_tasklet);
  650. } else
  651. sdhci_send_command(host, mrq->cmd);
  652. mmiowb();
  653. spin_unlock_irqrestore(&host->lock, flags);
  654. }
  655. static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  656. {
  657. struct sdhci_host *host;
  658. unsigned long flags;
  659. u8 ctrl;
  660. host = mmc_priv(mmc);
  661. spin_lock_irqsave(&host->lock, flags);
  662. /*
  663. * Reset the chip on each power off.
  664. * Should clear out any weird states.
  665. */
  666. if (ios->power_mode == MMC_POWER_OFF) {
  667. writel(0, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  668. sdhci_init(host);
  669. }
  670. sdhci_set_clock(host, ios->clock);
  671. if (ios->power_mode == MMC_POWER_OFF)
  672. sdhci_set_power(host, -1);
  673. else
  674. sdhci_set_power(host, ios->vdd);
  675. ctrl = readb(host->ioaddr + SDHCI_HOST_CONTROL);
  676. if (ios->bus_width == MMC_BUS_WIDTH_4)
  677. ctrl |= SDHCI_CTRL_4BITBUS;
  678. else
  679. ctrl &= ~SDHCI_CTRL_4BITBUS;
  680. if (ios->timing == MMC_TIMING_SD_HS)
  681. ctrl |= SDHCI_CTRL_HISPD;
  682. else
  683. ctrl &= ~SDHCI_CTRL_HISPD;
  684. writeb(ctrl, host->ioaddr + SDHCI_HOST_CONTROL);
  685. /*
  686. * Some (ENE) controllers go apeshit on some ios operation,
  687. * signalling timeout and CRC errors even on CMD0. Resetting
  688. * it on each ios seems to solve the problem.
  689. */
  690. if(host->chip->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
  691. sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
  692. mmiowb();
  693. spin_unlock_irqrestore(&host->lock, flags);
  694. }
  695. static int sdhci_get_ro(struct mmc_host *mmc)
  696. {
  697. struct sdhci_host *host;
  698. unsigned long flags;
  699. int present;
  700. host = mmc_priv(mmc);
  701. spin_lock_irqsave(&host->lock, flags);
  702. present = readl(host->ioaddr + SDHCI_PRESENT_STATE);
  703. spin_unlock_irqrestore(&host->lock, flags);
  704. return !(present & SDHCI_WRITE_PROTECT);
  705. }
  706. static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
  707. {
  708. struct sdhci_host *host;
  709. unsigned long flags;
  710. u32 ier;
  711. host = mmc_priv(mmc);
  712. spin_lock_irqsave(&host->lock, flags);
  713. ier = readl(host->ioaddr + SDHCI_INT_ENABLE);
  714. ier &= ~SDHCI_INT_CARD_INT;
  715. if (enable)
  716. ier |= SDHCI_INT_CARD_INT;
  717. writel(ier, host->ioaddr + SDHCI_INT_ENABLE);
  718. writel(ier, host->ioaddr + SDHCI_SIGNAL_ENABLE);
  719. mmiowb();
  720. spin_unlock_irqrestore(&host->lock, flags);
  721. }
  722. static const struct mmc_host_ops sdhci_ops = {
  723. .request = sdhci_request,
  724. .set_ios = sdhci_set_ios,
  725. .get_ro = sdhci_get_ro,
  726. .enable_sdio_irq = sdhci_enable_sdio_irq,
  727. };
  728. /*****************************************************************************\
  729. * *
  730. * Tasklets *
  731. * *
  732. \*****************************************************************************/
  733. static void sdhci_tasklet_card(unsigned long param)
  734. {
  735. struct sdhci_host *host;
  736. unsigned long flags;
  737. host = (struct sdhci_host*)param;
  738. spin_lock_irqsave(&host->lock, flags);
  739. if (!(readl(host->ioaddr + SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT)) {
  740. if (host->mrq) {
  741. printk(KERN_ERR "%s: Card removed during transfer!\n",
  742. mmc_hostname(host->mmc));
  743. printk(KERN_ERR "%s: Resetting controller.\n",
  744. mmc_hostname(host->mmc));
  745. sdhci_reset(host, SDHCI_RESET_CMD);
  746. sdhci_reset(host, SDHCI_RESET_DATA);
  747. host->mrq->cmd->error = -ENOMEDIUM;
  748. tasklet_schedule(&host->finish_tasklet);
  749. }
  750. }
  751. spin_unlock_irqrestore(&host->lock, flags);
  752. mmc_detect_change(host->mmc, msecs_to_jiffies(500));
  753. }
  754. static void sdhci_tasklet_finish(unsigned long param)
  755. {
  756. struct sdhci_host *host;
  757. unsigned long flags;
  758. struct mmc_request *mrq;
  759. host = (struct sdhci_host*)param;
  760. spin_lock_irqsave(&host->lock, flags);
  761. del_timer(&host->timer);
  762. mrq = host->mrq;
  763. /*
  764. * The controller needs a reset of internal state machines
  765. * upon error conditions.
  766. */
  767. if (mrq->cmd->error ||
  768. (mrq->data && (mrq->data->error ||
  769. (mrq->data->stop && mrq->data->stop->error))) ||
  770. (host->chip->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)) {
  771. /* Some controllers need this kick or reset won't work here */
  772. if (host->chip->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET) {
  773. unsigned int clock;
  774. /* This is to force an update */
  775. clock = host->clock;
  776. host->clock = 0;
  777. sdhci_set_clock(host, clock);
  778. }
  779. /* Spec says we should do both at the same time, but Ricoh
  780. controllers do not like that. */
  781. sdhci_reset(host, SDHCI_RESET_CMD);
  782. sdhci_reset(host, SDHCI_RESET_DATA);
  783. }
  784. host->mrq = NULL;
  785. host->cmd = NULL;
  786. host->data = NULL;
  787. #ifndef CONFIG_LEDS_CLASS
  788. sdhci_deactivate_led(host);
  789. #endif
  790. mmiowb();
  791. spin_unlock_irqrestore(&host->lock, flags);
  792. mmc_request_done(host->mmc, mrq);
  793. }
  794. static void sdhci_timeout_timer(unsigned long data)
  795. {
  796. struct sdhci_host *host;
  797. unsigned long flags;
  798. host = (struct sdhci_host*)data;
  799. spin_lock_irqsave(&host->lock, flags);
  800. if (host->mrq) {
  801. printk(KERN_ERR "%s: Timeout waiting for hardware "
  802. "interrupt.\n", mmc_hostname(host->mmc));
  803. sdhci_dumpregs(host);
  804. if (host->data) {
  805. host->data->error = -ETIMEDOUT;
  806. sdhci_finish_data(host);
  807. } else {
  808. if (host->cmd)
  809. host->cmd->error = -ETIMEDOUT;
  810. else
  811. host->mrq->cmd->error = -ETIMEDOUT;
  812. tasklet_schedule(&host->finish_tasklet);
  813. }
  814. }
  815. mmiowb();
  816. spin_unlock_irqrestore(&host->lock, flags);
  817. }
  818. /*****************************************************************************\
  819. * *
  820. * Interrupt handling *
  821. * *
  822. \*****************************************************************************/
  823. static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
  824. {
  825. BUG_ON(intmask == 0);
  826. if (!host->cmd) {
  827. printk(KERN_ERR "%s: Got command interrupt 0x%08x even "
  828. "though no command operation was in progress.\n",
  829. mmc_hostname(host->mmc), (unsigned)intmask);
  830. sdhci_dumpregs(host);
  831. return;
  832. }
  833. if (intmask & SDHCI_INT_TIMEOUT)
  834. host->cmd->error = -ETIMEDOUT;
  835. else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
  836. SDHCI_INT_INDEX))
  837. host->cmd->error = -EILSEQ;
  838. if (host->cmd->error)
  839. tasklet_schedule(&host->finish_tasklet);
  840. else if (intmask & SDHCI_INT_RESPONSE)
  841. sdhci_finish_command(host);
  842. }
  843. static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
  844. {
  845. BUG_ON(intmask == 0);
  846. if (!host->data) {
  847. /*
  848. * A data end interrupt is sent together with the response
  849. * for the stop command.
  850. */
  851. if (intmask & SDHCI_INT_DATA_END)
  852. return;
  853. printk(KERN_ERR "%s: Got data interrupt 0x%08x even "
  854. "though no data operation was in progress.\n",
  855. mmc_hostname(host->mmc), (unsigned)intmask);
  856. sdhci_dumpregs(host);
  857. return;
  858. }
  859. if (intmask & SDHCI_INT_DATA_TIMEOUT)
  860. host->data->error = -ETIMEDOUT;
  861. else if (intmask & (SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_END_BIT))
  862. host->data->error = -EILSEQ;
  863. if (host->data->error)
  864. sdhci_finish_data(host);
  865. else {
  866. if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
  867. sdhci_transfer_pio(host);
  868. /*
  869. * We currently don't do anything fancy with DMA
  870. * boundaries, but as we can't disable the feature
  871. * we need to at least restart the transfer.
  872. */
  873. if (intmask & SDHCI_INT_DMA_END)
  874. writel(readl(host->ioaddr + SDHCI_DMA_ADDRESS),
  875. host->ioaddr + SDHCI_DMA_ADDRESS);
  876. if (intmask & SDHCI_INT_DATA_END) {
  877. if (host->cmd) {
  878. /*
  879. * Data managed to finish before the
  880. * command completed. Make sure we do
  881. * things in the proper order.
  882. */
  883. host->data_early = 1;
  884. } else {
  885. sdhci_finish_data(host);
  886. }
  887. }
  888. }
  889. }
  890. static irqreturn_t sdhci_irq(int irq, void *dev_id)
  891. {
  892. irqreturn_t result;
  893. struct sdhci_host* host = dev_id;
  894. u32 intmask;
  895. int cardint = 0;
  896. spin_lock(&host->lock);
  897. intmask = readl(host->ioaddr + SDHCI_INT_STATUS);
  898. if (!intmask || intmask == 0xffffffff) {
  899. result = IRQ_NONE;
  900. goto out;
  901. }
  902. DBG("*** %s got interrupt: 0x%08x\n",
  903. mmc_hostname(host->mmc), intmask);
  904. if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
  905. writel(intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE),
  906. host->ioaddr + SDHCI_INT_STATUS);
  907. tasklet_schedule(&host->card_tasklet);
  908. }
  909. intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
  910. if (intmask & SDHCI_INT_CMD_MASK) {
  911. writel(intmask & SDHCI_INT_CMD_MASK,
  912. host->ioaddr + SDHCI_INT_STATUS);
  913. sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
  914. }
  915. if (intmask & SDHCI_INT_DATA_MASK) {
  916. writel(intmask & SDHCI_INT_DATA_MASK,
  917. host->ioaddr + SDHCI_INT_STATUS);
  918. sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
  919. }
  920. intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
  921. intmask &= ~SDHCI_INT_ERROR;
  922. if (intmask & SDHCI_INT_BUS_POWER) {
  923. printk(KERN_ERR "%s: Card is consuming too much power!\n",
  924. mmc_hostname(host->mmc));
  925. writel(SDHCI_INT_BUS_POWER, host->ioaddr + SDHCI_INT_STATUS);
  926. }
  927. intmask &= ~SDHCI_INT_BUS_POWER;
  928. if (intmask & SDHCI_INT_CARD_INT)
  929. cardint = 1;
  930. intmask &= ~SDHCI_INT_CARD_INT;
  931. if (intmask) {
  932. printk(KERN_ERR "%s: Unexpected interrupt 0x%08x.\n",
  933. mmc_hostname(host->mmc), intmask);
  934. sdhci_dumpregs(host);
  935. writel(intmask, host->ioaddr + SDHCI_INT_STATUS);
  936. }
  937. result = IRQ_HANDLED;
  938. mmiowb();
  939. out:
  940. spin_unlock(&host->lock);
  941. /*
  942. * We have to delay this as it calls back into the driver.
  943. */
  944. if (cardint)
  945. mmc_signal_sdio_irq(host->mmc);
  946. return result;
  947. }
  948. /*****************************************************************************\
  949. * *
  950. * Suspend/resume *
  951. * *
  952. \*****************************************************************************/
  953. #ifdef CONFIG_PM
  954. static int sdhci_suspend (struct pci_dev *pdev, pm_message_t state)
  955. {
  956. struct sdhci_chip *chip;
  957. int i, ret;
  958. chip = pci_get_drvdata(pdev);
  959. if (!chip)
  960. return 0;
  961. DBG("Suspending...\n");
  962. for (i = 0;i < chip->num_slots;i++) {
  963. if (!chip->hosts[i])
  964. continue;
  965. ret = mmc_suspend_host(chip->hosts[i]->mmc, state);
  966. if (ret) {
  967. for (i--;i >= 0;i--)
  968. mmc_resume_host(chip->hosts[i]->mmc);
  969. return ret;
  970. }
  971. }
  972. pci_save_state(pdev);
  973. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  974. for (i = 0;i < chip->num_slots;i++) {
  975. if (!chip->hosts[i])
  976. continue;
  977. free_irq(chip->hosts[i]->irq, chip->hosts[i]);
  978. }
  979. pci_disable_device(pdev);
  980. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  981. return 0;
  982. }
  983. static int sdhci_resume (struct pci_dev *pdev)
  984. {
  985. struct sdhci_chip *chip;
  986. int i, ret;
  987. chip = pci_get_drvdata(pdev);
  988. if (!chip)
  989. return 0;
  990. DBG("Resuming...\n");
  991. pci_set_power_state(pdev, PCI_D0);
  992. pci_restore_state(pdev);
  993. ret = pci_enable_device(pdev);
  994. if (ret)
  995. return ret;
  996. for (i = 0;i < chip->num_slots;i++) {
  997. if (!chip->hosts[i])
  998. continue;
  999. if (chip->hosts[i]->flags & SDHCI_USE_DMA)
  1000. pci_set_master(pdev);
  1001. ret = request_irq(chip->hosts[i]->irq, sdhci_irq,
  1002. IRQF_SHARED, mmc_hostname(chip->hosts[i]->mmc),
  1003. chip->hosts[i]);
  1004. if (ret)
  1005. return ret;
  1006. sdhci_init(chip->hosts[i]);
  1007. mmiowb();
  1008. ret = mmc_resume_host(chip->hosts[i]->mmc);
  1009. if (ret)
  1010. return ret;
  1011. }
  1012. return 0;
  1013. }
  1014. #else /* CONFIG_PM */
  1015. #define sdhci_suspend NULL
  1016. #define sdhci_resume NULL
  1017. #endif /* CONFIG_PM */
  1018. /*****************************************************************************\
  1019. * *
  1020. * Device probing/removal *
  1021. * *
  1022. \*****************************************************************************/
  1023. static int __devinit sdhci_probe_slot(struct pci_dev *pdev, int slot)
  1024. {
  1025. int ret;
  1026. unsigned int version;
  1027. struct sdhci_chip *chip;
  1028. struct mmc_host *mmc;
  1029. struct sdhci_host *host;
  1030. u8 first_bar;
  1031. unsigned int caps;
  1032. chip = pci_get_drvdata(pdev);
  1033. BUG_ON(!chip);
  1034. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &first_bar);
  1035. if (ret)
  1036. return ret;
  1037. first_bar &= PCI_SLOT_INFO_FIRST_BAR_MASK;
  1038. if (first_bar > 5) {
  1039. printk(KERN_ERR DRIVER_NAME ": Invalid first BAR. Aborting.\n");
  1040. return -ENODEV;
  1041. }
  1042. if (!(pci_resource_flags(pdev, first_bar + slot) & IORESOURCE_MEM)) {
  1043. printk(KERN_ERR DRIVER_NAME ": BAR is not iomem. Aborting.\n");
  1044. return -ENODEV;
  1045. }
  1046. if (pci_resource_len(pdev, first_bar + slot) != 0x100) {
  1047. printk(KERN_ERR DRIVER_NAME ": Invalid iomem size. "
  1048. "You may experience problems.\n");
  1049. }
  1050. if ((pdev->class & 0x0000FF) == PCI_SDHCI_IFVENDOR) {
  1051. printk(KERN_ERR DRIVER_NAME ": Vendor specific interface. Aborting.\n");
  1052. return -ENODEV;
  1053. }
  1054. if ((pdev->class & 0x0000FF) > PCI_SDHCI_IFVENDOR) {
  1055. printk(KERN_ERR DRIVER_NAME ": Unknown interface. Aborting.\n");
  1056. return -ENODEV;
  1057. }
  1058. mmc = mmc_alloc_host(sizeof(struct sdhci_host), &pdev->dev);
  1059. if (!mmc)
  1060. return -ENOMEM;
  1061. host = mmc_priv(mmc);
  1062. host->mmc = mmc;
  1063. host->chip = chip;
  1064. chip->hosts[slot] = host;
  1065. host->bar = first_bar + slot;
  1066. host->addr = pci_resource_start(pdev, host->bar);
  1067. host->irq = pdev->irq;
  1068. DBG("slot %d at 0x%08lx, irq %d\n", slot, host->addr, host->irq);
  1069. ret = pci_request_region(pdev, host->bar, mmc_hostname(mmc));
  1070. if (ret)
  1071. goto free;
  1072. host->ioaddr = ioremap_nocache(host->addr,
  1073. pci_resource_len(pdev, host->bar));
  1074. if (!host->ioaddr) {
  1075. ret = -ENOMEM;
  1076. goto release;
  1077. }
  1078. sdhci_reset(host, SDHCI_RESET_ALL);
  1079. version = readw(host->ioaddr + SDHCI_HOST_VERSION);
  1080. version = (version & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
  1081. if (version > 1) {
  1082. printk(KERN_ERR "%s: Unknown controller version (%d). "
  1083. "You may experience problems.\n", mmc_hostname(mmc),
  1084. version);
  1085. }
  1086. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  1087. if (chip->quirks & SDHCI_QUIRK_FORCE_DMA)
  1088. host->flags |= SDHCI_USE_DMA;
  1089. else if (!(caps & SDHCI_CAN_DO_DMA))
  1090. DBG("Controller doesn't have DMA capability\n");
  1091. else
  1092. host->flags |= SDHCI_USE_DMA;
  1093. if ((chip->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
  1094. (host->flags & SDHCI_USE_DMA)) {
  1095. DBG("Disabling DMA as it is marked broken\n");
  1096. host->flags &= ~SDHCI_USE_DMA;
  1097. }
  1098. if (((pdev->class & 0x0000FF) != PCI_SDHCI_IFDMA) &&
  1099. (host->flags & SDHCI_USE_DMA)) {
  1100. printk(KERN_WARNING "%s: Will use DMA "
  1101. "mode even though HW doesn't fully "
  1102. "claim to support it.\n", mmc_hostname(mmc));
  1103. }
  1104. if (host->flags & SDHCI_USE_DMA) {
  1105. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  1106. printk(KERN_WARNING "%s: No suitable DMA available. "
  1107. "Falling back to PIO.\n", mmc_hostname(mmc));
  1108. host->flags &= ~SDHCI_USE_DMA;
  1109. }
  1110. }
  1111. if (host->flags & SDHCI_USE_DMA)
  1112. pci_set_master(pdev);
  1113. else /* XXX: Hack to get MMC layer to avoid highmem */
  1114. pdev->dma_mask = 0;
  1115. host->max_clk =
  1116. (caps & SDHCI_CLOCK_BASE_MASK) >> SDHCI_CLOCK_BASE_SHIFT;
  1117. if (host->max_clk == 0) {
  1118. printk(KERN_ERR "%s: Hardware doesn't specify base clock "
  1119. "frequency.\n", mmc_hostname(mmc));
  1120. ret = -ENODEV;
  1121. goto unmap;
  1122. }
  1123. host->max_clk *= 1000000;
  1124. host->timeout_clk =
  1125. (caps & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
  1126. if (host->timeout_clk == 0) {
  1127. printk(KERN_ERR "%s: Hardware doesn't specify timeout clock "
  1128. "frequency.\n", mmc_hostname(mmc));
  1129. ret = -ENODEV;
  1130. goto unmap;
  1131. }
  1132. if (caps & SDHCI_TIMEOUT_CLK_UNIT)
  1133. host->timeout_clk *= 1000;
  1134. /*
  1135. * Set host parameters.
  1136. */
  1137. mmc->ops = &sdhci_ops;
  1138. mmc->f_min = host->max_clk / 256;
  1139. mmc->f_max = host->max_clk;
  1140. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_MULTIWRITE | MMC_CAP_SDIO_IRQ;
  1141. if (caps & SDHCI_CAN_DO_HISPD)
  1142. mmc->caps |= MMC_CAP_SD_HIGHSPEED;
  1143. mmc->ocr_avail = 0;
  1144. if (caps & SDHCI_CAN_VDD_330)
  1145. mmc->ocr_avail |= MMC_VDD_32_33|MMC_VDD_33_34;
  1146. if (caps & SDHCI_CAN_VDD_300)
  1147. mmc->ocr_avail |= MMC_VDD_29_30|MMC_VDD_30_31;
  1148. if (caps & SDHCI_CAN_VDD_180)
  1149. mmc->ocr_avail |= MMC_VDD_165_195;
  1150. if (mmc->ocr_avail == 0) {
  1151. printk(KERN_ERR "%s: Hardware doesn't report any "
  1152. "support voltages.\n", mmc_hostname(mmc));
  1153. ret = -ENODEV;
  1154. goto unmap;
  1155. }
  1156. spin_lock_init(&host->lock);
  1157. /*
  1158. * Maximum number of segments. Hardware cannot do scatter lists.
  1159. */
  1160. if (host->flags & SDHCI_USE_DMA)
  1161. mmc->max_hw_segs = 1;
  1162. else
  1163. mmc->max_hw_segs = 16;
  1164. mmc->max_phys_segs = 16;
  1165. /*
  1166. * Maximum number of sectors in one transfer. Limited by DMA boundary
  1167. * size (512KiB).
  1168. */
  1169. mmc->max_req_size = 524288;
  1170. /*
  1171. * Maximum segment size. Could be one segment with the maximum number
  1172. * of bytes.
  1173. */
  1174. mmc->max_seg_size = mmc->max_req_size;
  1175. /*
  1176. * Maximum block size. This varies from controller to controller and
  1177. * is specified in the capabilities register.
  1178. */
  1179. mmc->max_blk_size = (caps & SDHCI_MAX_BLOCK_MASK) >> SDHCI_MAX_BLOCK_SHIFT;
  1180. if (mmc->max_blk_size >= 3) {
  1181. printk(KERN_WARNING "%s: Invalid maximum block size, "
  1182. "assuming 512 bytes\n", mmc_hostname(mmc));
  1183. mmc->max_blk_size = 512;
  1184. } else
  1185. mmc->max_blk_size = 512 << mmc->max_blk_size;
  1186. /*
  1187. * Maximum block count.
  1188. */
  1189. mmc->max_blk_count = 65535;
  1190. /*
  1191. * Init tasklets.
  1192. */
  1193. tasklet_init(&host->card_tasklet,
  1194. sdhci_tasklet_card, (unsigned long)host);
  1195. tasklet_init(&host->finish_tasklet,
  1196. sdhci_tasklet_finish, (unsigned long)host);
  1197. setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
  1198. ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
  1199. mmc_hostname(mmc), host);
  1200. if (ret)
  1201. goto untasklet;
  1202. sdhci_init(host);
  1203. #ifdef CONFIG_MMC_DEBUG
  1204. sdhci_dumpregs(host);
  1205. #endif
  1206. #ifdef CONFIG_LEDS_CLASS
  1207. host->led.name = mmc_hostname(mmc);
  1208. host->led.brightness = LED_OFF;
  1209. host->led.default_trigger = mmc_hostname(mmc);
  1210. host->led.brightness_set = sdhci_led_control;
  1211. ret = led_classdev_register(&pdev->dev, &host->led);
  1212. if (ret)
  1213. goto reset;
  1214. #endif
  1215. mmiowb();
  1216. mmc_add_host(mmc);
  1217. printk(KERN_INFO "%s: SDHCI at 0x%08lx irq %d %s\n",
  1218. mmc_hostname(mmc), host->addr, host->irq,
  1219. (host->flags & SDHCI_USE_DMA)?"DMA":"PIO");
  1220. return 0;
  1221. #ifdef CONFIG_LEDS_CLASS
  1222. reset:
  1223. sdhci_reset(host, SDHCI_RESET_ALL);
  1224. free_irq(host->irq, host);
  1225. #endif
  1226. untasklet:
  1227. tasklet_kill(&host->card_tasklet);
  1228. tasklet_kill(&host->finish_tasklet);
  1229. unmap:
  1230. iounmap(host->ioaddr);
  1231. release:
  1232. pci_release_region(pdev, host->bar);
  1233. free:
  1234. mmc_free_host(mmc);
  1235. return ret;
  1236. }
  1237. static void sdhci_remove_slot(struct pci_dev *pdev, int slot)
  1238. {
  1239. struct sdhci_chip *chip;
  1240. struct mmc_host *mmc;
  1241. struct sdhci_host *host;
  1242. chip = pci_get_drvdata(pdev);
  1243. host = chip->hosts[slot];
  1244. mmc = host->mmc;
  1245. chip->hosts[slot] = NULL;
  1246. mmc_remove_host(mmc);
  1247. #ifdef CONFIG_LEDS_CLASS
  1248. led_classdev_unregister(&host->led);
  1249. #endif
  1250. sdhci_reset(host, SDHCI_RESET_ALL);
  1251. free_irq(host->irq, host);
  1252. del_timer_sync(&host->timer);
  1253. tasklet_kill(&host->card_tasklet);
  1254. tasklet_kill(&host->finish_tasklet);
  1255. iounmap(host->ioaddr);
  1256. pci_release_region(pdev, host->bar);
  1257. mmc_free_host(mmc);
  1258. }
  1259. static int __devinit sdhci_probe(struct pci_dev *pdev,
  1260. const struct pci_device_id *ent)
  1261. {
  1262. int ret, i;
  1263. u8 slots, rev;
  1264. struct sdhci_chip *chip;
  1265. BUG_ON(pdev == NULL);
  1266. BUG_ON(ent == NULL);
  1267. pci_read_config_byte(pdev, PCI_CLASS_REVISION, &rev);
  1268. printk(KERN_INFO DRIVER_NAME
  1269. ": SDHCI controller found at %s [%04x:%04x] (rev %x)\n",
  1270. pci_name(pdev), (int)pdev->vendor, (int)pdev->device,
  1271. (int)rev);
  1272. ret = pci_read_config_byte(pdev, PCI_SLOT_INFO, &slots);
  1273. if (ret)
  1274. return ret;
  1275. slots = PCI_SLOT_INFO_SLOTS(slots) + 1;
  1276. DBG("found %d slot(s)\n", slots);
  1277. if (slots == 0)
  1278. return -ENODEV;
  1279. ret = pci_enable_device(pdev);
  1280. if (ret)
  1281. return ret;
  1282. chip = kzalloc(sizeof(struct sdhci_chip) +
  1283. sizeof(struct sdhci_host*) * slots, GFP_KERNEL);
  1284. if (!chip) {
  1285. ret = -ENOMEM;
  1286. goto err;
  1287. }
  1288. chip->pdev = pdev;
  1289. chip->quirks = ent->driver_data;
  1290. if (debug_quirks)
  1291. chip->quirks = debug_quirks;
  1292. chip->num_slots = slots;
  1293. pci_set_drvdata(pdev, chip);
  1294. for (i = 0;i < slots;i++) {
  1295. ret = sdhci_probe_slot(pdev, i);
  1296. if (ret) {
  1297. for (i--;i >= 0;i--)
  1298. sdhci_remove_slot(pdev, i);
  1299. goto free;
  1300. }
  1301. }
  1302. return 0;
  1303. free:
  1304. pci_set_drvdata(pdev, NULL);
  1305. kfree(chip);
  1306. err:
  1307. pci_disable_device(pdev);
  1308. return ret;
  1309. }
  1310. static void __devexit sdhci_remove(struct pci_dev *pdev)
  1311. {
  1312. int i;
  1313. struct sdhci_chip *chip;
  1314. chip = pci_get_drvdata(pdev);
  1315. if (chip) {
  1316. for (i = 0;i < chip->num_slots;i++)
  1317. sdhci_remove_slot(pdev, i);
  1318. pci_set_drvdata(pdev, NULL);
  1319. kfree(chip);
  1320. }
  1321. pci_disable_device(pdev);
  1322. }
  1323. static struct pci_driver sdhci_driver = {
  1324. .name = DRIVER_NAME,
  1325. .id_table = pci_ids,
  1326. .probe = sdhci_probe,
  1327. .remove = __devexit_p(sdhci_remove),
  1328. .suspend = sdhci_suspend,
  1329. .resume = sdhci_resume,
  1330. };
  1331. /*****************************************************************************\
  1332. * *
  1333. * Driver init/exit *
  1334. * *
  1335. \*****************************************************************************/
  1336. static int __init sdhci_drv_init(void)
  1337. {
  1338. printk(KERN_INFO DRIVER_NAME
  1339. ": Secure Digital Host Controller Interface driver\n");
  1340. printk(KERN_INFO DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
  1341. return pci_register_driver(&sdhci_driver);
  1342. }
  1343. static void __exit sdhci_drv_exit(void)
  1344. {
  1345. DBG("Exiting\n");
  1346. pci_unregister_driver(&sdhci_driver);
  1347. }
  1348. module_init(sdhci_drv_init);
  1349. module_exit(sdhci_drv_exit);
  1350. module_param(debug_quirks, uint, 0444);
  1351. MODULE_AUTHOR("Pierre Ossman <drzeus@drzeus.cx>");
  1352. MODULE_DESCRIPTION("Secure Digital Host Controller Interface driver");
  1353. MODULE_LICENSE("GPL");
  1354. MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");