spi_mpc83xx.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547
  1. /*
  2. * MPC83xx SPI controller driver.
  3. *
  4. * Maintainer: Kumar Gala
  5. *
  6. * Copyright (C) 2006 Polycom, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/types.h>
  16. #include <linux/kernel.h>
  17. #include <linux/completion.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/irq.h>
  21. #include <linux/device.h>
  22. #include <linux/spi/spi.h>
  23. #include <linux/spi/spi_bitbang.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/fsl_devices.h>
  26. #include <asm/irq.h>
  27. #include <asm/io.h>
  28. /* SPI Controller registers */
  29. struct mpc83xx_spi_reg {
  30. u8 res1[0x20];
  31. __be32 mode;
  32. __be32 event;
  33. __be32 mask;
  34. __be32 command;
  35. __be32 transmit;
  36. __be32 receive;
  37. };
  38. /* SPI Controller mode register definitions */
  39. #define SPMODE_LOOP (1 << 30)
  40. #define SPMODE_CI_INACTIVEHIGH (1 << 29)
  41. #define SPMODE_CP_BEGIN_EDGECLK (1 << 28)
  42. #define SPMODE_DIV16 (1 << 27)
  43. #define SPMODE_REV (1 << 26)
  44. #define SPMODE_MS (1 << 25)
  45. #define SPMODE_ENABLE (1 << 24)
  46. #define SPMODE_LEN(x) ((x) << 20)
  47. #define SPMODE_PM(x) ((x) << 16)
  48. #define SPMODE_OP (1 << 14)
  49. /*
  50. * Default for SPI Mode:
  51. * SPI MODE 0 (inactive low, phase middle, MSB, 8-bit length, slow clk
  52. */
  53. #define SPMODE_INIT_VAL (SPMODE_CI_INACTIVEHIGH | SPMODE_DIV16 | SPMODE_REV | \
  54. SPMODE_MS | SPMODE_LEN(7) | SPMODE_PM(0xf))
  55. /* SPIE register values */
  56. #define SPIE_NE 0x00000200 /* Not empty */
  57. #define SPIE_NF 0x00000100 /* Not full */
  58. /* SPIM register values */
  59. #define SPIM_NE 0x00000200 /* Not empty */
  60. #define SPIM_NF 0x00000100 /* Not full */
  61. /* SPI Controller driver's private data. */
  62. struct mpc83xx_spi {
  63. /* bitbang has to be first */
  64. struct spi_bitbang bitbang;
  65. struct completion done;
  66. struct mpc83xx_spi_reg __iomem *base;
  67. /* rx & tx bufs from the spi_transfer */
  68. const void *tx;
  69. void *rx;
  70. /* functions to deal with different sized buffers */
  71. void (*get_rx) (u32 rx_data, struct mpc83xx_spi *);
  72. u32(*get_tx) (struct mpc83xx_spi *);
  73. unsigned int count;
  74. u32 irq;
  75. unsigned nsecs; /* (clock cycle time)/2 */
  76. u32 sysclk;
  77. u32 rx_shift; /* RX data reg shift when in qe mode */
  78. u32 tx_shift; /* TX data reg shift when in qe mode */
  79. bool qe_mode;
  80. void (*activate_cs) (u8 cs, u8 polarity);
  81. void (*deactivate_cs) (u8 cs, u8 polarity);
  82. };
  83. static inline void mpc83xx_spi_write_reg(__be32 __iomem * reg, u32 val)
  84. {
  85. out_be32(reg, val);
  86. }
  87. static inline u32 mpc83xx_spi_read_reg(__be32 __iomem * reg)
  88. {
  89. return in_be32(reg);
  90. }
  91. #define MPC83XX_SPI_RX_BUF(type) \
  92. void mpc83xx_spi_rx_buf_##type(u32 data, struct mpc83xx_spi *mpc83xx_spi) \
  93. { \
  94. type * rx = mpc83xx_spi->rx; \
  95. *rx++ = (type)(data >> mpc83xx_spi->rx_shift); \
  96. mpc83xx_spi->rx = rx; \
  97. }
  98. #define MPC83XX_SPI_TX_BUF(type) \
  99. u32 mpc83xx_spi_tx_buf_##type(struct mpc83xx_spi *mpc83xx_spi) \
  100. { \
  101. u32 data; \
  102. const type * tx = mpc83xx_spi->tx; \
  103. if (!tx) \
  104. return 0; \
  105. data = *tx++ << mpc83xx_spi->tx_shift; \
  106. mpc83xx_spi->tx = tx; \
  107. return data; \
  108. }
  109. MPC83XX_SPI_RX_BUF(u8)
  110. MPC83XX_SPI_RX_BUF(u16)
  111. MPC83XX_SPI_RX_BUF(u32)
  112. MPC83XX_SPI_TX_BUF(u8)
  113. MPC83XX_SPI_TX_BUF(u16)
  114. MPC83XX_SPI_TX_BUF(u32)
  115. static void mpc83xx_spi_chipselect(struct spi_device *spi, int value)
  116. {
  117. struct mpc83xx_spi *mpc83xx_spi;
  118. u8 pol = spi->mode & SPI_CS_HIGH ? 1 : 0;
  119. mpc83xx_spi = spi_master_get_devdata(spi->master);
  120. if (value == BITBANG_CS_INACTIVE) {
  121. if (mpc83xx_spi->deactivate_cs)
  122. mpc83xx_spi->deactivate_cs(spi->chip_select, pol);
  123. }
  124. if (value == BITBANG_CS_ACTIVE) {
  125. u32 regval = mpc83xx_spi_read_reg(&mpc83xx_spi->base->mode);
  126. u32 len = spi->bits_per_word;
  127. if (len == 32)
  128. len = 0;
  129. else
  130. len = len - 1;
  131. /* mask out bits we are going to set */
  132. regval &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
  133. | SPMODE_LEN(0xF) | SPMODE_DIV16
  134. | SPMODE_PM(0xF) | SPMODE_REV | SPMODE_LOOP);
  135. if (spi->mode & SPI_CPHA)
  136. regval |= SPMODE_CP_BEGIN_EDGECLK;
  137. if (spi->mode & SPI_CPOL)
  138. regval |= SPMODE_CI_INACTIVEHIGH;
  139. if (!(spi->mode & SPI_LSB_FIRST))
  140. regval |= SPMODE_REV;
  141. if (spi->mode & SPI_LOOP)
  142. regval |= SPMODE_LOOP;
  143. regval |= SPMODE_LEN(len);
  144. if ((mpc83xx_spi->sysclk / spi->max_speed_hz) >= 64) {
  145. u8 pm = mpc83xx_spi->sysclk / (spi->max_speed_hz * 64);
  146. if (pm > 0x0f) {
  147. printk(KERN_WARNING "MPC83xx SPI: SPICLK can't be less then a SYSCLK/1024!\n"
  148. "Requested SPICLK is %d Hz. Will use %d Hz instead.\n",
  149. spi->max_speed_hz, mpc83xx_spi->sysclk / 1024);
  150. pm = 0x0f;
  151. }
  152. regval |= SPMODE_PM(pm) | SPMODE_DIV16;
  153. } else {
  154. u8 pm = mpc83xx_spi->sysclk / (spi->max_speed_hz * 4);
  155. regval |= SPMODE_PM(pm);
  156. }
  157. /* Turn off SPI unit prior changing mode */
  158. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, 0);
  159. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, regval);
  160. if (mpc83xx_spi->activate_cs)
  161. mpc83xx_spi->activate_cs(spi->chip_select, pol);
  162. }
  163. }
  164. static
  165. int mpc83xx_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
  166. {
  167. struct mpc83xx_spi *mpc83xx_spi;
  168. u32 regval;
  169. u8 bits_per_word;
  170. u32 hz;
  171. mpc83xx_spi = spi_master_get_devdata(spi->master);
  172. if (t) {
  173. bits_per_word = t->bits_per_word;
  174. hz = t->speed_hz;
  175. } else {
  176. bits_per_word = 0;
  177. hz = 0;
  178. }
  179. /* spi_transfer level calls that work per-word */
  180. if (!bits_per_word)
  181. bits_per_word = spi->bits_per_word;
  182. /* Make sure its a bit width we support [4..16, 32] */
  183. if ((bits_per_word < 4)
  184. || ((bits_per_word > 16) && (bits_per_word != 32)))
  185. return -EINVAL;
  186. mpc83xx_spi->rx_shift = 0;
  187. mpc83xx_spi->tx_shift = 0;
  188. if (bits_per_word <= 8) {
  189. mpc83xx_spi->get_rx = mpc83xx_spi_rx_buf_u8;
  190. mpc83xx_spi->get_tx = mpc83xx_spi_tx_buf_u8;
  191. if (mpc83xx_spi->qe_mode) {
  192. mpc83xx_spi->rx_shift = 16;
  193. mpc83xx_spi->tx_shift = 24;
  194. }
  195. } else if (bits_per_word <= 16) {
  196. mpc83xx_spi->get_rx = mpc83xx_spi_rx_buf_u16;
  197. mpc83xx_spi->get_tx = mpc83xx_spi_tx_buf_u16;
  198. if (mpc83xx_spi->qe_mode) {
  199. mpc83xx_spi->rx_shift = 16;
  200. mpc83xx_spi->tx_shift = 16;
  201. }
  202. } else if (bits_per_word <= 32) {
  203. mpc83xx_spi->get_rx = mpc83xx_spi_rx_buf_u32;
  204. mpc83xx_spi->get_tx = mpc83xx_spi_tx_buf_u32;
  205. } else
  206. return -EINVAL;
  207. if (mpc83xx_spi->qe_mode && spi->mode & SPI_LSB_FIRST) {
  208. mpc83xx_spi->tx_shift = 0;
  209. if (bits_per_word <= 8)
  210. mpc83xx_spi->rx_shift = 8;
  211. else
  212. mpc83xx_spi->rx_shift = 0;
  213. }
  214. /* nsecs = (clock period)/2 */
  215. if (!hz)
  216. hz = spi->max_speed_hz;
  217. mpc83xx_spi->nsecs = (1000000000 / 2) / hz;
  218. if (mpc83xx_spi->nsecs > MAX_UDELAY_MS * 1000)
  219. return -EINVAL;
  220. if (bits_per_word == 32)
  221. bits_per_word = 0;
  222. else
  223. bits_per_word = bits_per_word - 1;
  224. regval = mpc83xx_spi_read_reg(&mpc83xx_spi->base->mode);
  225. /* mask out bits we are going to set */
  226. regval &= ~(SPMODE_LEN(0xF) | SPMODE_REV);
  227. regval |= SPMODE_LEN(bits_per_word);
  228. if (!(spi->mode & SPI_LSB_FIRST))
  229. regval |= SPMODE_REV;
  230. /* Turn off SPI unit prior changing mode */
  231. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, 0);
  232. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, regval);
  233. return 0;
  234. }
  235. /* the spi->mode bits understood by this driver: */
  236. #define MODEBITS (SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
  237. | SPI_LSB_FIRST | SPI_LOOP)
  238. static int mpc83xx_spi_setup(struct spi_device *spi)
  239. {
  240. struct spi_bitbang *bitbang;
  241. struct mpc83xx_spi *mpc83xx_spi;
  242. int retval;
  243. if (spi->mode & ~MODEBITS) {
  244. dev_dbg(&spi->dev, "setup: unsupported mode bits %x\n",
  245. spi->mode & ~MODEBITS);
  246. return -EINVAL;
  247. }
  248. if (!spi->max_speed_hz)
  249. return -EINVAL;
  250. bitbang = spi_master_get_devdata(spi->master);
  251. mpc83xx_spi = spi_master_get_devdata(spi->master);
  252. if (!spi->bits_per_word)
  253. spi->bits_per_word = 8;
  254. retval = mpc83xx_spi_setup_transfer(spi, NULL);
  255. if (retval < 0)
  256. return retval;
  257. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u nsec\n",
  258. __FUNCTION__, spi->mode & (SPI_CPOL | SPI_CPHA),
  259. spi->bits_per_word, 2 * mpc83xx_spi->nsecs);
  260. /* NOTE we _need_ to call chipselect() early, ideally with adapter
  261. * setup, unless the hardware defaults cooperate to avoid confusion
  262. * between normal (active low) and inverted chipselects.
  263. */
  264. /* deselect chip (low or high) */
  265. spin_lock(&bitbang->lock);
  266. if (!bitbang->busy) {
  267. bitbang->chipselect(spi, BITBANG_CS_INACTIVE);
  268. ndelay(mpc83xx_spi->nsecs);
  269. }
  270. spin_unlock(&bitbang->lock);
  271. return 0;
  272. }
  273. static int mpc83xx_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
  274. {
  275. struct mpc83xx_spi *mpc83xx_spi;
  276. u32 word;
  277. mpc83xx_spi = spi_master_get_devdata(spi->master);
  278. mpc83xx_spi->tx = t->tx_buf;
  279. mpc83xx_spi->rx = t->rx_buf;
  280. mpc83xx_spi->count = t->len;
  281. INIT_COMPLETION(mpc83xx_spi->done);
  282. /* enable rx ints */
  283. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mask, SPIM_NE);
  284. /* transmit word */
  285. word = mpc83xx_spi->get_tx(mpc83xx_spi);
  286. mpc83xx_spi_write_reg(&mpc83xx_spi->base->transmit, word);
  287. wait_for_completion(&mpc83xx_spi->done);
  288. /* disable rx ints */
  289. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mask, 0);
  290. return t->len - mpc83xx_spi->count;
  291. }
  292. irqreturn_t mpc83xx_spi_irq(s32 irq, void *context_data)
  293. {
  294. struct mpc83xx_spi *mpc83xx_spi = context_data;
  295. u32 event;
  296. irqreturn_t ret = IRQ_NONE;
  297. /* Get interrupt events(tx/rx) */
  298. event = mpc83xx_spi_read_reg(&mpc83xx_spi->base->event);
  299. /* We need handle RX first */
  300. if (event & SPIE_NE) {
  301. u32 rx_data = mpc83xx_spi_read_reg(&mpc83xx_spi->base->receive);
  302. if (mpc83xx_spi->rx)
  303. mpc83xx_spi->get_rx(rx_data, mpc83xx_spi);
  304. ret = IRQ_HANDLED;
  305. }
  306. if ((event & SPIE_NF) == 0)
  307. /* spin until TX is done */
  308. while (((event =
  309. mpc83xx_spi_read_reg(&mpc83xx_spi->base->event)) &
  310. SPIE_NF) == 0)
  311. cpu_relax();
  312. mpc83xx_spi->count -= 1;
  313. if (mpc83xx_spi->count) {
  314. if (mpc83xx_spi->tx) {
  315. u32 word = mpc83xx_spi->get_tx(mpc83xx_spi);
  316. mpc83xx_spi_write_reg(&mpc83xx_spi->base->transmit,
  317. word);
  318. }
  319. } else {
  320. complete(&mpc83xx_spi->done);
  321. }
  322. /* Clear the events */
  323. mpc83xx_spi_write_reg(&mpc83xx_spi->base->event, event);
  324. return ret;
  325. }
  326. static int __init mpc83xx_spi_probe(struct platform_device *dev)
  327. {
  328. struct spi_master *master;
  329. struct mpc83xx_spi *mpc83xx_spi;
  330. struct fsl_spi_platform_data *pdata;
  331. struct resource *r;
  332. u32 regval;
  333. int ret = 0;
  334. /* Get resources(memory, IRQ) associated with the device */
  335. master = spi_alloc_master(&dev->dev, sizeof(struct mpc83xx_spi));
  336. if (master == NULL) {
  337. ret = -ENOMEM;
  338. goto err;
  339. }
  340. platform_set_drvdata(dev, master);
  341. pdata = dev->dev.platform_data;
  342. if (pdata == NULL) {
  343. ret = -ENODEV;
  344. goto free_master;
  345. }
  346. r = platform_get_resource(dev, IORESOURCE_MEM, 0);
  347. if (r == NULL) {
  348. ret = -ENODEV;
  349. goto free_master;
  350. }
  351. mpc83xx_spi = spi_master_get_devdata(master);
  352. mpc83xx_spi->bitbang.master = spi_master_get(master);
  353. mpc83xx_spi->bitbang.chipselect = mpc83xx_spi_chipselect;
  354. mpc83xx_spi->bitbang.setup_transfer = mpc83xx_spi_setup_transfer;
  355. mpc83xx_spi->bitbang.txrx_bufs = mpc83xx_spi_bufs;
  356. mpc83xx_spi->sysclk = pdata->sysclk;
  357. mpc83xx_spi->activate_cs = pdata->activate_cs;
  358. mpc83xx_spi->deactivate_cs = pdata->deactivate_cs;
  359. mpc83xx_spi->qe_mode = pdata->qe_mode;
  360. mpc83xx_spi->get_rx = mpc83xx_spi_rx_buf_u8;
  361. mpc83xx_spi->get_tx = mpc83xx_spi_tx_buf_u8;
  362. mpc83xx_spi->rx_shift = 0;
  363. mpc83xx_spi->tx_shift = 0;
  364. if (mpc83xx_spi->qe_mode) {
  365. mpc83xx_spi->rx_shift = 16;
  366. mpc83xx_spi->tx_shift = 24;
  367. }
  368. mpc83xx_spi->bitbang.master->setup = mpc83xx_spi_setup;
  369. init_completion(&mpc83xx_spi->done);
  370. mpc83xx_spi->base = ioremap(r->start, r->end - r->start + 1);
  371. if (mpc83xx_spi->base == NULL) {
  372. ret = -ENOMEM;
  373. goto put_master;
  374. }
  375. mpc83xx_spi->irq = platform_get_irq(dev, 0);
  376. if (mpc83xx_spi->irq < 0) {
  377. ret = -ENXIO;
  378. goto unmap_io;
  379. }
  380. /* Register for SPI Interrupt */
  381. ret = request_irq(mpc83xx_spi->irq, mpc83xx_spi_irq,
  382. 0, "mpc83xx_spi", mpc83xx_spi);
  383. if (ret != 0)
  384. goto unmap_io;
  385. master->bus_num = pdata->bus_num;
  386. master->num_chipselect = pdata->max_chipselect;
  387. /* SPI controller initializations */
  388. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, 0);
  389. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mask, 0);
  390. mpc83xx_spi_write_reg(&mpc83xx_spi->base->command, 0);
  391. mpc83xx_spi_write_reg(&mpc83xx_spi->base->event, 0xffffffff);
  392. /* Enable SPI interface */
  393. regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
  394. if (pdata->qe_mode)
  395. regval |= SPMODE_OP;
  396. mpc83xx_spi_write_reg(&mpc83xx_spi->base->mode, regval);
  397. ret = spi_bitbang_start(&mpc83xx_spi->bitbang);
  398. if (ret != 0)
  399. goto free_irq;
  400. printk(KERN_INFO
  401. "%s: MPC83xx SPI Controller driver at 0x%p (irq = %d)\n",
  402. dev->dev.bus_id, mpc83xx_spi->base, mpc83xx_spi->irq);
  403. return ret;
  404. free_irq:
  405. free_irq(mpc83xx_spi->irq, mpc83xx_spi);
  406. unmap_io:
  407. iounmap(mpc83xx_spi->base);
  408. put_master:
  409. spi_master_put(master);
  410. free_master:
  411. kfree(master);
  412. err:
  413. return ret;
  414. }
  415. static int __devexit mpc83xx_spi_remove(struct platform_device *dev)
  416. {
  417. struct mpc83xx_spi *mpc83xx_spi;
  418. struct spi_master *master;
  419. master = platform_get_drvdata(dev);
  420. mpc83xx_spi = spi_master_get_devdata(master);
  421. spi_bitbang_stop(&mpc83xx_spi->bitbang);
  422. free_irq(mpc83xx_spi->irq, mpc83xx_spi);
  423. iounmap(mpc83xx_spi->base);
  424. spi_master_put(mpc83xx_spi->bitbang.master);
  425. return 0;
  426. }
  427. static struct platform_driver mpc83xx_spi_driver = {
  428. .probe = mpc83xx_spi_probe,
  429. .remove = __devexit_p(mpc83xx_spi_remove),
  430. .driver = {
  431. .name = "mpc83xx_spi",
  432. },
  433. };
  434. static int __init mpc83xx_spi_init(void)
  435. {
  436. return platform_driver_register(&mpc83xx_spi_driver);
  437. }
  438. static void __exit mpc83xx_spi_exit(void)
  439. {
  440. platform_driver_unregister(&mpc83xx_spi_driver);
  441. }
  442. module_init(mpc83xx_spi_init);
  443. module_exit(mpc83xx_spi_exit);
  444. MODULE_AUTHOR("Kumar Gala");
  445. MODULE_DESCRIPTION("Simple MPC83xx SPI Driver");
  446. MODULE_LICENSE("GPL");