qla_def.h 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2005 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_DEF_H
  8. #define __QLA_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/completion.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/firmware.h>
  25. #include <asm/semaphore.h>
  26. #include <scsi/scsi.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_device.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #if defined(CONFIG_SCSI_QLA2XXX_EMBEDDED_FIRMWARE)
  31. #if defined(CONFIG_SCSI_QLA21XX) || defined(CONFIG_SCSI_QLA21XX_MODULE)
  32. #define IS_QLA2100(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2100)
  33. #else
  34. #define IS_QLA2100(ha) 0
  35. #endif
  36. #if defined(CONFIG_SCSI_QLA22XX) || defined(CONFIG_SCSI_QLA22XX_MODULE)
  37. #define IS_QLA2200(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2200)
  38. #else
  39. #define IS_QLA2200(ha) 0
  40. #endif
  41. #if defined(CONFIG_SCSI_QLA2300) || defined(CONFIG_SCSI_QLA2300_MODULE)
  42. #define IS_QLA2300(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2300)
  43. #define IS_QLA2312(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2312)
  44. #else
  45. #define IS_QLA2300(ha) 0
  46. #define IS_QLA2312(ha) 0
  47. #endif
  48. #if defined(CONFIG_SCSI_QLA2322) || defined(CONFIG_SCSI_QLA2322_MODULE)
  49. #define IS_QLA2322(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2322)
  50. #else
  51. #define IS_QLA2322(ha) 0
  52. #endif
  53. #if defined(CONFIG_SCSI_QLA6312) || defined(CONFIG_SCSI_QLA6312_MODULE)
  54. #define IS_QLA6312(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP6312)
  55. #define IS_QLA6322(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP6322)
  56. #else
  57. #define IS_QLA6312(ha) 0
  58. #define IS_QLA6322(ha) 0
  59. #endif
  60. #if defined(CONFIG_SCSI_QLA24XX) || defined(CONFIG_SCSI_QLA24XX_MODULE)
  61. #define IS_QLA2422(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422)
  62. #define IS_QLA2432(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432)
  63. #else
  64. #define IS_QLA2422(ha) 0
  65. #define IS_QLA2432(ha) 0
  66. #endif
  67. #if defined(CONFIG_SCSI_QLA25XX) || defined(CONFIG_SCSI_QLA25XX_MODULE)
  68. #define IS_QLA2512(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2512)
  69. #define IS_QLA2522(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2522)
  70. #else
  71. #define IS_QLA2512(ha) 0
  72. #define IS_QLA2522(ha) 0
  73. #endif
  74. #else /* !defined(CONFIG_SCSI_QLA2XXX_EMBEDDED_FIRMWARE) */
  75. #define IS_QLA2100(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2100)
  76. #define IS_QLA2200(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2200)
  77. #define IS_QLA2300(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2300)
  78. #define IS_QLA2312(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2312)
  79. #define IS_QLA2322(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2322)
  80. #define IS_QLA6312(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP6312)
  81. #define IS_QLA6322(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP6322)
  82. #define IS_QLA2422(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2422)
  83. #define IS_QLA2432(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2432)
  84. #define IS_QLA2512(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2512)
  85. #define IS_QLA2522(ha) ((ha)->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP2522)
  86. #endif
  87. #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
  88. IS_QLA6312(ha) || IS_QLA6322(ha))
  89. #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
  90. #define IS_QLA25XX(ha) (IS_QLA2512(ha) || IS_QLA2522(ha))
  91. /*
  92. * Only non-ISP2[12]00 have extended addressing support in the firmware.
  93. */
  94. #define HAS_EXTENDED_IDS(ha) (!IS_QLA2100(ha) && !IS_QLA2200(ha))
  95. /*
  96. * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
  97. * but that's fine as we don't look at the last 24 ones for
  98. * ISP2100 HBAs.
  99. */
  100. #define MAILBOX_REGISTER_COUNT_2100 8
  101. #define MAILBOX_REGISTER_COUNT 32
  102. #define QLA2200A_RISC_ROM_VER 4
  103. #define FPM_2300 6
  104. #define FPM_2310 7
  105. #include "qla_settings.h"
  106. /*
  107. * Data bit definitions
  108. */
  109. #define BIT_0 0x1
  110. #define BIT_1 0x2
  111. #define BIT_2 0x4
  112. #define BIT_3 0x8
  113. #define BIT_4 0x10
  114. #define BIT_5 0x20
  115. #define BIT_6 0x40
  116. #define BIT_7 0x80
  117. #define BIT_8 0x100
  118. #define BIT_9 0x200
  119. #define BIT_10 0x400
  120. #define BIT_11 0x800
  121. #define BIT_12 0x1000
  122. #define BIT_13 0x2000
  123. #define BIT_14 0x4000
  124. #define BIT_15 0x8000
  125. #define BIT_16 0x10000
  126. #define BIT_17 0x20000
  127. #define BIT_18 0x40000
  128. #define BIT_19 0x80000
  129. #define BIT_20 0x100000
  130. #define BIT_21 0x200000
  131. #define BIT_22 0x400000
  132. #define BIT_23 0x800000
  133. #define BIT_24 0x1000000
  134. #define BIT_25 0x2000000
  135. #define BIT_26 0x4000000
  136. #define BIT_27 0x8000000
  137. #define BIT_28 0x10000000
  138. #define BIT_29 0x20000000
  139. #define BIT_30 0x40000000
  140. #define BIT_31 0x80000000
  141. #define LSB(x) ((uint8_t)(x))
  142. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  143. #define LSW(x) ((uint16_t)(x))
  144. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  145. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  146. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  147. /*
  148. * I/O register
  149. */
  150. #define RD_REG_BYTE(addr) readb(addr)
  151. #define RD_REG_WORD(addr) readw(addr)
  152. #define RD_REG_DWORD(addr) readl(addr)
  153. #define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
  154. #define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
  155. #define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
  156. #define WRT_REG_BYTE(addr, data) writeb(data,addr)
  157. #define WRT_REG_WORD(addr, data) writew(data,addr)
  158. #define WRT_REG_DWORD(addr, data) writel(data,addr)
  159. /*
  160. * Fibre Channel device definitions.
  161. */
  162. #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
  163. #define MAX_FIBRE_DEVICES 512
  164. #define MAX_FIBRE_LUNS 0xFFFF
  165. #define MAX_RSCN_COUNT 32
  166. #define MAX_HOST_COUNT 16
  167. /*
  168. * Host adapter default definitions.
  169. */
  170. #define MAX_BUSES 1 /* We only have one bus today */
  171. #define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
  172. #define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
  173. #define MIN_LUNS 8
  174. #define MAX_LUNS MAX_FIBRE_LUNS
  175. #define MAX_CMDS_PER_LUN 255
  176. /*
  177. * Fibre Channel device definitions.
  178. */
  179. #define SNS_LAST_LOOP_ID_2100 0xfe
  180. #define SNS_LAST_LOOP_ID_2300 0x7ff
  181. #define LAST_LOCAL_LOOP_ID 0x7d
  182. #define SNS_FL_PORT 0x7e
  183. #define FABRIC_CONTROLLER 0x7f
  184. #define SIMPLE_NAME_SERVER 0x80
  185. #define SNS_FIRST_LOOP_ID 0x81
  186. #define MANAGEMENT_SERVER 0xfe
  187. #define BROADCAST 0xff
  188. /*
  189. * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
  190. * valid range of an N-PORT id is 0 through 0x7ef.
  191. */
  192. #define NPH_LAST_HANDLE 0x7ef
  193. #define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
  194. #define NPH_SNS 0x7fc /* FFFFFC */
  195. #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
  196. #define NPH_F_PORT 0x7fe /* FFFFFE */
  197. #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
  198. #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
  199. #include "qla_fw.h"
  200. /*
  201. * Timeout timer counts in seconds
  202. */
  203. #define PORT_RETRY_TIME 1
  204. #define LOOP_DOWN_TIMEOUT 60
  205. #define LOOP_DOWN_TIME 255 /* 240 */
  206. #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
  207. /* Maximum outstanding commands in ISP queues (1-65535) */
  208. #define MAX_OUTSTANDING_COMMANDS 1024
  209. /* ISP request and response entry counts (37-65535) */
  210. #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
  211. #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
  212. #define REQUEST_ENTRY_CNT_2XXX_EXT_MEM 4096 /* Number of request entries. */
  213. #define REQUEST_ENTRY_CNT_24XX 4096 /* Number of request entries. */
  214. #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
  215. #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
  216. /*
  217. * SCSI Request Block
  218. */
  219. typedef struct srb {
  220. struct list_head list;
  221. struct scsi_qla_host *ha; /* HA the SP is queued on */
  222. struct fc_port *fcport;
  223. struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
  224. struct timer_list timer; /* Command timer */
  225. atomic_t ref_count; /* Reference count for this structure */
  226. uint16_t flags;
  227. /* Request state */
  228. uint16_t state;
  229. /* Single transfer DMA context */
  230. dma_addr_t dma_handle;
  231. uint32_t request_sense_length;
  232. uint8_t *request_sense_ptr;
  233. /* SRB magic number */
  234. uint16_t magic;
  235. #define SRB_MAGIC 0x10CB
  236. } srb_t;
  237. /*
  238. * SRB flag definitions
  239. */
  240. #define SRB_TIMEOUT BIT_0 /* Command timed out */
  241. #define SRB_DMA_VALID BIT_1 /* Command sent to ISP */
  242. #define SRB_WATCHDOG BIT_2 /* Command on watchdog list */
  243. #define SRB_ABORT_PENDING BIT_3 /* Command abort sent to device */
  244. #define SRB_ABORTED BIT_4 /* Command aborted command already */
  245. #define SRB_RETRY BIT_5 /* Command needs retrying */
  246. #define SRB_GOT_SENSE BIT_6 /* Command has sense data */
  247. #define SRB_FAILOVER BIT_7 /* Command in failover state */
  248. #define SRB_BUSY BIT_8 /* Command is in busy retry state */
  249. #define SRB_FO_CANCEL BIT_9 /* Command don't need to do failover */
  250. #define SRB_IOCTL BIT_10 /* IOCTL command. */
  251. #define SRB_TAPE BIT_11 /* FCP2 (Tape) command. */
  252. /*
  253. * SRB state definitions
  254. */
  255. #define SRB_FREE_STATE 0 /* returned back */
  256. #define SRB_PENDING_STATE 1 /* queued in LUN Q */
  257. #define SRB_ACTIVE_STATE 2 /* in Active Array */
  258. #define SRB_DONE_STATE 3 /* queued in Done Queue */
  259. #define SRB_RETRY_STATE 4 /* in Retry Queue */
  260. #define SRB_SUSPENDED_STATE 5 /* in suspended state */
  261. #define SRB_NO_QUEUE_STATE 6 /* is in between states */
  262. #define SRB_ACTIVE_TIMEOUT_STATE 7 /* in Active Array but timed out */
  263. #define SRB_FAILOVER_STATE 8 /* in Failover Queue */
  264. #define SRB_SCSI_RETRY_STATE 9 /* in Scsi Retry Queue */
  265. /*
  266. * ISP I/O Register Set structure definitions.
  267. */
  268. struct device_reg_2xxx {
  269. uint16_t flash_address; /* Flash BIOS address */
  270. uint16_t flash_data; /* Flash BIOS data */
  271. uint16_t unused_1[1]; /* Gap */
  272. uint16_t ctrl_status; /* Control/Status */
  273. #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
  274. #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
  275. #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
  276. uint16_t ictrl; /* Interrupt control */
  277. #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
  278. #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
  279. uint16_t istatus; /* Interrupt status */
  280. #define ISR_RISC_INT BIT_3 /* RISC interrupt */
  281. uint16_t semaphore; /* Semaphore */
  282. uint16_t nvram; /* NVRAM register. */
  283. #define NVR_DESELECT 0
  284. #define NVR_BUSY BIT_15
  285. #define NVR_WRT_ENABLE BIT_14 /* Write enable */
  286. #define NVR_PR_ENABLE BIT_13 /* Protection register enable */
  287. #define NVR_DATA_IN BIT_3
  288. #define NVR_DATA_OUT BIT_2
  289. #define NVR_SELECT BIT_1
  290. #define NVR_CLOCK BIT_0
  291. union {
  292. struct {
  293. uint16_t mailbox0;
  294. uint16_t mailbox1;
  295. uint16_t mailbox2;
  296. uint16_t mailbox3;
  297. uint16_t mailbox4;
  298. uint16_t mailbox5;
  299. uint16_t mailbox6;
  300. uint16_t mailbox7;
  301. uint16_t unused_2[59]; /* Gap */
  302. } __attribute__((packed)) isp2100;
  303. struct {
  304. /* Request Queue */
  305. uint16_t req_q_in; /* In-Pointer */
  306. uint16_t req_q_out; /* Out-Pointer */
  307. /* Response Queue */
  308. uint16_t rsp_q_in; /* In-Pointer */
  309. uint16_t rsp_q_out; /* Out-Pointer */
  310. /* RISC to Host Status */
  311. uint32_t host_status;
  312. #define HSR_RISC_INT BIT_15 /* RISC interrupt */
  313. #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
  314. /* Host to Host Semaphore */
  315. uint16_t host_semaphore;
  316. uint16_t unused_3[17]; /* Gap */
  317. uint16_t mailbox0;
  318. uint16_t mailbox1;
  319. uint16_t mailbox2;
  320. uint16_t mailbox3;
  321. uint16_t mailbox4;
  322. uint16_t mailbox5;
  323. uint16_t mailbox6;
  324. uint16_t mailbox7;
  325. uint16_t mailbox8;
  326. uint16_t mailbox9;
  327. uint16_t mailbox10;
  328. uint16_t mailbox11;
  329. uint16_t mailbox12;
  330. uint16_t mailbox13;
  331. uint16_t mailbox14;
  332. uint16_t mailbox15;
  333. uint16_t mailbox16;
  334. uint16_t mailbox17;
  335. uint16_t mailbox18;
  336. uint16_t mailbox19;
  337. uint16_t mailbox20;
  338. uint16_t mailbox21;
  339. uint16_t mailbox22;
  340. uint16_t mailbox23;
  341. uint16_t mailbox24;
  342. uint16_t mailbox25;
  343. uint16_t mailbox26;
  344. uint16_t mailbox27;
  345. uint16_t mailbox28;
  346. uint16_t mailbox29;
  347. uint16_t mailbox30;
  348. uint16_t mailbox31;
  349. uint16_t fb_cmd;
  350. uint16_t unused_4[10]; /* Gap */
  351. } __attribute__((packed)) isp2300;
  352. } u;
  353. uint16_t fpm_diag_config;
  354. uint16_t unused_5[0x6]; /* Gap */
  355. uint16_t pcr; /* Processor Control Register. */
  356. uint16_t unused_6[0x5]; /* Gap */
  357. uint16_t mctr; /* Memory Configuration and Timing. */
  358. uint16_t unused_7[0x3]; /* Gap */
  359. uint16_t fb_cmd_2100; /* Unused on 23XX */
  360. uint16_t unused_8[0x3]; /* Gap */
  361. uint16_t hccr; /* Host command & control register. */
  362. #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
  363. #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
  364. /* HCCR commands */
  365. #define HCCR_RESET_RISC 0x1000 /* Reset RISC */
  366. #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
  367. #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
  368. #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
  369. #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
  370. #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
  371. #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
  372. #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
  373. uint16_t unused_9[5]; /* Gap */
  374. uint16_t gpiod; /* GPIO Data register. */
  375. uint16_t gpioe; /* GPIO Enable register. */
  376. #define GPIO_LED_MASK 0x00C0
  377. #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
  378. #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
  379. #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
  380. #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
  381. union {
  382. struct {
  383. uint16_t unused_10[8]; /* Gap */
  384. uint16_t mailbox8;
  385. uint16_t mailbox9;
  386. uint16_t mailbox10;
  387. uint16_t mailbox11;
  388. uint16_t mailbox12;
  389. uint16_t mailbox13;
  390. uint16_t mailbox14;
  391. uint16_t mailbox15;
  392. uint16_t mailbox16;
  393. uint16_t mailbox17;
  394. uint16_t mailbox18;
  395. uint16_t mailbox19;
  396. uint16_t mailbox20;
  397. uint16_t mailbox21;
  398. uint16_t mailbox22;
  399. uint16_t mailbox23; /* Also probe reg. */
  400. } __attribute__((packed)) isp2200;
  401. } u_end;
  402. };
  403. typedef union {
  404. struct device_reg_2xxx isp;
  405. struct device_reg_24xx isp24;
  406. } device_reg_t;
  407. #define ISP_REQ_Q_IN(ha, reg) \
  408. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  409. &(reg)->u.isp2100.mailbox4 : \
  410. &(reg)->u.isp2300.req_q_in)
  411. #define ISP_REQ_Q_OUT(ha, reg) \
  412. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  413. &(reg)->u.isp2100.mailbox4 : \
  414. &(reg)->u.isp2300.req_q_out)
  415. #define ISP_RSP_Q_IN(ha, reg) \
  416. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  417. &(reg)->u.isp2100.mailbox5 : \
  418. &(reg)->u.isp2300.rsp_q_in)
  419. #define ISP_RSP_Q_OUT(ha, reg) \
  420. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  421. &(reg)->u.isp2100.mailbox5 : \
  422. &(reg)->u.isp2300.rsp_q_out)
  423. #define MAILBOX_REG(ha, reg, num) \
  424. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  425. (num < 8 ? \
  426. &(reg)->u.isp2100.mailbox0 + (num) : \
  427. &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
  428. &(reg)->u.isp2300.mailbox0 + (num))
  429. #define RD_MAILBOX_REG(ha, reg, num) \
  430. RD_REG_WORD(MAILBOX_REG(ha, reg, num))
  431. #define WRT_MAILBOX_REG(ha, reg, num, data) \
  432. WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
  433. #define FB_CMD_REG(ha, reg) \
  434. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  435. &(reg)->fb_cmd_2100 : \
  436. &(reg)->u.isp2300.fb_cmd)
  437. #define RD_FB_CMD_REG(ha, reg) \
  438. RD_REG_WORD(FB_CMD_REG(ha, reg))
  439. #define WRT_FB_CMD_REG(ha, reg, data) \
  440. WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
  441. typedef struct {
  442. uint32_t out_mb; /* outbound from driver */
  443. uint32_t in_mb; /* Incoming from RISC */
  444. uint16_t mb[MAILBOX_REGISTER_COUNT];
  445. long buf_size;
  446. void *bufp;
  447. uint32_t tov;
  448. uint8_t flags;
  449. #define MBX_DMA_IN BIT_0
  450. #define MBX_DMA_OUT BIT_1
  451. #define IOCTL_CMD BIT_2
  452. } mbx_cmd_t;
  453. #define MBX_TOV_SECONDS 30
  454. /*
  455. * ISP product identification definitions in mailboxes after reset.
  456. */
  457. #define PROD_ID_1 0x4953
  458. #define PROD_ID_2 0x0000
  459. #define PROD_ID_2a 0x5020
  460. #define PROD_ID_3 0x2020
  461. /*
  462. * ISP mailbox Self-Test status codes
  463. */
  464. #define MBS_FRM_ALIVE 0 /* Firmware Alive. */
  465. #define MBS_CHKSUM_ERR 1 /* Checksum Error. */
  466. #define MBS_BUSY 4 /* Busy. */
  467. /*
  468. * ISP mailbox command complete status codes
  469. */
  470. #define MBS_COMMAND_COMPLETE 0x4000
  471. #define MBS_INVALID_COMMAND 0x4001
  472. #define MBS_HOST_INTERFACE_ERROR 0x4002
  473. #define MBS_TEST_FAILED 0x4003
  474. #define MBS_COMMAND_ERROR 0x4005
  475. #define MBS_COMMAND_PARAMETER_ERROR 0x4006
  476. #define MBS_PORT_ID_USED 0x4007
  477. #define MBS_LOOP_ID_USED 0x4008
  478. #define MBS_ALL_IDS_IN_USE 0x4009
  479. #define MBS_NOT_LOGGED_IN 0x400A
  480. #define MBS_LINK_DOWN_ERROR 0x400B
  481. #define MBS_DIAG_ECHO_TEST_ERROR 0x400C
  482. /*
  483. * ISP mailbox asynchronous event status codes
  484. */
  485. #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
  486. #define MBA_RESET 0x8001 /* Reset Detected. */
  487. #define MBA_SYSTEM_ERR 0x8002 /* System Error. */
  488. #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
  489. #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
  490. #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
  491. #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
  492. /* occurred. */
  493. #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
  494. #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
  495. #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
  496. #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
  497. #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
  498. #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
  499. #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
  500. #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
  501. #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
  502. #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
  503. #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
  504. #define MBA_IP_RECEIVE 0x8023 /* IP Received. */
  505. #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
  506. #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
  507. #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
  508. #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
  509. /* used. */
  510. #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
  511. #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
  512. #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
  513. #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
  514. #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
  515. #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
  516. #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
  517. #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
  518. #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
  519. #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
  520. #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
  521. #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
  522. #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
  523. /*
  524. * Firmware options 1, 2, 3.
  525. */
  526. #define FO1_AE_ON_LIPF8 BIT_0
  527. #define FO1_AE_ALL_LIP_RESET BIT_1
  528. #define FO1_CTIO_RETRY BIT_3
  529. #define FO1_DISABLE_LIP_F7_SW BIT_4
  530. #define FO1_DISABLE_100MS_LOS_WAIT BIT_5
  531. #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
  532. #define FO1_AE_ON_LOOP_INIT_ERR BIT_7
  533. #define FO1_SET_EMPHASIS_SWING BIT_8
  534. #define FO1_AE_AUTO_BYPASS BIT_9
  535. #define FO1_ENABLE_PURE_IOCB BIT_10
  536. #define FO1_AE_PLOGI_RJT BIT_11
  537. #define FO1_ENABLE_ABORT_SEQUENCE BIT_12
  538. #define FO1_AE_QUEUE_FULL BIT_13
  539. #define FO2_ENABLE_ATIO_TYPE_3 BIT_0
  540. #define FO2_REV_LOOPBACK BIT_1
  541. #define FO3_ENABLE_EMERG_IOCB BIT_0
  542. #define FO3_AE_RND_ERROR BIT_1
  543. /* 24XX additional firmware options */
  544. #define ADD_FO_COUNT 3
  545. #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
  546. #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
  547. #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
  548. #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
  549. /*
  550. * ISP mailbox commands
  551. */
  552. #define MBC_LOAD_RAM 1 /* Load RAM. */
  553. #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
  554. #define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
  555. #define MBC_READ_RAM_WORD 5 /* Read RAM word. */
  556. #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
  557. #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
  558. #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
  559. #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
  560. #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
  561. #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
  562. #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
  563. #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
  564. #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
  565. #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
  566. #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
  567. #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
  568. #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
  569. #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
  570. #define MBC_RESET 0x18 /* Reset. */
  571. #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
  572. #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
  573. #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
  574. #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
  575. #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
  576. #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
  577. #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
  578. #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
  579. #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
  580. #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
  581. #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
  582. #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
  583. #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
  584. #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
  585. #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
  586. #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
  587. #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
  588. #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
  589. #define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
  590. #define MBC_DATA_RATE 0x5d /* Get RNID parameters */
  591. #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
  592. #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
  593. /* Initialization Procedure */
  594. #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
  595. #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
  596. #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
  597. #define MBC_TARGET_RESET 0x66 /* Target Reset. */
  598. #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
  599. #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
  600. #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
  601. #define MBC_GET_PORT_NAME 0x6a /* Get port name. */
  602. #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
  603. #define MBC_LIP_RESET 0x6c /* LIP reset. */
  604. #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
  605. /* commandd. */
  606. #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
  607. #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
  608. #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
  609. #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
  610. #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
  611. #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
  612. #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
  613. #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
  614. #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
  615. #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
  616. #define MBC_LUN_RESET 0x7E /* Send LUN reset */
  617. /*
  618. * ISP24xx mailbox commands
  619. */
  620. #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
  621. #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
  622. #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
  623. #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
  624. #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
  625. #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
  626. #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
  627. #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
  628. #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
  629. #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
  630. #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
  631. #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
  632. /* Firmware return data sizes */
  633. #define FCAL_MAP_SIZE 128
  634. /* Mailbox bit definitions for out_mb and in_mb */
  635. #define MBX_31 BIT_31
  636. #define MBX_30 BIT_30
  637. #define MBX_29 BIT_29
  638. #define MBX_28 BIT_28
  639. #define MBX_27 BIT_27
  640. #define MBX_26 BIT_26
  641. #define MBX_25 BIT_25
  642. #define MBX_24 BIT_24
  643. #define MBX_23 BIT_23
  644. #define MBX_22 BIT_22
  645. #define MBX_21 BIT_21
  646. #define MBX_20 BIT_20
  647. #define MBX_19 BIT_19
  648. #define MBX_18 BIT_18
  649. #define MBX_17 BIT_17
  650. #define MBX_16 BIT_16
  651. #define MBX_15 BIT_15
  652. #define MBX_14 BIT_14
  653. #define MBX_13 BIT_13
  654. #define MBX_12 BIT_12
  655. #define MBX_11 BIT_11
  656. #define MBX_10 BIT_10
  657. #define MBX_9 BIT_9
  658. #define MBX_8 BIT_8
  659. #define MBX_7 BIT_7
  660. #define MBX_6 BIT_6
  661. #define MBX_5 BIT_5
  662. #define MBX_4 BIT_4
  663. #define MBX_3 BIT_3
  664. #define MBX_2 BIT_2
  665. #define MBX_1 BIT_1
  666. #define MBX_0 BIT_0
  667. /*
  668. * Firmware state codes from get firmware state mailbox command
  669. */
  670. #define FSTATE_CONFIG_WAIT 0
  671. #define FSTATE_WAIT_AL_PA 1
  672. #define FSTATE_WAIT_LOGIN 2
  673. #define FSTATE_READY 3
  674. #define FSTATE_LOSS_OF_SYNC 4
  675. #define FSTATE_ERROR 5
  676. #define FSTATE_REINIT 6
  677. #define FSTATE_NON_PART 7
  678. #define FSTATE_CONFIG_CORRECT 0
  679. #define FSTATE_P2P_RCV_LIP 1
  680. #define FSTATE_P2P_CHOOSE_LOOP 2
  681. #define FSTATE_P2P_RCV_UNIDEN_LIP 3
  682. #define FSTATE_FATAL_ERROR 4
  683. #define FSTATE_LOOP_BACK_CONN 5
  684. /*
  685. * Port Database structure definition
  686. * Little endian except where noted.
  687. */
  688. #define PORT_DATABASE_SIZE 128 /* bytes */
  689. typedef struct {
  690. uint8_t options;
  691. uint8_t control;
  692. uint8_t master_state;
  693. uint8_t slave_state;
  694. uint8_t reserved[2];
  695. uint8_t hard_address;
  696. uint8_t reserved_1;
  697. uint8_t port_id[4];
  698. uint8_t node_name[WWN_SIZE];
  699. uint8_t port_name[WWN_SIZE];
  700. uint16_t execution_throttle;
  701. uint16_t execution_count;
  702. uint8_t reset_count;
  703. uint8_t reserved_2;
  704. uint16_t resource_allocation;
  705. uint16_t current_allocation;
  706. uint16_t queue_head;
  707. uint16_t queue_tail;
  708. uint16_t transmit_execution_list_next;
  709. uint16_t transmit_execution_list_previous;
  710. uint16_t common_features;
  711. uint16_t total_concurrent_sequences;
  712. uint16_t RO_by_information_category;
  713. uint8_t recipient;
  714. uint8_t initiator;
  715. uint16_t receive_data_size;
  716. uint16_t concurrent_sequences;
  717. uint16_t open_sequences_per_exchange;
  718. uint16_t lun_abort_flags;
  719. uint16_t lun_stop_flags;
  720. uint16_t stop_queue_head;
  721. uint16_t stop_queue_tail;
  722. uint16_t port_retry_timer;
  723. uint16_t next_sequence_id;
  724. uint16_t frame_count;
  725. uint16_t PRLI_payload_length;
  726. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  727. /* Bits 15-0 of word 0 */
  728. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  729. /* Bits 15-0 of word 3 */
  730. uint16_t loop_id;
  731. uint16_t extended_lun_info_list_pointer;
  732. uint16_t extended_lun_stop_list_pointer;
  733. } port_database_t;
  734. /*
  735. * Port database slave/master states
  736. */
  737. #define PD_STATE_DISCOVERY 0
  738. #define PD_STATE_WAIT_DISCOVERY_ACK 1
  739. #define PD_STATE_PORT_LOGIN 2
  740. #define PD_STATE_WAIT_PORT_LOGIN_ACK 3
  741. #define PD_STATE_PROCESS_LOGIN 4
  742. #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
  743. #define PD_STATE_PORT_LOGGED_IN 6
  744. #define PD_STATE_PORT_UNAVAILABLE 7
  745. #define PD_STATE_PROCESS_LOGOUT 8
  746. #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
  747. #define PD_STATE_PORT_LOGOUT 10
  748. #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
  749. #define QLA_ZIO_MODE_5 (BIT_2 | BIT_0)
  750. #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
  751. #define QLA_ZIO_DISABLED 0
  752. #define QLA_ZIO_DEFAULT_TIMER 2
  753. /*
  754. * ISP Initialization Control Block.
  755. * Little endian except where noted.
  756. */
  757. #define ICB_VERSION 1
  758. typedef struct {
  759. uint8_t version;
  760. uint8_t reserved_1;
  761. /*
  762. * LSB BIT 0 = Enable Hard Loop Id
  763. * LSB BIT 1 = Enable Fairness
  764. * LSB BIT 2 = Enable Full-Duplex
  765. * LSB BIT 3 = Enable Fast Posting
  766. * LSB BIT 4 = Enable Target Mode
  767. * LSB BIT 5 = Disable Initiator Mode
  768. * LSB BIT 6 = Enable ADISC
  769. * LSB BIT 7 = Enable Target Inquiry Data
  770. *
  771. * MSB BIT 0 = Enable PDBC Notify
  772. * MSB BIT 1 = Non Participating LIP
  773. * MSB BIT 2 = Descending Loop ID Search
  774. * MSB BIT 3 = Acquire Loop ID in LIPA
  775. * MSB BIT 4 = Stop PortQ on Full Status
  776. * MSB BIT 5 = Full Login after LIP
  777. * MSB BIT 6 = Node Name Option
  778. * MSB BIT 7 = Ext IFWCB enable bit
  779. */
  780. uint8_t firmware_options[2];
  781. uint16_t frame_payload_size;
  782. uint16_t max_iocb_allocation;
  783. uint16_t execution_throttle;
  784. uint8_t retry_count;
  785. uint8_t retry_delay; /* unused */
  786. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  787. uint16_t hard_address;
  788. uint8_t inquiry_data;
  789. uint8_t login_timeout;
  790. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  791. uint16_t request_q_outpointer;
  792. uint16_t response_q_inpointer;
  793. uint16_t request_q_length;
  794. uint16_t response_q_length;
  795. uint32_t request_q_address[2];
  796. uint32_t response_q_address[2];
  797. uint16_t lun_enables;
  798. uint8_t command_resource_count;
  799. uint8_t immediate_notify_resource_count;
  800. uint16_t timeout;
  801. uint8_t reserved_2[2];
  802. /*
  803. * LSB BIT 0 = Timer Operation mode bit 0
  804. * LSB BIT 1 = Timer Operation mode bit 1
  805. * LSB BIT 2 = Timer Operation mode bit 2
  806. * LSB BIT 3 = Timer Operation mode bit 3
  807. * LSB BIT 4 = Init Config Mode bit 0
  808. * LSB BIT 5 = Init Config Mode bit 1
  809. * LSB BIT 6 = Init Config Mode bit 2
  810. * LSB BIT 7 = Enable Non part on LIHA failure
  811. *
  812. * MSB BIT 0 = Enable class 2
  813. * MSB BIT 1 = Enable ACK0
  814. * MSB BIT 2 =
  815. * MSB BIT 3 =
  816. * MSB BIT 4 = FC Tape Enable
  817. * MSB BIT 5 = Enable FC Confirm
  818. * MSB BIT 6 = Enable command queuing in target mode
  819. * MSB BIT 7 = No Logo On Link Down
  820. */
  821. uint8_t add_firmware_options[2];
  822. uint8_t response_accumulation_timer;
  823. uint8_t interrupt_delay_timer;
  824. /*
  825. * LSB BIT 0 = Enable Read xfr_rdy
  826. * LSB BIT 1 = Soft ID only
  827. * LSB BIT 2 =
  828. * LSB BIT 3 =
  829. * LSB BIT 4 = FCP RSP Payload [0]
  830. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  831. * LSB BIT 6 = Enable Out-of-Order frame handling
  832. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  833. *
  834. * MSB BIT 0 = Sbus enable - 2300
  835. * MSB BIT 1 =
  836. * MSB BIT 2 =
  837. * MSB BIT 3 =
  838. * MSB BIT 4 = LED mode
  839. * MSB BIT 5 = enable 50 ohm termination
  840. * MSB BIT 6 = Data Rate (2300 only)
  841. * MSB BIT 7 = Data Rate (2300 only)
  842. */
  843. uint8_t special_options[2];
  844. uint8_t reserved_3[26];
  845. } init_cb_t;
  846. /*
  847. * Get Link Status mailbox command return buffer.
  848. */
  849. #define GLSO_SEND_RPS BIT_0
  850. #define GLSO_USE_DID BIT_3
  851. typedef struct {
  852. uint32_t link_fail_cnt;
  853. uint32_t loss_sync_cnt;
  854. uint32_t loss_sig_cnt;
  855. uint32_t prim_seq_err_cnt;
  856. uint32_t inval_xmit_word_cnt;
  857. uint32_t inval_crc_cnt;
  858. } link_stat_t;
  859. /*
  860. * NVRAM Command values.
  861. */
  862. #define NV_START_BIT BIT_2
  863. #define NV_WRITE_OP (BIT_26+BIT_24)
  864. #define NV_READ_OP (BIT_26+BIT_25)
  865. #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
  866. #define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
  867. #define NV_DELAY_COUNT 10
  868. /*
  869. * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
  870. */
  871. typedef struct {
  872. /*
  873. * NVRAM header
  874. */
  875. uint8_t id[4];
  876. uint8_t nvram_version;
  877. uint8_t reserved_0;
  878. /*
  879. * NVRAM RISC parameter block
  880. */
  881. uint8_t parameter_block_version;
  882. uint8_t reserved_1;
  883. /*
  884. * LSB BIT 0 = Enable Hard Loop Id
  885. * LSB BIT 1 = Enable Fairness
  886. * LSB BIT 2 = Enable Full-Duplex
  887. * LSB BIT 3 = Enable Fast Posting
  888. * LSB BIT 4 = Enable Target Mode
  889. * LSB BIT 5 = Disable Initiator Mode
  890. * LSB BIT 6 = Enable ADISC
  891. * LSB BIT 7 = Enable Target Inquiry Data
  892. *
  893. * MSB BIT 0 = Enable PDBC Notify
  894. * MSB BIT 1 = Non Participating LIP
  895. * MSB BIT 2 = Descending Loop ID Search
  896. * MSB BIT 3 = Acquire Loop ID in LIPA
  897. * MSB BIT 4 = Stop PortQ on Full Status
  898. * MSB BIT 5 = Full Login after LIP
  899. * MSB BIT 6 = Node Name Option
  900. * MSB BIT 7 = Ext IFWCB enable bit
  901. */
  902. uint8_t firmware_options[2];
  903. uint16_t frame_payload_size;
  904. uint16_t max_iocb_allocation;
  905. uint16_t execution_throttle;
  906. uint8_t retry_count;
  907. uint8_t retry_delay; /* unused */
  908. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  909. uint16_t hard_address;
  910. uint8_t inquiry_data;
  911. uint8_t login_timeout;
  912. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  913. /*
  914. * LSB BIT 0 = Timer Operation mode bit 0
  915. * LSB BIT 1 = Timer Operation mode bit 1
  916. * LSB BIT 2 = Timer Operation mode bit 2
  917. * LSB BIT 3 = Timer Operation mode bit 3
  918. * LSB BIT 4 = Init Config Mode bit 0
  919. * LSB BIT 5 = Init Config Mode bit 1
  920. * LSB BIT 6 = Init Config Mode bit 2
  921. * LSB BIT 7 = Enable Non part on LIHA failure
  922. *
  923. * MSB BIT 0 = Enable class 2
  924. * MSB BIT 1 = Enable ACK0
  925. * MSB BIT 2 =
  926. * MSB BIT 3 =
  927. * MSB BIT 4 = FC Tape Enable
  928. * MSB BIT 5 = Enable FC Confirm
  929. * MSB BIT 6 = Enable command queuing in target mode
  930. * MSB BIT 7 = No Logo On Link Down
  931. */
  932. uint8_t add_firmware_options[2];
  933. uint8_t response_accumulation_timer;
  934. uint8_t interrupt_delay_timer;
  935. /*
  936. * LSB BIT 0 = Enable Read xfr_rdy
  937. * LSB BIT 1 = Soft ID only
  938. * LSB BIT 2 =
  939. * LSB BIT 3 =
  940. * LSB BIT 4 = FCP RSP Payload [0]
  941. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  942. * LSB BIT 6 = Enable Out-of-Order frame handling
  943. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  944. *
  945. * MSB BIT 0 = Sbus enable - 2300
  946. * MSB BIT 1 =
  947. * MSB BIT 2 =
  948. * MSB BIT 3 =
  949. * MSB BIT 4 = LED mode
  950. * MSB BIT 5 = enable 50 ohm termination
  951. * MSB BIT 6 = Data Rate (2300 only)
  952. * MSB BIT 7 = Data Rate (2300 only)
  953. */
  954. uint8_t special_options[2];
  955. /* Reserved for expanded RISC parameter block */
  956. uint8_t reserved_2[22];
  957. /*
  958. * LSB BIT 0 = Tx Sensitivity 1G bit 0
  959. * LSB BIT 1 = Tx Sensitivity 1G bit 1
  960. * LSB BIT 2 = Tx Sensitivity 1G bit 2
  961. * LSB BIT 3 = Tx Sensitivity 1G bit 3
  962. * LSB BIT 4 = Rx Sensitivity 1G bit 0
  963. * LSB BIT 5 = Rx Sensitivity 1G bit 1
  964. * LSB BIT 6 = Rx Sensitivity 1G bit 2
  965. * LSB BIT 7 = Rx Sensitivity 1G bit 3
  966. *
  967. * MSB BIT 0 = Tx Sensitivity 2G bit 0
  968. * MSB BIT 1 = Tx Sensitivity 2G bit 1
  969. * MSB BIT 2 = Tx Sensitivity 2G bit 2
  970. * MSB BIT 3 = Tx Sensitivity 2G bit 3
  971. * MSB BIT 4 = Rx Sensitivity 2G bit 0
  972. * MSB BIT 5 = Rx Sensitivity 2G bit 1
  973. * MSB BIT 6 = Rx Sensitivity 2G bit 2
  974. * MSB BIT 7 = Rx Sensitivity 2G bit 3
  975. *
  976. * LSB BIT 0 = Output Swing 1G bit 0
  977. * LSB BIT 1 = Output Swing 1G bit 1
  978. * LSB BIT 2 = Output Swing 1G bit 2
  979. * LSB BIT 3 = Output Emphasis 1G bit 0
  980. * LSB BIT 4 = Output Emphasis 1G bit 1
  981. * LSB BIT 5 = Output Swing 2G bit 0
  982. * LSB BIT 6 = Output Swing 2G bit 1
  983. * LSB BIT 7 = Output Swing 2G bit 2
  984. *
  985. * MSB BIT 0 = Output Emphasis 2G bit 0
  986. * MSB BIT 1 = Output Emphasis 2G bit 1
  987. * MSB BIT 2 = Output Enable
  988. * MSB BIT 3 =
  989. * MSB BIT 4 =
  990. * MSB BIT 5 =
  991. * MSB BIT 6 =
  992. * MSB BIT 7 =
  993. */
  994. uint8_t seriallink_options[4];
  995. /*
  996. * NVRAM host parameter block
  997. *
  998. * LSB BIT 0 = Enable spinup delay
  999. * LSB BIT 1 = Disable BIOS
  1000. * LSB BIT 2 = Enable Memory Map BIOS
  1001. * LSB BIT 3 = Enable Selectable Boot
  1002. * LSB BIT 4 = Disable RISC code load
  1003. * LSB BIT 5 = Set cache line size 1
  1004. * LSB BIT 6 = PCI Parity Disable
  1005. * LSB BIT 7 = Enable extended logging
  1006. *
  1007. * MSB BIT 0 = Enable 64bit addressing
  1008. * MSB BIT 1 = Enable lip reset
  1009. * MSB BIT 2 = Enable lip full login
  1010. * MSB BIT 3 = Enable target reset
  1011. * MSB BIT 4 = Enable database storage
  1012. * MSB BIT 5 = Enable cache flush read
  1013. * MSB BIT 6 = Enable database load
  1014. * MSB BIT 7 = Enable alternate WWN
  1015. */
  1016. uint8_t host_p[2];
  1017. uint8_t boot_node_name[WWN_SIZE];
  1018. uint8_t boot_lun_number;
  1019. uint8_t reset_delay;
  1020. uint8_t port_down_retry_count;
  1021. uint8_t boot_id_number;
  1022. uint16_t max_luns_per_target;
  1023. uint8_t fcode_boot_port_name[WWN_SIZE];
  1024. uint8_t alternate_port_name[WWN_SIZE];
  1025. uint8_t alternate_node_name[WWN_SIZE];
  1026. /*
  1027. * BIT 0 = Selective Login
  1028. * BIT 1 = Alt-Boot Enable
  1029. * BIT 2 =
  1030. * BIT 3 = Boot Order List
  1031. * BIT 4 =
  1032. * BIT 5 = Selective LUN
  1033. * BIT 6 =
  1034. * BIT 7 = unused
  1035. */
  1036. uint8_t efi_parameters;
  1037. uint8_t link_down_timeout;
  1038. uint8_t adapter_id[16];
  1039. uint8_t alt1_boot_node_name[WWN_SIZE];
  1040. uint16_t alt1_boot_lun_number;
  1041. uint8_t alt2_boot_node_name[WWN_SIZE];
  1042. uint16_t alt2_boot_lun_number;
  1043. uint8_t alt3_boot_node_name[WWN_SIZE];
  1044. uint16_t alt3_boot_lun_number;
  1045. uint8_t alt4_boot_node_name[WWN_SIZE];
  1046. uint16_t alt4_boot_lun_number;
  1047. uint8_t alt5_boot_node_name[WWN_SIZE];
  1048. uint16_t alt5_boot_lun_number;
  1049. uint8_t alt6_boot_node_name[WWN_SIZE];
  1050. uint16_t alt6_boot_lun_number;
  1051. uint8_t alt7_boot_node_name[WWN_SIZE];
  1052. uint16_t alt7_boot_lun_number;
  1053. uint8_t reserved_3[2];
  1054. /* Offset 200-215 : Model Number */
  1055. uint8_t model_number[16];
  1056. /* OEM related items */
  1057. uint8_t oem_specific[16];
  1058. /*
  1059. * NVRAM Adapter Features offset 232-239
  1060. *
  1061. * LSB BIT 0 = External GBIC
  1062. * LSB BIT 1 = Risc RAM parity
  1063. * LSB BIT 2 = Buffer Plus Module
  1064. * LSB BIT 3 = Multi Chip Adapter
  1065. * LSB BIT 4 = Internal connector
  1066. * LSB BIT 5 =
  1067. * LSB BIT 6 =
  1068. * LSB BIT 7 =
  1069. *
  1070. * MSB BIT 0 =
  1071. * MSB BIT 1 =
  1072. * MSB BIT 2 =
  1073. * MSB BIT 3 =
  1074. * MSB BIT 4 =
  1075. * MSB BIT 5 =
  1076. * MSB BIT 6 =
  1077. * MSB BIT 7 =
  1078. */
  1079. uint8_t adapter_features[2];
  1080. uint8_t reserved_4[16];
  1081. /* Subsystem vendor ID for ISP2200 */
  1082. uint16_t subsystem_vendor_id_2200;
  1083. /* Subsystem device ID for ISP2200 */
  1084. uint16_t subsystem_device_id_2200;
  1085. uint8_t reserved_5;
  1086. uint8_t checksum;
  1087. } nvram_t;
  1088. /*
  1089. * ISP queue - response queue entry definition.
  1090. */
  1091. typedef struct {
  1092. uint8_t data[60];
  1093. uint32_t signature;
  1094. #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
  1095. } response_t;
  1096. typedef union {
  1097. uint16_t extended;
  1098. struct {
  1099. uint8_t reserved;
  1100. uint8_t standard;
  1101. } id;
  1102. } target_id_t;
  1103. #define SET_TARGET_ID(ha, to, from) \
  1104. do { \
  1105. if (HAS_EXTENDED_IDS(ha)) \
  1106. to.extended = cpu_to_le16(from); \
  1107. else \
  1108. to.id.standard = (uint8_t)from; \
  1109. } while (0)
  1110. /*
  1111. * ISP queue - command entry structure definition.
  1112. */
  1113. #define COMMAND_TYPE 0x11 /* Command entry */
  1114. typedef struct {
  1115. uint8_t entry_type; /* Entry type. */
  1116. uint8_t entry_count; /* Entry count. */
  1117. uint8_t sys_define; /* System defined. */
  1118. uint8_t entry_status; /* Entry Status. */
  1119. uint32_t handle; /* System handle. */
  1120. target_id_t target; /* SCSI ID */
  1121. uint16_t lun; /* SCSI LUN */
  1122. uint16_t control_flags; /* Control flags. */
  1123. #define CF_WRITE BIT_6
  1124. #define CF_READ BIT_5
  1125. #define CF_SIMPLE_TAG BIT_3
  1126. #define CF_ORDERED_TAG BIT_2
  1127. #define CF_HEAD_TAG BIT_1
  1128. uint16_t reserved_1;
  1129. uint16_t timeout; /* Command timeout. */
  1130. uint16_t dseg_count; /* Data segment count. */
  1131. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1132. uint32_t byte_count; /* Total byte count. */
  1133. uint32_t dseg_0_address; /* Data segment 0 address. */
  1134. uint32_t dseg_0_length; /* Data segment 0 length. */
  1135. uint32_t dseg_1_address; /* Data segment 1 address. */
  1136. uint32_t dseg_1_length; /* Data segment 1 length. */
  1137. uint32_t dseg_2_address; /* Data segment 2 address. */
  1138. uint32_t dseg_2_length; /* Data segment 2 length. */
  1139. } cmd_entry_t;
  1140. /*
  1141. * ISP queue - 64-Bit addressing, command entry structure definition.
  1142. */
  1143. #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
  1144. typedef struct {
  1145. uint8_t entry_type; /* Entry type. */
  1146. uint8_t entry_count; /* Entry count. */
  1147. uint8_t sys_define; /* System defined. */
  1148. uint8_t entry_status; /* Entry Status. */
  1149. uint32_t handle; /* System handle. */
  1150. target_id_t target; /* SCSI ID */
  1151. uint16_t lun; /* SCSI LUN */
  1152. uint16_t control_flags; /* Control flags. */
  1153. uint16_t reserved_1;
  1154. uint16_t timeout; /* Command timeout. */
  1155. uint16_t dseg_count; /* Data segment count. */
  1156. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1157. uint32_t byte_count; /* Total byte count. */
  1158. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1159. uint32_t dseg_0_length; /* Data segment 0 length. */
  1160. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1161. uint32_t dseg_1_length; /* Data segment 1 length. */
  1162. } cmd_a64_entry_t, request_t;
  1163. /*
  1164. * ISP queue - continuation entry structure definition.
  1165. */
  1166. #define CONTINUE_TYPE 0x02 /* Continuation entry. */
  1167. typedef struct {
  1168. uint8_t entry_type; /* Entry type. */
  1169. uint8_t entry_count; /* Entry count. */
  1170. uint8_t sys_define; /* System defined. */
  1171. uint8_t entry_status; /* Entry Status. */
  1172. uint32_t reserved;
  1173. uint32_t dseg_0_address; /* Data segment 0 address. */
  1174. uint32_t dseg_0_length; /* Data segment 0 length. */
  1175. uint32_t dseg_1_address; /* Data segment 1 address. */
  1176. uint32_t dseg_1_length; /* Data segment 1 length. */
  1177. uint32_t dseg_2_address; /* Data segment 2 address. */
  1178. uint32_t dseg_2_length; /* Data segment 2 length. */
  1179. uint32_t dseg_3_address; /* Data segment 3 address. */
  1180. uint32_t dseg_3_length; /* Data segment 3 length. */
  1181. uint32_t dseg_4_address; /* Data segment 4 address. */
  1182. uint32_t dseg_4_length; /* Data segment 4 length. */
  1183. uint32_t dseg_5_address; /* Data segment 5 address. */
  1184. uint32_t dseg_5_length; /* Data segment 5 length. */
  1185. uint32_t dseg_6_address; /* Data segment 6 address. */
  1186. uint32_t dseg_6_length; /* Data segment 6 length. */
  1187. } cont_entry_t;
  1188. /*
  1189. * ISP queue - 64-Bit addressing, continuation entry structure definition.
  1190. */
  1191. #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
  1192. typedef struct {
  1193. uint8_t entry_type; /* Entry type. */
  1194. uint8_t entry_count; /* Entry count. */
  1195. uint8_t sys_define; /* System defined. */
  1196. uint8_t entry_status; /* Entry Status. */
  1197. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1198. uint32_t dseg_0_length; /* Data segment 0 length. */
  1199. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1200. uint32_t dseg_1_length; /* Data segment 1 length. */
  1201. uint32_t dseg_2_address [2]; /* Data segment 2 address. */
  1202. uint32_t dseg_2_length; /* Data segment 2 length. */
  1203. uint32_t dseg_3_address[2]; /* Data segment 3 address. */
  1204. uint32_t dseg_3_length; /* Data segment 3 length. */
  1205. uint32_t dseg_4_address[2]; /* Data segment 4 address. */
  1206. uint32_t dseg_4_length; /* Data segment 4 length. */
  1207. } cont_a64_entry_t;
  1208. /*
  1209. * ISP queue - status entry structure definition.
  1210. */
  1211. #define STATUS_TYPE 0x03 /* Status entry. */
  1212. typedef struct {
  1213. uint8_t entry_type; /* Entry type. */
  1214. uint8_t entry_count; /* Entry count. */
  1215. uint8_t sys_define; /* System defined. */
  1216. uint8_t entry_status; /* Entry Status. */
  1217. uint32_t handle; /* System handle. */
  1218. uint16_t scsi_status; /* SCSI status. */
  1219. uint16_t comp_status; /* Completion status. */
  1220. uint16_t state_flags; /* State flags. */
  1221. uint16_t status_flags; /* Status flags. */
  1222. uint16_t rsp_info_len; /* Response Info Length. */
  1223. uint16_t req_sense_length; /* Request sense data length. */
  1224. uint32_t residual_length; /* Residual transfer length. */
  1225. uint8_t rsp_info[8]; /* FCP response information. */
  1226. uint8_t req_sense_data[32]; /* Request sense data. */
  1227. } sts_entry_t;
  1228. /*
  1229. * Status entry entry status
  1230. */
  1231. #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
  1232. #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
  1233. #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
  1234. #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
  1235. #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
  1236. #define RF_BUSY BIT_1 /* Busy */
  1237. #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
  1238. RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
  1239. #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
  1240. RF_INV_E_TYPE)
  1241. /*
  1242. * Status entry SCSI status bit definitions.
  1243. */
  1244. #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
  1245. #define SS_RESIDUAL_UNDER BIT_11
  1246. #define SS_RESIDUAL_OVER BIT_10
  1247. #define SS_SENSE_LEN_VALID BIT_9
  1248. #define SS_RESPONSE_INFO_LEN_VALID BIT_8
  1249. #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
  1250. #define SS_BUSY_CONDITION BIT_3
  1251. #define SS_CONDITION_MET BIT_2
  1252. #define SS_CHECK_CONDITION BIT_1
  1253. /*
  1254. * Status entry completion status
  1255. */
  1256. #define CS_COMPLETE 0x0 /* No errors */
  1257. #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
  1258. #define CS_DMA 0x2 /* A DMA direction error. */
  1259. #define CS_TRANSPORT 0x3 /* Transport error. */
  1260. #define CS_RESET 0x4 /* SCSI bus reset occurred */
  1261. #define CS_ABORTED 0x5 /* System aborted command. */
  1262. #define CS_TIMEOUT 0x6 /* Timeout error. */
  1263. #define CS_DATA_OVERRUN 0x7 /* Data overrun. */
  1264. #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
  1265. #define CS_QUEUE_FULL 0x1C /* Queue Full. */
  1266. #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
  1267. /* (selection timeout) */
  1268. #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
  1269. #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
  1270. #define CS_PORT_BUSY 0x2B /* Port Busy */
  1271. #define CS_COMPLETE_CHKCOND 0x30 /* Error? */
  1272. #define CS_BAD_PAYLOAD 0x80 /* Driver defined */
  1273. #define CS_UNKNOWN 0x81 /* Driver defined */
  1274. #define CS_RETRY 0x82 /* Driver defined */
  1275. #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
  1276. /*
  1277. * Status entry status flags
  1278. */
  1279. #define SF_ABTS_TERMINATED BIT_10
  1280. #define SF_LOGOUT_SENT BIT_13
  1281. /*
  1282. * ISP queue - status continuation entry structure definition.
  1283. */
  1284. #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
  1285. typedef struct {
  1286. uint8_t entry_type; /* Entry type. */
  1287. uint8_t entry_count; /* Entry count. */
  1288. uint8_t sys_define; /* System defined. */
  1289. uint8_t entry_status; /* Entry Status. */
  1290. uint8_t data[60]; /* data */
  1291. } sts_cont_entry_t;
  1292. /*
  1293. * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
  1294. * structure definition.
  1295. */
  1296. #define STATUS_TYPE_21 0x21 /* Status entry. */
  1297. typedef struct {
  1298. uint8_t entry_type; /* Entry type. */
  1299. uint8_t entry_count; /* Entry count. */
  1300. uint8_t handle_count; /* Handle count. */
  1301. uint8_t entry_status; /* Entry Status. */
  1302. uint32_t handle[15]; /* System handles. */
  1303. } sts21_entry_t;
  1304. /*
  1305. * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
  1306. * structure definition.
  1307. */
  1308. #define STATUS_TYPE_22 0x22 /* Status entry. */
  1309. typedef struct {
  1310. uint8_t entry_type; /* Entry type. */
  1311. uint8_t entry_count; /* Entry count. */
  1312. uint8_t handle_count; /* Handle count. */
  1313. uint8_t entry_status; /* Entry Status. */
  1314. uint16_t handle[30]; /* System handles. */
  1315. } sts22_entry_t;
  1316. /*
  1317. * ISP queue - marker entry structure definition.
  1318. */
  1319. #define MARKER_TYPE 0x04 /* Marker entry. */
  1320. typedef struct {
  1321. uint8_t entry_type; /* Entry type. */
  1322. uint8_t entry_count; /* Entry count. */
  1323. uint8_t handle_count; /* Handle count. */
  1324. uint8_t entry_status; /* Entry Status. */
  1325. uint32_t sys_define_2; /* System defined. */
  1326. target_id_t target; /* SCSI ID */
  1327. uint8_t modifier; /* Modifier (7-0). */
  1328. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  1329. #define MK_SYNC_ID 1 /* Synchronize ID */
  1330. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  1331. #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
  1332. /* clear port changed, */
  1333. /* use sequence number. */
  1334. uint8_t reserved_1;
  1335. uint16_t sequence_number; /* Sequence number of event */
  1336. uint16_t lun; /* SCSI LUN */
  1337. uint8_t reserved_2[48];
  1338. } mrk_entry_t;
  1339. /*
  1340. * ISP queue - Management Server entry structure definition.
  1341. */
  1342. #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
  1343. typedef struct {
  1344. uint8_t entry_type; /* Entry type. */
  1345. uint8_t entry_count; /* Entry count. */
  1346. uint8_t handle_count; /* Handle count. */
  1347. uint8_t entry_status; /* Entry Status. */
  1348. uint32_t handle1; /* System handle. */
  1349. target_id_t loop_id;
  1350. uint16_t status;
  1351. uint16_t control_flags; /* Control flags. */
  1352. uint16_t reserved2;
  1353. uint16_t timeout;
  1354. uint16_t cmd_dsd_count;
  1355. uint16_t total_dsd_count;
  1356. uint8_t type;
  1357. uint8_t r_ctl;
  1358. uint16_t rx_id;
  1359. uint16_t reserved3;
  1360. uint32_t handle2;
  1361. uint32_t rsp_bytecount;
  1362. uint32_t req_bytecount;
  1363. uint32_t dseg_req_address[2]; /* Data segment 0 address. */
  1364. uint32_t dseg_req_length; /* Data segment 0 length. */
  1365. uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
  1366. uint32_t dseg_rsp_length; /* Data segment 1 length. */
  1367. } ms_iocb_entry_t;
  1368. /*
  1369. * ISP queue - Mailbox Command entry structure definition.
  1370. */
  1371. #define MBX_IOCB_TYPE 0x39
  1372. struct mbx_entry {
  1373. uint8_t entry_type;
  1374. uint8_t entry_count;
  1375. uint8_t sys_define1;
  1376. /* Use sys_define1 for source type */
  1377. #define SOURCE_SCSI 0x00
  1378. #define SOURCE_IP 0x01
  1379. #define SOURCE_VI 0x02
  1380. #define SOURCE_SCTP 0x03
  1381. #define SOURCE_MP 0x04
  1382. #define SOURCE_MPIOCTL 0x05
  1383. #define SOURCE_ASYNC_IOCB 0x07
  1384. uint8_t entry_status;
  1385. uint32_t handle;
  1386. target_id_t loop_id;
  1387. uint16_t status;
  1388. uint16_t state_flags;
  1389. uint16_t status_flags;
  1390. uint32_t sys_define2[2];
  1391. uint16_t mb0;
  1392. uint16_t mb1;
  1393. uint16_t mb2;
  1394. uint16_t mb3;
  1395. uint16_t mb6;
  1396. uint16_t mb7;
  1397. uint16_t mb9;
  1398. uint16_t mb10;
  1399. uint32_t reserved_2[2];
  1400. uint8_t node_name[WWN_SIZE];
  1401. uint8_t port_name[WWN_SIZE];
  1402. };
  1403. /*
  1404. * ISP request and response queue entry sizes
  1405. */
  1406. #define RESPONSE_ENTRY_SIZE (sizeof(response_t))
  1407. #define REQUEST_ENTRY_SIZE (sizeof(request_t))
  1408. /*
  1409. * 24 bit port ID type definition.
  1410. */
  1411. typedef union {
  1412. uint32_t b24 : 24;
  1413. struct {
  1414. uint8_t d_id[3];
  1415. uint8_t rsvd_1;
  1416. } r;
  1417. struct {
  1418. uint8_t al_pa;
  1419. uint8_t area;
  1420. uint8_t domain;
  1421. uint8_t rsvd_1;
  1422. } b;
  1423. } port_id_t;
  1424. #define INVALID_PORT_ID 0xFFFFFF
  1425. /*
  1426. * Switch info gathering structure.
  1427. */
  1428. typedef struct {
  1429. port_id_t d_id;
  1430. uint8_t node_name[WWN_SIZE];
  1431. uint8_t port_name[WWN_SIZE];
  1432. } sw_info_t;
  1433. /*
  1434. * Inquiry command structure.
  1435. */
  1436. #define INQ_DATA_SIZE 36
  1437. /*
  1438. * Inquiry mailbox IOCB packet definition.
  1439. */
  1440. typedef struct {
  1441. union {
  1442. cmd_a64_entry_t cmd;
  1443. sts_entry_t rsp;
  1444. struct cmd_type_7 cmd24;
  1445. struct sts_entry_24xx rsp24;
  1446. } p;
  1447. uint8_t inq[INQ_DATA_SIZE];
  1448. } inq_cmd_rsp_t;
  1449. /*
  1450. * Report LUN command structure.
  1451. */
  1452. #define CHAR_TO_SHORT(a, b) (uint16_t)((uint8_t)b << 8 | (uint8_t)a)
  1453. typedef struct {
  1454. uint32_t len;
  1455. uint32_t rsrv;
  1456. } rpt_hdr_t;
  1457. typedef struct {
  1458. struct {
  1459. uint8_t b : 6;
  1460. uint8_t address_method : 2;
  1461. } msb;
  1462. uint8_t lsb;
  1463. uint8_t unused[6];
  1464. } rpt_lun_t;
  1465. typedef struct {
  1466. rpt_hdr_t hdr;
  1467. rpt_lun_t lst[MAX_LUNS];
  1468. } rpt_lun_lst_t;
  1469. /*
  1470. * Report Lun mailbox IOCB packet definition.
  1471. */
  1472. typedef struct {
  1473. union {
  1474. cmd_a64_entry_t cmd;
  1475. sts_entry_t rsp;
  1476. struct cmd_type_7 cmd24;
  1477. struct sts_entry_24xx rsp24;
  1478. } p;
  1479. rpt_lun_lst_t list;
  1480. } rpt_lun_cmd_rsp_t;
  1481. /*
  1482. * Fibre channel port type.
  1483. */
  1484. typedef enum {
  1485. FCT_UNKNOWN,
  1486. FCT_RSCN,
  1487. FCT_SWITCH,
  1488. FCT_BROADCAST,
  1489. FCT_INITIATOR,
  1490. FCT_TARGET
  1491. } fc_port_type_t;
  1492. /*
  1493. * Fibre channel port structure.
  1494. */
  1495. typedef struct fc_port {
  1496. struct list_head list;
  1497. struct scsi_qla_host *ha;
  1498. struct scsi_qla_host *vis_ha; /* only used when suspending lun */
  1499. uint8_t node_name[WWN_SIZE];
  1500. uint8_t port_name[WWN_SIZE];
  1501. port_id_t d_id;
  1502. uint16_t loop_id;
  1503. uint16_t old_loop_id;
  1504. fc_port_type_t port_type;
  1505. atomic_t state;
  1506. uint32_t flags;
  1507. unsigned int os_target_id;
  1508. uint16_t iodesc_idx_sent;
  1509. int port_login_retry_count;
  1510. int login_retry;
  1511. atomic_t port_down_timer;
  1512. uint8_t device_type;
  1513. uint8_t unused;
  1514. uint8_t mp_byte; /* multi-path byte (not used) */
  1515. uint8_t cur_path; /* current path id */
  1516. struct fc_rport *rport;
  1517. u32 supported_classes;
  1518. struct work_struct rport_add_work;
  1519. struct work_struct rport_del_work;
  1520. } fc_port_t;
  1521. /*
  1522. * Fibre channel port/lun states.
  1523. */
  1524. #define FCS_UNCONFIGURED 1
  1525. #define FCS_DEVICE_DEAD 2
  1526. #define FCS_DEVICE_LOST 3
  1527. #define FCS_ONLINE 4
  1528. #define FCS_NOT_SUPPORTED 5
  1529. #define FCS_FAILOVER 6
  1530. #define FCS_FAILOVER_FAILED 7
  1531. /*
  1532. * FC port flags.
  1533. */
  1534. #define FCF_FABRIC_DEVICE BIT_0
  1535. #define FCF_LOGIN_NEEDED BIT_1
  1536. #define FCF_FO_MASKED BIT_2
  1537. #define FCF_FAILOVER_NEEDED BIT_3
  1538. #define FCF_RESET_NEEDED BIT_4
  1539. #define FCF_PERSISTENT_BOUND BIT_5
  1540. #define FCF_TAPE_PRESENT BIT_6
  1541. #define FCF_FARP_DONE BIT_7
  1542. #define FCF_FARP_FAILED BIT_8
  1543. #define FCF_FARP_REPLY_NEEDED BIT_9
  1544. #define FCF_AUTH_REQ BIT_10
  1545. #define FCF_SEND_AUTH_REQ BIT_11
  1546. #define FCF_RECEIVE_AUTH_REQ BIT_12
  1547. #define FCF_AUTH_SUCCESS BIT_13
  1548. #define FCF_RLC_SUPPORT BIT_14
  1549. #define FCF_CONFIG BIT_15 /* Needed? */
  1550. #define FCF_RESCAN_NEEDED BIT_16
  1551. #define FCF_XP_DEVICE BIT_17
  1552. #define FCF_MSA_DEVICE BIT_18
  1553. #define FCF_EVA_DEVICE BIT_19
  1554. #define FCF_MSA_PORT_ACTIVE BIT_20
  1555. #define FCF_FAILBACK_DISABLE BIT_21
  1556. #define FCF_FAILOVER_DISABLE BIT_22
  1557. #define FCF_DSXXX_DEVICE BIT_23
  1558. #define FCF_AA_EVA_DEVICE BIT_24
  1559. #define FCF_AA_MSA_DEVICE BIT_25
  1560. /* No loop ID flag. */
  1561. #define FC_NO_LOOP_ID 0x1000
  1562. /*
  1563. * FC-CT interface
  1564. *
  1565. * NOTE: All structures are big-endian in form.
  1566. */
  1567. #define CT_REJECT_RESPONSE 0x8001
  1568. #define CT_ACCEPT_RESPONSE 0x8002
  1569. #define CT_REASON_CANNOT_PERFORM 0x09
  1570. #define CT_EXPL_ALREADY_REGISTERED 0x10
  1571. #define NS_N_PORT_TYPE 0x01
  1572. #define NS_NL_PORT_TYPE 0x02
  1573. #define NS_NX_PORT_TYPE 0x7F
  1574. #define GA_NXT_CMD 0x100
  1575. #define GA_NXT_REQ_SIZE (16 + 4)
  1576. #define GA_NXT_RSP_SIZE (16 + 620)
  1577. #define GID_PT_CMD 0x1A1
  1578. #define GID_PT_REQ_SIZE (16 + 4)
  1579. #define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
  1580. #define GPN_ID_CMD 0x112
  1581. #define GPN_ID_REQ_SIZE (16 + 4)
  1582. #define GPN_ID_RSP_SIZE (16 + 8)
  1583. #define GNN_ID_CMD 0x113
  1584. #define GNN_ID_REQ_SIZE (16 + 4)
  1585. #define GNN_ID_RSP_SIZE (16 + 8)
  1586. #define GFT_ID_CMD 0x117
  1587. #define GFT_ID_REQ_SIZE (16 + 4)
  1588. #define GFT_ID_RSP_SIZE (16 + 32)
  1589. #define RFT_ID_CMD 0x217
  1590. #define RFT_ID_REQ_SIZE (16 + 4 + 32)
  1591. #define RFT_ID_RSP_SIZE 16
  1592. #define RFF_ID_CMD 0x21F
  1593. #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
  1594. #define RFF_ID_RSP_SIZE 16
  1595. #define RNN_ID_CMD 0x213
  1596. #define RNN_ID_REQ_SIZE (16 + 4 + 8)
  1597. #define RNN_ID_RSP_SIZE 16
  1598. #define RSNN_NN_CMD 0x239
  1599. #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
  1600. #define RSNN_NN_RSP_SIZE 16
  1601. /*
  1602. * HBA attribute types.
  1603. */
  1604. #define FDMI_HBA_ATTR_COUNT 9
  1605. #define FDMI_HBA_NODE_NAME 1
  1606. #define FDMI_HBA_MANUFACTURER 2
  1607. #define FDMI_HBA_SERIAL_NUMBER 3
  1608. #define FDMI_HBA_MODEL 4
  1609. #define FDMI_HBA_MODEL_DESCRIPTION 5
  1610. #define FDMI_HBA_HARDWARE_VERSION 6
  1611. #define FDMI_HBA_DRIVER_VERSION 7
  1612. #define FDMI_HBA_OPTION_ROM_VERSION 8
  1613. #define FDMI_HBA_FIRMWARE_VERSION 9
  1614. #define FDMI_HBA_OS_NAME_AND_VERSION 0xa
  1615. #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
  1616. struct ct_fdmi_hba_attr {
  1617. uint16_t type;
  1618. uint16_t len;
  1619. union {
  1620. uint8_t node_name[WWN_SIZE];
  1621. uint8_t manufacturer[32];
  1622. uint8_t serial_num[8];
  1623. uint8_t model[16];
  1624. uint8_t model_desc[80];
  1625. uint8_t hw_version[16];
  1626. uint8_t driver_version[32];
  1627. uint8_t orom_version[16];
  1628. uint8_t fw_version[16];
  1629. uint8_t os_version[128];
  1630. uint8_t max_ct_len[4];
  1631. } a;
  1632. };
  1633. struct ct_fdmi_hba_attributes {
  1634. uint32_t count;
  1635. struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
  1636. };
  1637. /*
  1638. * Port attribute types.
  1639. */
  1640. #define FDMI_PORT_ATTR_COUNT 5
  1641. #define FDMI_PORT_FC4_TYPES 1
  1642. #define FDMI_PORT_SUPPORT_SPEED 2
  1643. #define FDMI_PORT_CURRENT_SPEED 3
  1644. #define FDMI_PORT_MAX_FRAME_SIZE 4
  1645. #define FDMI_PORT_OS_DEVICE_NAME 5
  1646. #define FDMI_PORT_HOST_NAME 6
  1647. struct ct_fdmi_port_attr {
  1648. uint16_t type;
  1649. uint16_t len;
  1650. union {
  1651. uint8_t fc4_types[32];
  1652. uint32_t sup_speed;
  1653. uint32_t cur_speed;
  1654. uint32_t max_frame_size;
  1655. uint8_t os_dev_name[32];
  1656. uint8_t host_name[32];
  1657. } a;
  1658. };
  1659. /*
  1660. * Port Attribute Block.
  1661. */
  1662. struct ct_fdmi_port_attributes {
  1663. uint32_t count;
  1664. struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
  1665. };
  1666. /* FDMI definitions. */
  1667. #define GRHL_CMD 0x100
  1668. #define GHAT_CMD 0x101
  1669. #define GRPL_CMD 0x102
  1670. #define GPAT_CMD 0x110
  1671. #define RHBA_CMD 0x200
  1672. #define RHBA_RSP_SIZE 16
  1673. #define RHAT_CMD 0x201
  1674. #define RPRT_CMD 0x210
  1675. #define RPA_CMD 0x211
  1676. #define RPA_RSP_SIZE 16
  1677. #define DHBA_CMD 0x300
  1678. #define DHBA_REQ_SIZE (16 + 8)
  1679. #define DHBA_RSP_SIZE 16
  1680. #define DHAT_CMD 0x301
  1681. #define DPRT_CMD 0x310
  1682. #define DPA_CMD 0x311
  1683. /* CT command header -- request/response common fields */
  1684. struct ct_cmd_hdr {
  1685. uint8_t revision;
  1686. uint8_t in_id[3];
  1687. uint8_t gs_type;
  1688. uint8_t gs_subtype;
  1689. uint8_t options;
  1690. uint8_t reserved;
  1691. };
  1692. /* CT command request */
  1693. struct ct_sns_req {
  1694. struct ct_cmd_hdr header;
  1695. uint16_t command;
  1696. uint16_t max_rsp_size;
  1697. uint8_t fragment_id;
  1698. uint8_t reserved[3];
  1699. union {
  1700. /* GA_NXT, GPN_ID, GNN_ID, GFT_ID */
  1701. struct {
  1702. uint8_t reserved;
  1703. uint8_t port_id[3];
  1704. } port_id;
  1705. struct {
  1706. uint8_t port_type;
  1707. uint8_t domain;
  1708. uint8_t area;
  1709. uint8_t reserved;
  1710. } gid_pt;
  1711. struct {
  1712. uint8_t reserved;
  1713. uint8_t port_id[3];
  1714. uint8_t fc4_types[32];
  1715. } rft_id;
  1716. struct {
  1717. uint8_t reserved;
  1718. uint8_t port_id[3];
  1719. uint16_t reserved2;
  1720. uint8_t fc4_feature;
  1721. uint8_t fc4_type;
  1722. } rff_id;
  1723. struct {
  1724. uint8_t reserved;
  1725. uint8_t port_id[3];
  1726. uint8_t node_name[8];
  1727. } rnn_id;
  1728. struct {
  1729. uint8_t node_name[8];
  1730. uint8_t name_len;
  1731. uint8_t sym_node_name[255];
  1732. } rsnn_nn;
  1733. struct {
  1734. uint8_t hba_indentifier[8];
  1735. } ghat;
  1736. struct {
  1737. uint8_t hba_identifier[8];
  1738. uint32_t entry_count;
  1739. uint8_t port_name[8];
  1740. struct ct_fdmi_hba_attributes attrs;
  1741. } rhba;
  1742. struct {
  1743. uint8_t hba_identifier[8];
  1744. struct ct_fdmi_hba_attributes attrs;
  1745. } rhat;
  1746. struct {
  1747. uint8_t port_name[8];
  1748. struct ct_fdmi_port_attributes attrs;
  1749. } rpa;
  1750. struct {
  1751. uint8_t port_name[8];
  1752. } dhba;
  1753. struct {
  1754. uint8_t port_name[8];
  1755. } dhat;
  1756. struct {
  1757. uint8_t port_name[8];
  1758. } dprt;
  1759. struct {
  1760. uint8_t port_name[8];
  1761. } dpa;
  1762. } req;
  1763. };
  1764. /* CT command response header */
  1765. struct ct_rsp_hdr {
  1766. struct ct_cmd_hdr header;
  1767. uint16_t response;
  1768. uint16_t residual;
  1769. uint8_t fragment_id;
  1770. uint8_t reason_code;
  1771. uint8_t explanation_code;
  1772. uint8_t vendor_unique;
  1773. };
  1774. struct ct_sns_gid_pt_data {
  1775. uint8_t control_byte;
  1776. uint8_t port_id[3];
  1777. };
  1778. struct ct_sns_rsp {
  1779. struct ct_rsp_hdr header;
  1780. union {
  1781. struct {
  1782. uint8_t port_type;
  1783. uint8_t port_id[3];
  1784. uint8_t port_name[8];
  1785. uint8_t sym_port_name_len;
  1786. uint8_t sym_port_name[255];
  1787. uint8_t node_name[8];
  1788. uint8_t sym_node_name_len;
  1789. uint8_t sym_node_name[255];
  1790. uint8_t init_proc_assoc[8];
  1791. uint8_t node_ip_addr[16];
  1792. uint8_t class_of_service[4];
  1793. uint8_t fc4_types[32];
  1794. uint8_t ip_address[16];
  1795. uint8_t fabric_port_name[8];
  1796. uint8_t reserved;
  1797. uint8_t hard_address[3];
  1798. } ga_nxt;
  1799. struct {
  1800. struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
  1801. } gid_pt;
  1802. struct {
  1803. uint8_t port_name[8];
  1804. } gpn_id;
  1805. struct {
  1806. uint8_t node_name[8];
  1807. } gnn_id;
  1808. struct {
  1809. uint8_t fc4_types[32];
  1810. } gft_id;
  1811. struct {
  1812. uint32_t entry_count;
  1813. uint8_t port_name[8];
  1814. struct ct_fdmi_hba_attributes attrs;
  1815. } ghat;
  1816. } rsp;
  1817. };
  1818. struct ct_sns_pkt {
  1819. union {
  1820. struct ct_sns_req req;
  1821. struct ct_sns_rsp rsp;
  1822. } p;
  1823. };
  1824. /*
  1825. * SNS command structures -- for 2200 compatability.
  1826. */
  1827. #define RFT_ID_SNS_SCMD_LEN 22
  1828. #define RFT_ID_SNS_CMD_SIZE 60
  1829. #define RFT_ID_SNS_DATA_SIZE 16
  1830. #define RNN_ID_SNS_SCMD_LEN 10
  1831. #define RNN_ID_SNS_CMD_SIZE 36
  1832. #define RNN_ID_SNS_DATA_SIZE 16
  1833. #define GA_NXT_SNS_SCMD_LEN 6
  1834. #define GA_NXT_SNS_CMD_SIZE 28
  1835. #define GA_NXT_SNS_DATA_SIZE (620 + 16)
  1836. #define GID_PT_SNS_SCMD_LEN 6
  1837. #define GID_PT_SNS_CMD_SIZE 28
  1838. #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
  1839. #define GPN_ID_SNS_SCMD_LEN 6
  1840. #define GPN_ID_SNS_CMD_SIZE 28
  1841. #define GPN_ID_SNS_DATA_SIZE (8 + 16)
  1842. #define GNN_ID_SNS_SCMD_LEN 6
  1843. #define GNN_ID_SNS_CMD_SIZE 28
  1844. #define GNN_ID_SNS_DATA_SIZE (8 + 16)
  1845. struct sns_cmd_pkt {
  1846. union {
  1847. struct {
  1848. uint16_t buffer_length;
  1849. uint16_t reserved_1;
  1850. uint32_t buffer_address[2];
  1851. uint16_t subcommand_length;
  1852. uint16_t reserved_2;
  1853. uint16_t subcommand;
  1854. uint16_t size;
  1855. uint32_t reserved_3;
  1856. uint8_t param[36];
  1857. } cmd;
  1858. uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
  1859. uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
  1860. uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
  1861. uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
  1862. uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
  1863. uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
  1864. } p;
  1865. };
  1866. /* IO descriptors */
  1867. #define MAX_IO_DESCRIPTORS 32
  1868. #define ABORT_IOCB_CB 0
  1869. #define ADISC_PORT_IOCB_CB 1
  1870. #define LOGOUT_PORT_IOCB_CB 2
  1871. #define LOGIN_PORT_IOCB_CB 3
  1872. #define LAST_IOCB_CB 4
  1873. #define IODESC_INVALID_INDEX 0xFFFF
  1874. #define IODESC_ADISC_NEEDED 0xFFFE
  1875. #define IODESC_LOGIN_NEEDED 0xFFFD
  1876. struct io_descriptor {
  1877. uint16_t used:1;
  1878. uint16_t idx:11;
  1879. uint16_t cb_idx:4;
  1880. struct timer_list timer;
  1881. struct scsi_qla_host *ha;
  1882. port_id_t d_id;
  1883. fc_port_t *remote_fcport;
  1884. uint32_t signature;
  1885. };
  1886. struct qla_fw_info {
  1887. unsigned short addressing; /* addressing method used to load fw */
  1888. #define FW_INFO_ADDR_NORMAL 0
  1889. #define FW_INFO_ADDR_EXTENDED 1
  1890. #define FW_INFO_ADDR_NOMORE 0xffff
  1891. unsigned short *fwcode; /* pointer to FW array */
  1892. unsigned short *fwlen; /* number of words in array */
  1893. unsigned short *fwstart; /* start address for F/W */
  1894. unsigned long *lfwstart; /* start address (long) for F/W */
  1895. };
  1896. struct qla_board_info {
  1897. char *drv_name;
  1898. char isp_name[8];
  1899. struct qla_fw_info *fw_info;
  1900. char *fw_fname;
  1901. struct scsi_host_template *sht;
  1902. };
  1903. struct fw_blob {
  1904. char *name;
  1905. uint32_t segs[4];
  1906. const struct firmware *fw;
  1907. };
  1908. /* Return data from MBC_GET_ID_LIST call. */
  1909. struct gid_list_info {
  1910. uint8_t al_pa;
  1911. uint8_t area;
  1912. uint8_t domain;
  1913. uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
  1914. uint16_t loop_id; /* ISP23XX -- 6 bytes. */
  1915. uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
  1916. };
  1917. #define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
  1918. /*
  1919. * ISP operations
  1920. */
  1921. struct isp_operations {
  1922. int (*pci_config) (struct scsi_qla_host *);
  1923. void (*reset_chip) (struct scsi_qla_host *);
  1924. int (*chip_diag) (struct scsi_qla_host *);
  1925. void (*config_rings) (struct scsi_qla_host *);
  1926. void (*reset_adapter) (struct scsi_qla_host *);
  1927. int (*nvram_config) (struct scsi_qla_host *);
  1928. void (*update_fw_options) (struct scsi_qla_host *);
  1929. int (*load_risc) (struct scsi_qla_host *, uint32_t *);
  1930. char * (*pci_info_str) (struct scsi_qla_host *, char *);
  1931. char * (*fw_version_str) (struct scsi_qla_host *, char *);
  1932. irqreturn_t (*intr_handler) (int, void *, struct pt_regs *);
  1933. void (*enable_intrs) (struct scsi_qla_host *);
  1934. void (*disable_intrs) (struct scsi_qla_host *);
  1935. int (*abort_command) (struct scsi_qla_host *, srb_t *);
  1936. int (*abort_target) (struct fc_port *);
  1937. int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
  1938. uint8_t, uint8_t, uint16_t *, uint8_t);
  1939. int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
  1940. uint8_t, uint8_t);
  1941. uint16_t (*calc_req_entries) (uint16_t);
  1942. void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
  1943. void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
  1944. void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
  1945. uint32_t);
  1946. uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
  1947. uint32_t, uint32_t);
  1948. int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
  1949. uint32_t);
  1950. void (*fw_dump) (struct scsi_qla_host *, int);
  1951. void (*ascii_fw_dump) (struct scsi_qla_host *);
  1952. };
  1953. /*
  1954. * Linux Host Adapter structure
  1955. */
  1956. typedef struct scsi_qla_host {
  1957. struct list_head list;
  1958. /* Commonly used flags and state information. */
  1959. struct Scsi_Host *host;
  1960. struct pci_dev *pdev;
  1961. unsigned long host_no;
  1962. unsigned long instance;
  1963. volatile struct {
  1964. uint32_t init_done :1;
  1965. uint32_t online :1;
  1966. uint32_t mbox_int :1;
  1967. uint32_t mbox_busy :1;
  1968. uint32_t rscn_queue_overflow :1;
  1969. uint32_t reset_active :1;
  1970. uint32_t management_server_logged_in :1;
  1971. uint32_t process_response_queue :1;
  1972. uint32_t disable_risc_code_load :1;
  1973. uint32_t enable_64bit_addressing :1;
  1974. uint32_t enable_lip_reset :1;
  1975. uint32_t enable_lip_full_login :1;
  1976. uint32_t enable_target_reset :1;
  1977. uint32_t enable_led_scheme :1;
  1978. uint32_t msi_enabled :1;
  1979. uint32_t msix_enabled :1;
  1980. } flags;
  1981. atomic_t loop_state;
  1982. #define LOOP_TIMEOUT 1
  1983. #define LOOP_DOWN 2
  1984. #define LOOP_UP 3
  1985. #define LOOP_UPDATE 4
  1986. #define LOOP_READY 5
  1987. #define LOOP_DEAD 6
  1988. unsigned long dpc_flags;
  1989. #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
  1990. #define RESET_ACTIVE 1
  1991. #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
  1992. #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
  1993. #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
  1994. #define LOOP_RESYNC_ACTIVE 5
  1995. #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
  1996. #define RSCN_UPDATE 7 /* Perform an RSCN update. */
  1997. #define MAILBOX_RETRY 8
  1998. #define ISP_RESET_NEEDED 9 /* Initiate a ISP reset. */
  1999. #define FAILOVER_EVENT_NEEDED 10
  2000. #define FAILOVER_EVENT 11
  2001. #define FAILOVER_NEEDED 12
  2002. #define SCSI_RESTART_NEEDED 13 /* Processes SCSI retry queue. */
  2003. #define PORT_RESTART_NEEDED 14 /* Processes Retry queue. */
  2004. #define RESTART_QUEUES_NEEDED 15 /* Restarts the Lun queue. */
  2005. #define ABORT_QUEUES_NEEDED 16
  2006. #define RELOGIN_NEEDED 17
  2007. #define LOGIN_RETRY_NEEDED 18 /* Initiate required fabric logins. */
  2008. #define REGISTER_FC4_NEEDED 19 /* SNS FC4 registration required. */
  2009. #define ISP_ABORT_RETRY 20 /* ISP aborted. */
  2010. #define FCPORT_RESCAN_NEEDED 21 /* IO descriptor processing needed */
  2011. #define IODESC_PROCESS_NEEDED 22 /* IO descriptor processing needed */
  2012. #define IOCTL_ERROR_RECOVERY 23
  2013. #define LOOP_RESET_NEEDED 24
  2014. #define BEACON_BLINK_NEEDED 25
  2015. #define REGISTER_FDMI_NEEDED 26
  2016. uint32_t device_flags;
  2017. #define DFLG_LOCAL_DEVICES BIT_0
  2018. #define DFLG_RETRY_LOCAL_DEVICES BIT_1
  2019. #define DFLG_FABRIC_DEVICES BIT_2
  2020. #define SWITCH_FOUND BIT_3
  2021. #define DFLG_NO_CABLE BIT_4
  2022. /* SRB cache. */
  2023. #define SRB_MIN_REQ 128
  2024. mempool_t *srb_mempool;
  2025. /* This spinlock is used to protect "io transactions", you must
  2026. * aquire it before doing any IO to the card, eg with RD_REG*() and
  2027. * WRT_REG*() for the duration of your entire commandtransaction.
  2028. *
  2029. * This spinlock is of lower priority than the io request lock.
  2030. */
  2031. spinlock_t hardware_lock ____cacheline_aligned;
  2032. device_reg_t __iomem *iobase; /* Base I/O address */
  2033. unsigned long pio_address;
  2034. unsigned long pio_length;
  2035. #define MIN_IOBASE_LEN 0x100
  2036. /* ISP ring lock, rings, and indexes */
  2037. dma_addr_t request_dma; /* Physical address. */
  2038. request_t *request_ring; /* Base virtual address */
  2039. request_t *request_ring_ptr; /* Current address. */
  2040. uint16_t req_ring_index; /* Current index. */
  2041. uint16_t req_q_cnt; /* Number of available entries. */
  2042. uint16_t request_q_length;
  2043. dma_addr_t response_dma; /* Physical address. */
  2044. response_t *response_ring; /* Base virtual address */
  2045. response_t *response_ring_ptr; /* Current address. */
  2046. uint16_t rsp_ring_index; /* Current index. */
  2047. uint16_t response_q_length;
  2048. struct isp_operations isp_ops;
  2049. /* Outstandings ISP commands. */
  2050. srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
  2051. uint32_t current_outstanding_cmd;
  2052. srb_t *status_srb; /* Status continuation entry. */
  2053. uint16_t revision;
  2054. uint8_t ports;
  2055. /* ISP configuration data. */
  2056. uint16_t loop_id; /* Host adapter loop id */
  2057. uint16_t fb_rev;
  2058. port_id_t d_id; /* Host adapter port id */
  2059. uint16_t max_public_loop_ids;
  2060. uint16_t min_external_loopid; /* First external loop Id */
  2061. uint16_t link_data_rate; /* F/W operating speed */
  2062. uint8_t current_topology;
  2063. uint8_t prev_topology;
  2064. #define ISP_CFG_NL 1
  2065. #define ISP_CFG_N 2
  2066. #define ISP_CFG_FL 4
  2067. #define ISP_CFG_F 8
  2068. uint8_t operating_mode; /* F/W operating mode */
  2069. #define LOOP 0
  2070. #define P2P 1
  2071. #define LOOP_P2P 2
  2072. #define P2P_LOOP 3
  2073. uint8_t marker_needed;
  2074. uint8_t interrupts_on;
  2075. /* HBA serial number */
  2076. uint8_t serial0;
  2077. uint8_t serial1;
  2078. uint8_t serial2;
  2079. /* NVRAM configuration data */
  2080. uint16_t nvram_size;
  2081. uint16_t nvram_base;
  2082. uint16_t loop_reset_delay;
  2083. uint8_t retry_count;
  2084. uint8_t login_timeout;
  2085. uint16_t r_a_tov;
  2086. int port_down_retry_count;
  2087. uint8_t mbx_count;
  2088. uint16_t last_loop_id;
  2089. uint16_t mgmt_svr_loop_id;
  2090. uint32_t login_retry_count;
  2091. /* Fibre Channel Device List. */
  2092. struct list_head fcports;
  2093. struct list_head rscn_fcports;
  2094. struct io_descriptor io_descriptors[MAX_IO_DESCRIPTORS];
  2095. uint16_t iodesc_signature;
  2096. /* RSCN queue. */
  2097. uint32_t rscn_queue[MAX_RSCN_COUNT];
  2098. uint8_t rscn_in_ptr;
  2099. uint8_t rscn_out_ptr;
  2100. /* SNS command interfaces. */
  2101. ms_iocb_entry_t *ms_iocb;
  2102. dma_addr_t ms_iocb_dma;
  2103. struct ct_sns_pkt *ct_sns;
  2104. dma_addr_t ct_sns_dma;
  2105. /* SNS command interfaces for 2200. */
  2106. struct sns_cmd_pkt *sns_cmd;
  2107. dma_addr_t sns_cmd_dma;
  2108. pid_t dpc_pid;
  2109. int dpc_should_die;
  2110. struct completion dpc_inited;
  2111. struct completion dpc_exited;
  2112. struct semaphore *dpc_wait;
  2113. uint8_t dpc_active; /* DPC routine is active */
  2114. /* Timeout timers. */
  2115. uint8_t loop_down_abort_time; /* port down timer */
  2116. atomic_t loop_down_timer; /* loop down timer */
  2117. uint8_t link_down_timeout; /* link down timeout */
  2118. uint32_t timer_active;
  2119. struct timer_list timer;
  2120. dma_addr_t gid_list_dma;
  2121. struct gid_list_info *gid_list;
  2122. int gid_list_info_size;
  2123. dma_addr_t rlc_rsp_dma;
  2124. rpt_lun_cmd_rsp_t *rlc_rsp;
  2125. /* Small DMA pool allocations -- maximum 256 bytes in length. */
  2126. #define DMA_POOL_SIZE 256
  2127. struct dma_pool *s_dma_pool;
  2128. dma_addr_t init_cb_dma;
  2129. init_cb_t *init_cb;
  2130. int init_cb_size;
  2131. dma_addr_t iodesc_pd_dma;
  2132. port_database_t *iodesc_pd;
  2133. /* These are used by mailbox operations. */
  2134. volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
  2135. mbx_cmd_t *mcp;
  2136. unsigned long mbx_cmd_flags;
  2137. #define MBX_INTERRUPT 1
  2138. #define MBX_INTR_WAIT 2
  2139. #define MBX_UPDATE_FLASH_ACTIVE 3
  2140. spinlock_t mbx_reg_lock; /* Mbx Cmd Register Lock */
  2141. struct semaphore mbx_cmd_sem; /* Serialialize mbx access */
  2142. struct semaphore mbx_intr_sem; /* Used for completion notification */
  2143. uint32_t mbx_flags;
  2144. #define MBX_IN_PROGRESS BIT_0
  2145. #define MBX_BUSY BIT_1 /* Got the Access */
  2146. #define MBX_SLEEPING_ON_SEM BIT_2
  2147. #define MBX_POLLING_FOR_COMP BIT_3
  2148. #define MBX_COMPLETED BIT_4
  2149. #define MBX_TIMEDOUT BIT_5
  2150. #define MBX_ACCESS_TIMEDOUT BIT_6
  2151. mbx_cmd_t mc;
  2152. /* Basic firmware related information. */
  2153. struct qla_board_info *brd_info;
  2154. uint16_t fw_major_version;
  2155. uint16_t fw_minor_version;
  2156. uint16_t fw_subminor_version;
  2157. uint16_t fw_attributes;
  2158. uint32_t fw_memory_size;
  2159. uint32_t fw_transfer_size;
  2160. uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
  2161. uint8_t fw_seriallink_options[4];
  2162. uint16_t fw_seriallink_options24[4];
  2163. /* Firmware dump information. */
  2164. void *fw_dump;
  2165. int fw_dump_order;
  2166. int fw_dump_reading;
  2167. char *fw_dump_buffer;
  2168. int fw_dump_buffer_len;
  2169. int fw_dumped;
  2170. void *fw_dump24;
  2171. int fw_dump24_len;
  2172. uint8_t host_str[16];
  2173. uint32_t pci_attr;
  2174. uint16_t product_id[4];
  2175. uint8_t model_number[16+1];
  2176. #define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
  2177. char *model_desc;
  2178. uint8_t adapter_id[16+1];
  2179. uint8_t *node_name;
  2180. uint8_t *port_name;
  2181. uint32_t isp_abort_cnt;
  2182. /* Needed for BEACON */
  2183. uint16_t beacon_blink_led;
  2184. uint16_t beacon_green_on;
  2185. uint16_t zio_mode;
  2186. uint16_t zio_timer;
  2187. } scsi_qla_host_t;
  2188. /*
  2189. * Macros to help code, maintain, etc.
  2190. */
  2191. #define LOOP_TRANSITION(ha) \
  2192. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  2193. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
  2194. atomic_read(&ha->loop_state) == LOOP_DOWN)
  2195. #define TGT_Q(ha, t) (ha->otgt[t])
  2196. #define to_qla_host(x) ((scsi_qla_host_t *) (x)->hostdata)
  2197. #define qla_printk(level, ha, format, arg...) \
  2198. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  2199. /*
  2200. * qla2x00 local function return status codes
  2201. */
  2202. #define MBS_MASK 0x3fff
  2203. #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
  2204. #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
  2205. #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
  2206. #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
  2207. #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
  2208. #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
  2209. #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
  2210. #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
  2211. #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
  2212. #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
  2213. #define QLA_FUNCTION_TIMEOUT 0x100
  2214. #define QLA_FUNCTION_PARAMETER_ERROR 0x101
  2215. #define QLA_FUNCTION_FAILED 0x102
  2216. #define QLA_MEMORY_ALLOC_FAILED 0x103
  2217. #define QLA_LOCK_TIMEOUT 0x104
  2218. #define QLA_ABORTED 0x105
  2219. #define QLA_SUSPENDED 0x106
  2220. #define QLA_BUSY 0x107
  2221. #define QLA_RSCNS_HANDLED 0x108
  2222. #define QLA_ALREADY_REGISTERED 0x109
  2223. /*
  2224. * Stat info for all adpaters
  2225. */
  2226. struct _qla2x00stats {
  2227. unsigned long mboxtout; /* mailbox timeouts */
  2228. unsigned long mboxerr; /* mailbox errors */
  2229. unsigned long ispAbort; /* ISP aborts */
  2230. unsigned long debugNo;
  2231. unsigned long loop_resync;
  2232. unsigned long outarray_full;
  2233. unsigned long retry_q_cnt;
  2234. };
  2235. #define NVRAM_DELAY() udelay(10)
  2236. #define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
  2237. /*
  2238. * Flash support definitions
  2239. */
  2240. #define FLASH_IMAGE_SIZE 131072
  2241. #include "qla_gbl.h"
  2242. #include "qla_dbg.h"
  2243. #include "qla_inline.h"
  2244. /*
  2245. * String arrays
  2246. */
  2247. #define LINESIZE 256
  2248. #define MAXARGS 26
  2249. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  2250. #define CMD_COMPL_STATUS(Cmnd) ((Cmnd)->SCp.this_residual)
  2251. #define CMD_RESID_LEN(Cmnd) ((Cmnd)->SCp.buffers_residual)
  2252. #define CMD_SCSI_STATUS(Cmnd) ((Cmnd)->SCp.Status)
  2253. #define CMD_ACTUAL_SNSLEN(Cmnd) ((Cmnd)->SCp.Message)
  2254. #define CMD_ENTRY_STATUS(Cmnd) ((Cmnd)->SCp.have_data_in)
  2255. #endif