talitos.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  53. {
  54. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  55. talitos_ptr->eptr = upper_32_bits(dma_addr);
  56. }
  57. /*
  58. * map virtual single (contiguous) pointer to h/w descriptor pointer
  59. */
  60. static void map_single_talitos_ptr(struct device *dev,
  61. struct talitos_ptr *talitos_ptr,
  62. unsigned short len, void *data,
  63. unsigned char extent,
  64. enum dma_data_direction dir)
  65. {
  66. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  67. talitos_ptr->len = cpu_to_be16(len);
  68. to_talitos_ptr(talitos_ptr, dma_addr);
  69. talitos_ptr->j_extent = extent;
  70. }
  71. /*
  72. * unmap bus single (contiguous) h/w descriptor pointer
  73. */
  74. static void unmap_single_talitos_ptr(struct device *dev,
  75. struct talitos_ptr *talitos_ptr,
  76. enum dma_data_direction dir)
  77. {
  78. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  79. be16_to_cpu(talitos_ptr->len), dir);
  80. }
  81. static int reset_channel(struct device *dev, int ch)
  82. {
  83. struct talitos_private *priv = dev_get_drvdata(dev);
  84. unsigned int timeout = TALITOS_TIMEOUT;
  85. setbits32(priv->chan[ch].reg + TALITOS_CCCR, TALITOS_CCCR_RESET);
  86. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) & TALITOS_CCCR_RESET)
  87. && --timeout)
  88. cpu_relax();
  89. if (timeout == 0) {
  90. dev_err(dev, "failed to reset channel %d\n", ch);
  91. return -EIO;
  92. }
  93. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  94. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  95. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  96. /* and ICCR writeback, if available */
  97. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  98. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  99. TALITOS_CCCR_LO_IWSE);
  100. return 0;
  101. }
  102. static int reset_device(struct device *dev)
  103. {
  104. struct talitos_private *priv = dev_get_drvdata(dev);
  105. unsigned int timeout = TALITOS_TIMEOUT;
  106. u32 mcr = TALITOS_MCR_SWR;
  107. setbits32(priv->reg + TALITOS_MCR, mcr);
  108. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  109. && --timeout)
  110. cpu_relax();
  111. if (priv->irq[1]) {
  112. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  113. setbits32(priv->reg + TALITOS_MCR, mcr);
  114. }
  115. if (timeout == 0) {
  116. dev_err(dev, "failed to reset device\n");
  117. return -EIO;
  118. }
  119. return 0;
  120. }
  121. /*
  122. * Reset and initialize the device
  123. */
  124. static int init_device(struct device *dev)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. int ch, err;
  128. /*
  129. * Master reset
  130. * errata documentation: warning: certain SEC interrupts
  131. * are not fully cleared by writing the MCR:SWR bit,
  132. * set bit twice to completely reset
  133. */
  134. err = reset_device(dev);
  135. if (err)
  136. return err;
  137. err = reset_device(dev);
  138. if (err)
  139. return err;
  140. /* reset channels */
  141. for (ch = 0; ch < priv->num_channels; ch++) {
  142. err = reset_channel(dev, ch);
  143. if (err)
  144. return err;
  145. }
  146. /* enable channel done and error interrupts */
  147. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  148. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  149. /* disable integrity check error interrupts (use writeback instead) */
  150. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  151. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  152. TALITOS_MDEUICR_LO_ICE);
  153. return 0;
  154. }
  155. /**
  156. * talitos_submit - submits a descriptor to the device for processing
  157. * @dev: the SEC device to be used
  158. * @ch: the SEC device channel to be used
  159. * @desc: the descriptor to be processed by the device
  160. * @callback: whom to call when processing is complete
  161. * @context: a handle for use by caller (optional)
  162. *
  163. * desc must contain valid dma-mapped (bus physical) address pointers.
  164. * callback must check err and feedback in descriptor header
  165. * for device processing status.
  166. */
  167. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  168. void (*callback)(struct device *dev,
  169. struct talitos_desc *desc,
  170. void *context, int error),
  171. void *context)
  172. {
  173. struct talitos_private *priv = dev_get_drvdata(dev);
  174. struct talitos_request *request;
  175. unsigned long flags;
  176. int head;
  177. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  178. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  179. /* h/w fifo is full */
  180. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  181. return -EAGAIN;
  182. }
  183. head = priv->chan[ch].head;
  184. request = &priv->chan[ch].fifo[head];
  185. /* map descriptor and save caller data */
  186. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  187. DMA_BIDIRECTIONAL);
  188. request->callback = callback;
  189. request->context = context;
  190. /* increment fifo head */
  191. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  192. smp_wmb();
  193. request->desc = desc;
  194. /* GO! */
  195. wmb();
  196. out_be32(priv->chan[ch].reg + TALITOS_FF,
  197. upper_32_bits(request->dma_desc));
  198. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  199. lower_32_bits(request->dma_desc));
  200. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  201. return -EINPROGRESS;
  202. }
  203. EXPORT_SYMBOL(talitos_submit);
  204. /*
  205. * process what was done, notify callback of error if not
  206. */
  207. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  208. {
  209. struct talitos_private *priv = dev_get_drvdata(dev);
  210. struct talitos_request *request, saved_req;
  211. unsigned long flags;
  212. int tail, status;
  213. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  214. tail = priv->chan[ch].tail;
  215. while (priv->chan[ch].fifo[tail].desc) {
  216. request = &priv->chan[ch].fifo[tail];
  217. /* descriptors with their done bits set don't get the error */
  218. rmb();
  219. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  220. status = 0;
  221. else
  222. if (!error)
  223. break;
  224. else
  225. status = error;
  226. dma_unmap_single(dev, request->dma_desc,
  227. sizeof(struct talitos_desc),
  228. DMA_BIDIRECTIONAL);
  229. /* copy entries so we can call callback outside lock */
  230. saved_req.desc = request->desc;
  231. saved_req.callback = request->callback;
  232. saved_req.context = request->context;
  233. /* release request entry in fifo */
  234. smp_wmb();
  235. request->desc = NULL;
  236. /* increment fifo tail */
  237. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  238. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  239. atomic_dec(&priv->chan[ch].submit_count);
  240. saved_req.callback(dev, saved_req.desc, saved_req.context,
  241. status);
  242. /* channel may resume processing in single desc error case */
  243. if (error && !reset_ch && status == error)
  244. return;
  245. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  246. tail = priv->chan[ch].tail;
  247. }
  248. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  249. }
  250. /*
  251. * process completed requests for channels that have done status
  252. */
  253. #define DEF_TALITOS_DONE(name, ch_done_mask) \
  254. static void talitos_done_##name(unsigned long data) \
  255. { \
  256. struct device *dev = (struct device *)data; \
  257. struct talitos_private *priv = dev_get_drvdata(dev); \
  258. unsigned long flags; \
  259. \
  260. if (ch_done_mask & 1) \
  261. flush_channel(dev, 0, 0, 0); \
  262. if (priv->num_channels == 1) \
  263. goto out; \
  264. if (ch_done_mask & (1 << 2)) \
  265. flush_channel(dev, 1, 0, 0); \
  266. if (ch_done_mask & (1 << 4)) \
  267. flush_channel(dev, 2, 0, 0); \
  268. if (ch_done_mask & (1 << 6)) \
  269. flush_channel(dev, 3, 0, 0); \
  270. \
  271. out: \
  272. /* At this point, all completed channels have been processed */ \
  273. /* Unmask done interrupts for channels completed later on. */ \
  274. spin_lock_irqsave(&priv->reg_lock, flags); \
  275. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  276. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT); \
  277. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  278. }
  279. DEF_TALITOS_DONE(4ch, TALITOS_ISR_4CHDONE)
  280. DEF_TALITOS_DONE(ch0_2, TALITOS_ISR_CH_0_2_DONE)
  281. DEF_TALITOS_DONE(ch1_3, TALITOS_ISR_CH_1_3_DONE)
  282. /*
  283. * locate current (offending) descriptor
  284. */
  285. static u32 current_desc_hdr(struct device *dev, int ch)
  286. {
  287. struct talitos_private *priv = dev_get_drvdata(dev);
  288. int tail = priv->chan[ch].tail;
  289. dma_addr_t cur_desc;
  290. cur_desc = in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  291. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  292. tail = (tail + 1) & (priv->fifo_len - 1);
  293. if (tail == priv->chan[ch].tail) {
  294. dev_err(dev, "couldn't locate current descriptor\n");
  295. return 0;
  296. }
  297. }
  298. return priv->chan[ch].fifo[tail].desc->hdr;
  299. }
  300. /*
  301. * user diagnostics; report root cause of error based on execution unit status
  302. */
  303. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  304. {
  305. struct talitos_private *priv = dev_get_drvdata(dev);
  306. int i;
  307. if (!desc_hdr)
  308. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  309. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  310. case DESC_HDR_SEL0_AFEU:
  311. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  312. in_be32(priv->reg + TALITOS_AFEUISR),
  313. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  314. break;
  315. case DESC_HDR_SEL0_DEU:
  316. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  317. in_be32(priv->reg + TALITOS_DEUISR),
  318. in_be32(priv->reg + TALITOS_DEUISR_LO));
  319. break;
  320. case DESC_HDR_SEL0_MDEUA:
  321. case DESC_HDR_SEL0_MDEUB:
  322. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  323. in_be32(priv->reg + TALITOS_MDEUISR),
  324. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  325. break;
  326. case DESC_HDR_SEL0_RNG:
  327. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  328. in_be32(priv->reg + TALITOS_RNGUISR),
  329. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  330. break;
  331. case DESC_HDR_SEL0_PKEU:
  332. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  333. in_be32(priv->reg + TALITOS_PKEUISR),
  334. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  335. break;
  336. case DESC_HDR_SEL0_AESU:
  337. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  338. in_be32(priv->reg + TALITOS_AESUISR),
  339. in_be32(priv->reg + TALITOS_AESUISR_LO));
  340. break;
  341. case DESC_HDR_SEL0_CRCU:
  342. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  343. in_be32(priv->reg + TALITOS_CRCUISR),
  344. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  345. break;
  346. case DESC_HDR_SEL0_KEU:
  347. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  348. in_be32(priv->reg + TALITOS_KEUISR),
  349. in_be32(priv->reg + TALITOS_KEUISR_LO));
  350. break;
  351. }
  352. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  353. case DESC_HDR_SEL1_MDEUA:
  354. case DESC_HDR_SEL1_MDEUB:
  355. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  356. in_be32(priv->reg + TALITOS_MDEUISR),
  357. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  358. break;
  359. case DESC_HDR_SEL1_CRCU:
  360. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  361. in_be32(priv->reg + TALITOS_CRCUISR),
  362. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  363. break;
  364. }
  365. for (i = 0; i < 8; i++)
  366. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  367. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  368. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  369. }
  370. /*
  371. * recover from error interrupts
  372. */
  373. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  374. {
  375. struct talitos_private *priv = dev_get_drvdata(dev);
  376. unsigned int timeout = TALITOS_TIMEOUT;
  377. int ch, error, reset_dev = 0, reset_ch = 0;
  378. u32 v, v_lo;
  379. for (ch = 0; ch < priv->num_channels; ch++) {
  380. /* skip channels without errors */
  381. if (!(isr & (1 << (ch * 2 + 1))))
  382. continue;
  383. error = -EINVAL;
  384. v = in_be32(priv->chan[ch].reg + TALITOS_CCPSR);
  385. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  386. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  387. dev_err(dev, "double fetch fifo overflow error\n");
  388. error = -EAGAIN;
  389. reset_ch = 1;
  390. }
  391. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  392. /* h/w dropped descriptor */
  393. dev_err(dev, "single fetch fifo overflow error\n");
  394. error = -EAGAIN;
  395. }
  396. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  397. dev_err(dev, "master data transfer error\n");
  398. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  399. dev_err(dev, "s/g data length zero error\n");
  400. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  401. dev_err(dev, "fetch pointer zero error\n");
  402. if (v_lo & TALITOS_CCPSR_LO_IDH)
  403. dev_err(dev, "illegal descriptor header error\n");
  404. if (v_lo & TALITOS_CCPSR_LO_IEU)
  405. dev_err(dev, "invalid execution unit error\n");
  406. if (v_lo & TALITOS_CCPSR_LO_EU)
  407. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  408. if (v_lo & TALITOS_CCPSR_LO_GB)
  409. dev_err(dev, "gather boundary error\n");
  410. if (v_lo & TALITOS_CCPSR_LO_GRL)
  411. dev_err(dev, "gather return/length error\n");
  412. if (v_lo & TALITOS_CCPSR_LO_SB)
  413. dev_err(dev, "scatter boundary error\n");
  414. if (v_lo & TALITOS_CCPSR_LO_SRL)
  415. dev_err(dev, "scatter return/length error\n");
  416. flush_channel(dev, ch, error, reset_ch);
  417. if (reset_ch) {
  418. reset_channel(dev, ch);
  419. } else {
  420. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  421. TALITOS_CCCR_CONT);
  422. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  423. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  424. TALITOS_CCCR_CONT) && --timeout)
  425. cpu_relax();
  426. if (timeout == 0) {
  427. dev_err(dev, "failed to restart channel %d\n",
  428. ch);
  429. reset_dev = 1;
  430. }
  431. }
  432. }
  433. if (reset_dev || isr & ~TALITOS_ISR_4CHERR || isr_lo) {
  434. dev_err(dev, "done overflow, internal time out, or rngu error: "
  435. "ISR 0x%08x_%08x\n", isr, isr_lo);
  436. /* purge request queues */
  437. for (ch = 0; ch < priv->num_channels; ch++)
  438. flush_channel(dev, ch, -EIO, 1);
  439. /* reset and reinitialize the device */
  440. init_device(dev);
  441. }
  442. }
  443. #define DEF_TALITOS_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  444. static irqreturn_t talitos_interrupt_##name(int irq, void *data) \
  445. { \
  446. struct device *dev = data; \
  447. struct talitos_private *priv = dev_get_drvdata(dev); \
  448. u32 isr, isr_lo; \
  449. unsigned long flags; \
  450. \
  451. spin_lock_irqsave(&priv->reg_lock, flags); \
  452. isr = in_be32(priv->reg + TALITOS_ISR); \
  453. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  454. /* Acknowledge interrupt */ \
  455. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  456. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  457. \
  458. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  459. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  460. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  461. } \
  462. else { \
  463. if (likely(isr & ch_done_mask)) { \
  464. /* mask further done interrupts. */ \
  465. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  466. /* done_task will unmask done interrupts at exit */ \
  467. tasklet_schedule(&priv->done_task[tlet]); \
  468. } \
  469. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  470. } \
  471. \
  472. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  473. IRQ_NONE; \
  474. }
  475. DEF_TALITOS_INTERRUPT(4ch, TALITOS_ISR_4CHDONE, TALITOS_ISR_4CHERR, 0)
  476. DEF_TALITOS_INTERRUPT(ch0_2, TALITOS_ISR_CH_0_2_DONE, TALITOS_ISR_CH_0_2_ERR, 0)
  477. DEF_TALITOS_INTERRUPT(ch1_3, TALITOS_ISR_CH_1_3_DONE, TALITOS_ISR_CH_1_3_ERR, 1)
  478. /*
  479. * hwrng
  480. */
  481. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  482. {
  483. struct device *dev = (struct device *)rng->priv;
  484. struct talitos_private *priv = dev_get_drvdata(dev);
  485. u32 ofl;
  486. int i;
  487. for (i = 0; i < 20; i++) {
  488. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  489. TALITOS_RNGUSR_LO_OFL;
  490. if (ofl || !wait)
  491. break;
  492. udelay(10);
  493. }
  494. return !!ofl;
  495. }
  496. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  497. {
  498. struct device *dev = (struct device *)rng->priv;
  499. struct talitos_private *priv = dev_get_drvdata(dev);
  500. /* rng fifo requires 64-bit accesses */
  501. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  502. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  503. return sizeof(u32);
  504. }
  505. static int talitos_rng_init(struct hwrng *rng)
  506. {
  507. struct device *dev = (struct device *)rng->priv;
  508. struct talitos_private *priv = dev_get_drvdata(dev);
  509. unsigned int timeout = TALITOS_TIMEOUT;
  510. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  511. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  512. && --timeout)
  513. cpu_relax();
  514. if (timeout == 0) {
  515. dev_err(dev, "failed to reset rng hw\n");
  516. return -ENODEV;
  517. }
  518. /* start generating */
  519. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  520. return 0;
  521. }
  522. static int talitos_register_rng(struct device *dev)
  523. {
  524. struct talitos_private *priv = dev_get_drvdata(dev);
  525. priv->rng.name = dev_driver_string(dev),
  526. priv->rng.init = talitos_rng_init,
  527. priv->rng.data_present = talitos_rng_data_present,
  528. priv->rng.data_read = talitos_rng_data_read,
  529. priv->rng.priv = (unsigned long)dev;
  530. return hwrng_register(&priv->rng);
  531. }
  532. static void talitos_unregister_rng(struct device *dev)
  533. {
  534. struct talitos_private *priv = dev_get_drvdata(dev);
  535. hwrng_unregister(&priv->rng);
  536. }
  537. /*
  538. * crypto alg
  539. */
  540. #define TALITOS_CRA_PRIORITY 3000
  541. #define TALITOS_MAX_KEY_SIZE 96
  542. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  543. #define MD5_BLOCK_SIZE 64
  544. struct talitos_ctx {
  545. struct device *dev;
  546. int ch;
  547. __be32 desc_hdr_template;
  548. u8 key[TALITOS_MAX_KEY_SIZE];
  549. u8 iv[TALITOS_MAX_IV_LENGTH];
  550. unsigned int keylen;
  551. unsigned int enckeylen;
  552. unsigned int authkeylen;
  553. unsigned int authsize;
  554. };
  555. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  556. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  557. struct talitos_ahash_req_ctx {
  558. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  559. unsigned int hw_context_size;
  560. u8 buf[HASH_MAX_BLOCK_SIZE];
  561. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  562. unsigned int swinit;
  563. unsigned int first;
  564. unsigned int last;
  565. unsigned int to_hash_later;
  566. u64 nbuf;
  567. struct scatterlist bufsl[2];
  568. struct scatterlist *psrc;
  569. };
  570. static int aead_setauthsize(struct crypto_aead *authenc,
  571. unsigned int authsize)
  572. {
  573. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  574. ctx->authsize = authsize;
  575. return 0;
  576. }
  577. static int aead_setkey(struct crypto_aead *authenc,
  578. const u8 *key, unsigned int keylen)
  579. {
  580. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  581. struct rtattr *rta = (void *)key;
  582. struct crypto_authenc_key_param *param;
  583. unsigned int authkeylen;
  584. unsigned int enckeylen;
  585. if (!RTA_OK(rta, keylen))
  586. goto badkey;
  587. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  588. goto badkey;
  589. if (RTA_PAYLOAD(rta) < sizeof(*param))
  590. goto badkey;
  591. param = RTA_DATA(rta);
  592. enckeylen = be32_to_cpu(param->enckeylen);
  593. key += RTA_ALIGN(rta->rta_len);
  594. keylen -= RTA_ALIGN(rta->rta_len);
  595. if (keylen < enckeylen)
  596. goto badkey;
  597. authkeylen = keylen - enckeylen;
  598. if (keylen > TALITOS_MAX_KEY_SIZE)
  599. goto badkey;
  600. memcpy(&ctx->key, key, keylen);
  601. ctx->keylen = keylen;
  602. ctx->enckeylen = enckeylen;
  603. ctx->authkeylen = authkeylen;
  604. return 0;
  605. badkey:
  606. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  607. return -EINVAL;
  608. }
  609. /*
  610. * talitos_edesc - s/w-extended descriptor
  611. * @src_nents: number of segments in input scatterlist
  612. * @dst_nents: number of segments in output scatterlist
  613. * @src_chained: whether src is chained or not
  614. * @dst_chained: whether dst is chained or not
  615. * @dma_len: length of dma mapped link_tbl space
  616. * @dma_link_tbl: bus physical address of link_tbl
  617. * @desc: h/w descriptor
  618. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  619. *
  620. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  621. * is greater than 1, an integrity check value is concatenated to the end
  622. * of link_tbl data
  623. */
  624. struct talitos_edesc {
  625. int src_nents;
  626. int dst_nents;
  627. bool src_chained;
  628. bool dst_chained;
  629. int dma_len;
  630. dma_addr_t dma_link_tbl;
  631. struct talitos_desc desc;
  632. struct talitos_ptr link_tbl[0];
  633. };
  634. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  635. unsigned int nents, enum dma_data_direction dir,
  636. bool chained)
  637. {
  638. if (unlikely(chained))
  639. while (sg) {
  640. dma_map_sg(dev, sg, 1, dir);
  641. sg = scatterwalk_sg_next(sg);
  642. }
  643. else
  644. dma_map_sg(dev, sg, nents, dir);
  645. return nents;
  646. }
  647. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  648. enum dma_data_direction dir)
  649. {
  650. while (sg) {
  651. dma_unmap_sg(dev, sg, 1, dir);
  652. sg = scatterwalk_sg_next(sg);
  653. }
  654. }
  655. static void talitos_sg_unmap(struct device *dev,
  656. struct talitos_edesc *edesc,
  657. struct scatterlist *src,
  658. struct scatterlist *dst)
  659. {
  660. unsigned int src_nents = edesc->src_nents ? : 1;
  661. unsigned int dst_nents = edesc->dst_nents ? : 1;
  662. if (src != dst) {
  663. if (edesc->src_chained)
  664. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  665. else
  666. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  667. if (dst) {
  668. if (edesc->dst_chained)
  669. talitos_unmap_sg_chain(dev, dst,
  670. DMA_FROM_DEVICE);
  671. else
  672. dma_unmap_sg(dev, dst, dst_nents,
  673. DMA_FROM_DEVICE);
  674. }
  675. } else
  676. if (edesc->src_chained)
  677. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  678. else
  679. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  680. }
  681. static void ipsec_esp_unmap(struct device *dev,
  682. struct talitos_edesc *edesc,
  683. struct aead_request *areq)
  684. {
  685. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  686. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  687. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  688. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  689. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  690. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  691. if (edesc->dma_len)
  692. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  693. DMA_BIDIRECTIONAL);
  694. }
  695. /*
  696. * ipsec_esp descriptor callbacks
  697. */
  698. static void ipsec_esp_encrypt_done(struct device *dev,
  699. struct talitos_desc *desc, void *context,
  700. int err)
  701. {
  702. struct aead_request *areq = context;
  703. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  704. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  705. struct talitos_edesc *edesc;
  706. struct scatterlist *sg;
  707. void *icvdata;
  708. edesc = container_of(desc, struct talitos_edesc, desc);
  709. ipsec_esp_unmap(dev, edesc, areq);
  710. /* copy the generated ICV to dst */
  711. if (edesc->dst_nents) {
  712. icvdata = &edesc->link_tbl[edesc->src_nents +
  713. edesc->dst_nents + 2];
  714. sg = sg_last(areq->dst, edesc->dst_nents);
  715. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  716. icvdata, ctx->authsize);
  717. }
  718. kfree(edesc);
  719. aead_request_complete(areq, err);
  720. }
  721. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  722. struct talitos_desc *desc,
  723. void *context, int err)
  724. {
  725. struct aead_request *req = context;
  726. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  727. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  728. struct talitos_edesc *edesc;
  729. struct scatterlist *sg;
  730. void *icvdata;
  731. edesc = container_of(desc, struct talitos_edesc, desc);
  732. ipsec_esp_unmap(dev, edesc, req);
  733. if (!err) {
  734. /* auth check */
  735. if (edesc->dma_len)
  736. icvdata = &edesc->link_tbl[edesc->src_nents +
  737. edesc->dst_nents + 2];
  738. else
  739. icvdata = &edesc->link_tbl[0];
  740. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  741. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  742. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  743. }
  744. kfree(edesc);
  745. aead_request_complete(req, err);
  746. }
  747. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  748. struct talitos_desc *desc,
  749. void *context, int err)
  750. {
  751. struct aead_request *req = context;
  752. struct talitos_edesc *edesc;
  753. edesc = container_of(desc, struct talitos_edesc, desc);
  754. ipsec_esp_unmap(dev, edesc, req);
  755. /* check ICV auth status */
  756. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  757. DESC_HDR_LO_ICCR1_PASS))
  758. err = -EBADMSG;
  759. kfree(edesc);
  760. aead_request_complete(req, err);
  761. }
  762. /*
  763. * convert scatterlist to SEC h/w link table format
  764. * stop at cryptlen bytes
  765. */
  766. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  767. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  768. {
  769. int n_sg = sg_count;
  770. while (n_sg--) {
  771. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  772. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  773. link_tbl_ptr->j_extent = 0;
  774. link_tbl_ptr++;
  775. cryptlen -= sg_dma_len(sg);
  776. sg = scatterwalk_sg_next(sg);
  777. }
  778. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  779. link_tbl_ptr--;
  780. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  781. /* Empty this entry, and move to previous one */
  782. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  783. link_tbl_ptr->len = 0;
  784. sg_count--;
  785. link_tbl_ptr--;
  786. }
  787. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  788. + cryptlen);
  789. /* tag end of link table */
  790. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  791. return sg_count;
  792. }
  793. /*
  794. * fill in and submit ipsec_esp descriptor
  795. */
  796. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  797. u8 *giv, u64 seq,
  798. void (*callback) (struct device *dev,
  799. struct talitos_desc *desc,
  800. void *context, int error))
  801. {
  802. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  803. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  804. struct device *dev = ctx->dev;
  805. struct talitos_desc *desc = &edesc->desc;
  806. unsigned int cryptlen = areq->cryptlen;
  807. unsigned int authsize = ctx->authsize;
  808. unsigned int ivsize = crypto_aead_ivsize(aead);
  809. int sg_count, ret;
  810. int sg_link_tbl_len;
  811. /* hmac key */
  812. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  813. 0, DMA_TO_DEVICE);
  814. /* hmac data */
  815. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  816. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  817. /* cipher iv */
  818. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  819. DMA_TO_DEVICE);
  820. /* cipher key */
  821. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  822. (char *)&ctx->key + ctx->authkeylen, 0,
  823. DMA_TO_DEVICE);
  824. /*
  825. * cipher in
  826. * map and adjust cipher len to aead request cryptlen.
  827. * extent is bytes of HMAC postpended to ciphertext,
  828. * typically 12 for ipsec
  829. */
  830. desc->ptr[4].len = cpu_to_be16(cryptlen);
  831. desc->ptr[4].j_extent = authsize;
  832. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  833. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  834. : DMA_TO_DEVICE,
  835. edesc->src_chained);
  836. if (sg_count == 1) {
  837. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  838. } else {
  839. sg_link_tbl_len = cryptlen;
  840. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  841. sg_link_tbl_len = cryptlen + authsize;
  842. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  843. &edesc->link_tbl[0]);
  844. if (sg_count > 1) {
  845. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  846. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  847. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  848. edesc->dma_len,
  849. DMA_BIDIRECTIONAL);
  850. } else {
  851. /* Only one segment now, so no link tbl needed */
  852. to_talitos_ptr(&desc->ptr[4],
  853. sg_dma_address(areq->src));
  854. }
  855. }
  856. /* cipher out */
  857. desc->ptr[5].len = cpu_to_be16(cryptlen);
  858. desc->ptr[5].j_extent = authsize;
  859. if (areq->src != areq->dst)
  860. sg_count = talitos_map_sg(dev, areq->dst,
  861. edesc->dst_nents ? : 1,
  862. DMA_FROM_DEVICE, edesc->dst_chained);
  863. if (sg_count == 1) {
  864. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  865. } else {
  866. struct talitos_ptr *link_tbl_ptr =
  867. &edesc->link_tbl[edesc->src_nents + 1];
  868. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  869. (edesc->src_nents + 1) *
  870. sizeof(struct talitos_ptr));
  871. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  872. link_tbl_ptr);
  873. /* Add an entry to the link table for ICV data */
  874. link_tbl_ptr += sg_count - 1;
  875. link_tbl_ptr->j_extent = 0;
  876. sg_count++;
  877. link_tbl_ptr++;
  878. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  879. link_tbl_ptr->len = cpu_to_be16(authsize);
  880. /* icv data follows link tables */
  881. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  882. (edesc->src_nents + edesc->dst_nents + 2) *
  883. sizeof(struct talitos_ptr));
  884. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  885. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  886. edesc->dma_len, DMA_BIDIRECTIONAL);
  887. }
  888. /* iv out */
  889. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  890. DMA_FROM_DEVICE);
  891. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  892. if (ret != -EINPROGRESS) {
  893. ipsec_esp_unmap(dev, edesc, areq);
  894. kfree(edesc);
  895. }
  896. return ret;
  897. }
  898. /*
  899. * derive number of elements in scatterlist
  900. */
  901. static int sg_count(struct scatterlist *sg_list, int nbytes, bool *chained)
  902. {
  903. struct scatterlist *sg = sg_list;
  904. int sg_nents = 0;
  905. *chained = false;
  906. while (nbytes > 0) {
  907. sg_nents++;
  908. nbytes -= sg->length;
  909. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  910. *chained = true;
  911. sg = scatterwalk_sg_next(sg);
  912. }
  913. return sg_nents;
  914. }
  915. /**
  916. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  917. * @sgl: The SG list
  918. * @nents: Number of SG entries
  919. * @buf: Where to copy to
  920. * @buflen: The number of bytes to copy
  921. * @skip: The number of bytes to skip before copying.
  922. * Note: skip + buflen should equal SG total size.
  923. *
  924. * Returns the number of copied bytes.
  925. *
  926. **/
  927. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  928. void *buf, size_t buflen, unsigned int skip)
  929. {
  930. unsigned int offset = 0;
  931. unsigned int boffset = 0;
  932. struct sg_mapping_iter miter;
  933. unsigned long flags;
  934. unsigned int sg_flags = SG_MITER_ATOMIC;
  935. size_t total_buffer = buflen + skip;
  936. sg_flags |= SG_MITER_FROM_SG;
  937. sg_miter_start(&miter, sgl, nents, sg_flags);
  938. local_irq_save(flags);
  939. while (sg_miter_next(&miter) && offset < total_buffer) {
  940. unsigned int len;
  941. unsigned int ignore;
  942. if ((offset + miter.length) > skip) {
  943. if (offset < skip) {
  944. /* Copy part of this segment */
  945. ignore = skip - offset;
  946. len = miter.length - ignore;
  947. if (boffset + len > buflen)
  948. len = buflen - boffset;
  949. memcpy(buf + boffset, miter.addr + ignore, len);
  950. } else {
  951. /* Copy all of this segment (up to buflen) */
  952. len = miter.length;
  953. if (boffset + len > buflen)
  954. len = buflen - boffset;
  955. memcpy(buf + boffset, miter.addr, len);
  956. }
  957. boffset += len;
  958. }
  959. offset += miter.length;
  960. }
  961. sg_miter_stop(&miter);
  962. local_irq_restore(flags);
  963. return boffset;
  964. }
  965. /*
  966. * allocate and map the extended descriptor
  967. */
  968. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  969. struct scatterlist *src,
  970. struct scatterlist *dst,
  971. unsigned int cryptlen,
  972. unsigned int authsize,
  973. int icv_stashing,
  974. u32 cryptoflags)
  975. {
  976. struct talitos_edesc *edesc;
  977. int src_nents, dst_nents, alloc_len, dma_len;
  978. bool src_chained, dst_chained = false;
  979. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  980. GFP_ATOMIC;
  981. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  982. dev_err(dev, "length exceeds h/w max limit\n");
  983. return ERR_PTR(-EINVAL);
  984. }
  985. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  986. src_nents = (src_nents == 1) ? 0 : src_nents;
  987. if (!dst) {
  988. dst_nents = 0;
  989. } else {
  990. if (dst == src) {
  991. dst_nents = src_nents;
  992. } else {
  993. dst_nents = sg_count(dst, cryptlen + authsize,
  994. &dst_chained);
  995. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  996. }
  997. }
  998. /*
  999. * allocate space for base edesc plus the link tables,
  1000. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1001. * and the ICV data itself
  1002. */
  1003. alloc_len = sizeof(struct talitos_edesc);
  1004. if (src_nents || dst_nents) {
  1005. dma_len = (src_nents + dst_nents + 2) *
  1006. sizeof(struct talitos_ptr) + authsize;
  1007. alloc_len += dma_len;
  1008. } else {
  1009. dma_len = 0;
  1010. alloc_len += icv_stashing ? authsize : 0;
  1011. }
  1012. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1013. if (!edesc) {
  1014. dev_err(dev, "could not allocate edescriptor\n");
  1015. return ERR_PTR(-ENOMEM);
  1016. }
  1017. edesc->src_nents = src_nents;
  1018. edesc->dst_nents = dst_nents;
  1019. edesc->src_chained = src_chained;
  1020. edesc->dst_chained = dst_chained;
  1021. edesc->dma_len = dma_len;
  1022. if (dma_len)
  1023. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1024. edesc->dma_len,
  1025. DMA_BIDIRECTIONAL);
  1026. return edesc;
  1027. }
  1028. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1029. int icv_stashing)
  1030. {
  1031. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1032. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1033. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1034. areq->cryptlen, ctx->authsize, icv_stashing,
  1035. areq->base.flags);
  1036. }
  1037. static int aead_encrypt(struct aead_request *req)
  1038. {
  1039. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1040. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1041. struct talitos_edesc *edesc;
  1042. /* allocate extended descriptor */
  1043. edesc = aead_edesc_alloc(req, 0);
  1044. if (IS_ERR(edesc))
  1045. return PTR_ERR(edesc);
  1046. /* set encrypt */
  1047. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1048. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1049. }
  1050. static int aead_decrypt(struct aead_request *req)
  1051. {
  1052. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1053. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1054. unsigned int authsize = ctx->authsize;
  1055. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1056. struct talitos_edesc *edesc;
  1057. struct scatterlist *sg;
  1058. void *icvdata;
  1059. req->cryptlen -= authsize;
  1060. /* allocate extended descriptor */
  1061. edesc = aead_edesc_alloc(req, 1);
  1062. if (IS_ERR(edesc))
  1063. return PTR_ERR(edesc);
  1064. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1065. ((!edesc->src_nents && !edesc->dst_nents) ||
  1066. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1067. /* decrypt and check the ICV */
  1068. edesc->desc.hdr = ctx->desc_hdr_template |
  1069. DESC_HDR_DIR_INBOUND |
  1070. DESC_HDR_MODE1_MDEU_CICV;
  1071. /* reset integrity check result bits */
  1072. edesc->desc.hdr_lo = 0;
  1073. return ipsec_esp(edesc, req, NULL, 0,
  1074. ipsec_esp_decrypt_hwauth_done);
  1075. }
  1076. /* Have to check the ICV with software */
  1077. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1078. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1079. if (edesc->dma_len)
  1080. icvdata = &edesc->link_tbl[edesc->src_nents +
  1081. edesc->dst_nents + 2];
  1082. else
  1083. icvdata = &edesc->link_tbl[0];
  1084. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1085. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1086. ctx->authsize);
  1087. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1088. }
  1089. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1090. {
  1091. struct aead_request *areq = &req->areq;
  1092. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1093. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1094. struct talitos_edesc *edesc;
  1095. /* allocate extended descriptor */
  1096. edesc = aead_edesc_alloc(areq, 0);
  1097. if (IS_ERR(edesc))
  1098. return PTR_ERR(edesc);
  1099. /* set encrypt */
  1100. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1101. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1102. /* avoid consecutive packets going out with same IV */
  1103. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1104. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1105. ipsec_esp_encrypt_done);
  1106. }
  1107. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1108. const u8 *key, unsigned int keylen)
  1109. {
  1110. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1111. memcpy(&ctx->key, key, keylen);
  1112. ctx->keylen = keylen;
  1113. return 0;
  1114. }
  1115. static void common_nonsnoop_unmap(struct device *dev,
  1116. struct talitos_edesc *edesc,
  1117. struct ablkcipher_request *areq)
  1118. {
  1119. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1120. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1121. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1122. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1123. if (edesc->dma_len)
  1124. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1125. DMA_BIDIRECTIONAL);
  1126. }
  1127. static void ablkcipher_done(struct device *dev,
  1128. struct talitos_desc *desc, void *context,
  1129. int err)
  1130. {
  1131. struct ablkcipher_request *areq = context;
  1132. struct talitos_edesc *edesc;
  1133. edesc = container_of(desc, struct talitos_edesc, desc);
  1134. common_nonsnoop_unmap(dev, edesc, areq);
  1135. kfree(edesc);
  1136. areq->base.complete(&areq->base, err);
  1137. }
  1138. static int common_nonsnoop(struct talitos_edesc *edesc,
  1139. struct ablkcipher_request *areq,
  1140. void (*callback) (struct device *dev,
  1141. struct talitos_desc *desc,
  1142. void *context, int error))
  1143. {
  1144. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1145. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1146. struct device *dev = ctx->dev;
  1147. struct talitos_desc *desc = &edesc->desc;
  1148. unsigned int cryptlen = areq->nbytes;
  1149. unsigned int ivsize;
  1150. int sg_count, ret;
  1151. /* first DWORD empty */
  1152. desc->ptr[0].len = 0;
  1153. to_talitos_ptr(&desc->ptr[0], 0);
  1154. desc->ptr[0].j_extent = 0;
  1155. /* cipher iv */
  1156. ivsize = crypto_ablkcipher_ivsize(cipher);
  1157. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, areq->info, 0,
  1158. DMA_TO_DEVICE);
  1159. /* cipher key */
  1160. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1161. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1162. /*
  1163. * cipher in
  1164. */
  1165. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1166. desc->ptr[3].j_extent = 0;
  1167. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1168. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1169. : DMA_TO_DEVICE,
  1170. edesc->src_chained);
  1171. if (sg_count == 1) {
  1172. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1173. } else {
  1174. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1175. &edesc->link_tbl[0]);
  1176. if (sg_count > 1) {
  1177. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1178. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1179. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1180. edesc->dma_len,
  1181. DMA_BIDIRECTIONAL);
  1182. } else {
  1183. /* Only one segment now, so no link tbl needed */
  1184. to_talitos_ptr(&desc->ptr[3],
  1185. sg_dma_address(areq->src));
  1186. }
  1187. }
  1188. /* cipher out */
  1189. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1190. desc->ptr[4].j_extent = 0;
  1191. if (areq->src != areq->dst)
  1192. sg_count = talitos_map_sg(dev, areq->dst,
  1193. edesc->dst_nents ? : 1,
  1194. DMA_FROM_DEVICE, edesc->dst_chained);
  1195. if (sg_count == 1) {
  1196. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1197. } else {
  1198. struct talitos_ptr *link_tbl_ptr =
  1199. &edesc->link_tbl[edesc->src_nents + 1];
  1200. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1201. (edesc->src_nents + 1) *
  1202. sizeof(struct talitos_ptr));
  1203. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1204. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1205. link_tbl_ptr);
  1206. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1207. edesc->dma_len, DMA_BIDIRECTIONAL);
  1208. }
  1209. /* iv out */
  1210. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1211. DMA_FROM_DEVICE);
  1212. /* last DWORD empty */
  1213. desc->ptr[6].len = 0;
  1214. to_talitos_ptr(&desc->ptr[6], 0);
  1215. desc->ptr[6].j_extent = 0;
  1216. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1217. if (ret != -EINPROGRESS) {
  1218. common_nonsnoop_unmap(dev, edesc, areq);
  1219. kfree(edesc);
  1220. }
  1221. return ret;
  1222. }
  1223. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1224. areq)
  1225. {
  1226. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1227. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1228. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, areq->nbytes,
  1229. 0, 0, areq->base.flags);
  1230. }
  1231. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1232. {
  1233. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1234. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1235. struct talitos_edesc *edesc;
  1236. /* allocate extended descriptor */
  1237. edesc = ablkcipher_edesc_alloc(areq);
  1238. if (IS_ERR(edesc))
  1239. return PTR_ERR(edesc);
  1240. /* set encrypt */
  1241. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1242. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1243. }
  1244. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1245. {
  1246. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1247. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1248. struct talitos_edesc *edesc;
  1249. /* allocate extended descriptor */
  1250. edesc = ablkcipher_edesc_alloc(areq);
  1251. if (IS_ERR(edesc))
  1252. return PTR_ERR(edesc);
  1253. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1254. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1255. }
  1256. static void common_nonsnoop_hash_unmap(struct device *dev,
  1257. struct talitos_edesc *edesc,
  1258. struct ahash_request *areq)
  1259. {
  1260. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1261. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1262. /* When using hashctx-in, must unmap it. */
  1263. if (edesc->desc.ptr[1].len)
  1264. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1265. DMA_TO_DEVICE);
  1266. if (edesc->desc.ptr[2].len)
  1267. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1268. DMA_TO_DEVICE);
  1269. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1270. if (edesc->dma_len)
  1271. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1272. DMA_BIDIRECTIONAL);
  1273. }
  1274. static void ahash_done(struct device *dev,
  1275. struct talitos_desc *desc, void *context,
  1276. int err)
  1277. {
  1278. struct ahash_request *areq = context;
  1279. struct talitos_edesc *edesc =
  1280. container_of(desc, struct talitos_edesc, desc);
  1281. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1282. if (!req_ctx->last && req_ctx->to_hash_later) {
  1283. /* Position any partial block for next update/final/finup */
  1284. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1285. req_ctx->nbuf = req_ctx->to_hash_later;
  1286. }
  1287. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1288. kfree(edesc);
  1289. areq->base.complete(&areq->base, err);
  1290. }
  1291. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1292. struct ahash_request *areq, unsigned int length,
  1293. void (*callback) (struct device *dev,
  1294. struct talitos_desc *desc,
  1295. void *context, int error))
  1296. {
  1297. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1298. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1299. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1300. struct device *dev = ctx->dev;
  1301. struct talitos_desc *desc = &edesc->desc;
  1302. int sg_count, ret;
  1303. /* first DWORD empty */
  1304. desc->ptr[0] = zero_entry;
  1305. /* hash context in */
  1306. if (!req_ctx->first || req_ctx->swinit) {
  1307. map_single_talitos_ptr(dev, &desc->ptr[1],
  1308. req_ctx->hw_context_size,
  1309. (char *)req_ctx->hw_context, 0,
  1310. DMA_TO_DEVICE);
  1311. req_ctx->swinit = 0;
  1312. } else {
  1313. desc->ptr[1] = zero_entry;
  1314. /* Indicate next op is not the first. */
  1315. req_ctx->first = 0;
  1316. }
  1317. /* HMAC key */
  1318. if (ctx->keylen)
  1319. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1320. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1321. else
  1322. desc->ptr[2] = zero_entry;
  1323. /*
  1324. * data in
  1325. */
  1326. desc->ptr[3].len = cpu_to_be16(length);
  1327. desc->ptr[3].j_extent = 0;
  1328. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1329. edesc->src_nents ? : 1,
  1330. DMA_TO_DEVICE, edesc->src_chained);
  1331. if (sg_count == 1) {
  1332. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1333. } else {
  1334. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1335. &edesc->link_tbl[0]);
  1336. if (sg_count > 1) {
  1337. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1338. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1339. dma_sync_single_for_device(ctx->dev,
  1340. edesc->dma_link_tbl,
  1341. edesc->dma_len,
  1342. DMA_BIDIRECTIONAL);
  1343. } else {
  1344. /* Only one segment now, so no link tbl needed */
  1345. to_talitos_ptr(&desc->ptr[3],
  1346. sg_dma_address(req_ctx->psrc));
  1347. }
  1348. }
  1349. /* fifth DWORD empty */
  1350. desc->ptr[4] = zero_entry;
  1351. /* hash/HMAC out -or- hash context out */
  1352. if (req_ctx->last)
  1353. map_single_talitos_ptr(dev, &desc->ptr[5],
  1354. crypto_ahash_digestsize(tfm),
  1355. areq->result, 0, DMA_FROM_DEVICE);
  1356. else
  1357. map_single_talitos_ptr(dev, &desc->ptr[5],
  1358. req_ctx->hw_context_size,
  1359. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1360. /* last DWORD empty */
  1361. desc->ptr[6] = zero_entry;
  1362. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1363. if (ret != -EINPROGRESS) {
  1364. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1365. kfree(edesc);
  1366. }
  1367. return ret;
  1368. }
  1369. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1370. unsigned int nbytes)
  1371. {
  1372. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1373. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1374. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1375. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, nbytes, 0, 0,
  1376. areq->base.flags);
  1377. }
  1378. static int ahash_init(struct ahash_request *areq)
  1379. {
  1380. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1381. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1382. /* Initialize the context */
  1383. req_ctx->nbuf = 0;
  1384. req_ctx->first = 1; /* first indicates h/w must init its context */
  1385. req_ctx->swinit = 0; /* assume h/w init of context */
  1386. req_ctx->hw_context_size =
  1387. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1388. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1389. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1390. return 0;
  1391. }
  1392. /*
  1393. * on h/w without explicit sha224 support, we initialize h/w context
  1394. * manually with sha224 constants, and tell it to run sha256.
  1395. */
  1396. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1397. {
  1398. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1399. ahash_init(areq);
  1400. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1401. req_ctx->hw_context[0] = SHA224_H0;
  1402. req_ctx->hw_context[1] = SHA224_H1;
  1403. req_ctx->hw_context[2] = SHA224_H2;
  1404. req_ctx->hw_context[3] = SHA224_H3;
  1405. req_ctx->hw_context[4] = SHA224_H4;
  1406. req_ctx->hw_context[5] = SHA224_H5;
  1407. req_ctx->hw_context[6] = SHA224_H6;
  1408. req_ctx->hw_context[7] = SHA224_H7;
  1409. /* init 64-bit count */
  1410. req_ctx->hw_context[8] = 0;
  1411. req_ctx->hw_context[9] = 0;
  1412. return 0;
  1413. }
  1414. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1415. {
  1416. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1417. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1418. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1419. struct talitos_edesc *edesc;
  1420. unsigned int blocksize =
  1421. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1422. unsigned int nbytes_to_hash;
  1423. unsigned int to_hash_later;
  1424. unsigned int nsg;
  1425. bool chained;
  1426. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1427. /* Buffer up to one whole block */
  1428. sg_copy_to_buffer(areq->src,
  1429. sg_count(areq->src, nbytes, &chained),
  1430. req_ctx->buf + req_ctx->nbuf, nbytes);
  1431. req_ctx->nbuf += nbytes;
  1432. return 0;
  1433. }
  1434. /* At least (blocksize + 1) bytes are available to hash */
  1435. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1436. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1437. if (req_ctx->last)
  1438. to_hash_later = 0;
  1439. else if (to_hash_later)
  1440. /* There is a partial block. Hash the full block(s) now */
  1441. nbytes_to_hash -= to_hash_later;
  1442. else {
  1443. /* Keep one block buffered */
  1444. nbytes_to_hash -= blocksize;
  1445. to_hash_later = blocksize;
  1446. }
  1447. /* Chain in any previously buffered data */
  1448. if (req_ctx->nbuf) {
  1449. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1450. sg_init_table(req_ctx->bufsl, nsg);
  1451. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1452. if (nsg > 1)
  1453. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1454. req_ctx->psrc = req_ctx->bufsl;
  1455. } else
  1456. req_ctx->psrc = areq->src;
  1457. if (to_hash_later) {
  1458. int nents = sg_count(areq->src, nbytes, &chained);
  1459. sg_copy_end_to_buffer(areq->src, nents,
  1460. req_ctx->bufnext,
  1461. to_hash_later,
  1462. nbytes - to_hash_later);
  1463. }
  1464. req_ctx->to_hash_later = to_hash_later;
  1465. /* Allocate extended descriptor */
  1466. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1467. if (IS_ERR(edesc))
  1468. return PTR_ERR(edesc);
  1469. edesc->desc.hdr = ctx->desc_hdr_template;
  1470. /* On last one, request SEC to pad; otherwise continue */
  1471. if (req_ctx->last)
  1472. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1473. else
  1474. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1475. /* request SEC to INIT hash. */
  1476. if (req_ctx->first && !req_ctx->swinit)
  1477. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1478. /* When the tfm context has a keylen, it's an HMAC.
  1479. * A first or last (ie. not middle) descriptor must request HMAC.
  1480. */
  1481. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1482. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1483. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1484. ahash_done);
  1485. }
  1486. static int ahash_update(struct ahash_request *areq)
  1487. {
  1488. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1489. req_ctx->last = 0;
  1490. return ahash_process_req(areq, areq->nbytes);
  1491. }
  1492. static int ahash_final(struct ahash_request *areq)
  1493. {
  1494. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1495. req_ctx->last = 1;
  1496. return ahash_process_req(areq, 0);
  1497. }
  1498. static int ahash_finup(struct ahash_request *areq)
  1499. {
  1500. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1501. req_ctx->last = 1;
  1502. return ahash_process_req(areq, areq->nbytes);
  1503. }
  1504. static int ahash_digest(struct ahash_request *areq)
  1505. {
  1506. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1507. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1508. ahash->init(areq);
  1509. req_ctx->last = 1;
  1510. return ahash_process_req(areq, areq->nbytes);
  1511. }
  1512. struct keyhash_result {
  1513. struct completion completion;
  1514. int err;
  1515. };
  1516. static void keyhash_complete(struct crypto_async_request *req, int err)
  1517. {
  1518. struct keyhash_result *res = req->data;
  1519. if (err == -EINPROGRESS)
  1520. return;
  1521. res->err = err;
  1522. complete(&res->completion);
  1523. }
  1524. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1525. u8 *hash)
  1526. {
  1527. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1528. struct scatterlist sg[1];
  1529. struct ahash_request *req;
  1530. struct keyhash_result hresult;
  1531. int ret;
  1532. init_completion(&hresult.completion);
  1533. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1534. if (!req)
  1535. return -ENOMEM;
  1536. /* Keep tfm keylen == 0 during hash of the long key */
  1537. ctx->keylen = 0;
  1538. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1539. keyhash_complete, &hresult);
  1540. sg_init_one(&sg[0], key, keylen);
  1541. ahash_request_set_crypt(req, sg, hash, keylen);
  1542. ret = crypto_ahash_digest(req);
  1543. switch (ret) {
  1544. case 0:
  1545. break;
  1546. case -EINPROGRESS:
  1547. case -EBUSY:
  1548. ret = wait_for_completion_interruptible(
  1549. &hresult.completion);
  1550. if (!ret)
  1551. ret = hresult.err;
  1552. break;
  1553. default:
  1554. break;
  1555. }
  1556. ahash_request_free(req);
  1557. return ret;
  1558. }
  1559. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1560. unsigned int keylen)
  1561. {
  1562. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1563. unsigned int blocksize =
  1564. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1565. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1566. unsigned int keysize = keylen;
  1567. u8 hash[SHA512_DIGEST_SIZE];
  1568. int ret;
  1569. if (keylen <= blocksize)
  1570. memcpy(ctx->key, key, keysize);
  1571. else {
  1572. /* Must get the hash of the long key */
  1573. ret = keyhash(tfm, key, keylen, hash);
  1574. if (ret) {
  1575. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1576. return -EINVAL;
  1577. }
  1578. keysize = digestsize;
  1579. memcpy(ctx->key, hash, digestsize);
  1580. }
  1581. ctx->keylen = keysize;
  1582. return 0;
  1583. }
  1584. struct talitos_alg_template {
  1585. u32 type;
  1586. union {
  1587. struct crypto_alg crypto;
  1588. struct ahash_alg hash;
  1589. } alg;
  1590. __be32 desc_hdr_template;
  1591. };
  1592. static struct talitos_alg_template driver_algs[] = {
  1593. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1594. { .type = CRYPTO_ALG_TYPE_AEAD,
  1595. .alg.crypto = {
  1596. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1597. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1598. .cra_blocksize = AES_BLOCK_SIZE,
  1599. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1600. .cra_aead = {
  1601. .ivsize = AES_BLOCK_SIZE,
  1602. .maxauthsize = SHA1_DIGEST_SIZE,
  1603. }
  1604. },
  1605. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1606. DESC_HDR_SEL0_AESU |
  1607. DESC_HDR_MODE0_AESU_CBC |
  1608. DESC_HDR_SEL1_MDEUA |
  1609. DESC_HDR_MODE1_MDEU_INIT |
  1610. DESC_HDR_MODE1_MDEU_PAD |
  1611. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1612. },
  1613. { .type = CRYPTO_ALG_TYPE_AEAD,
  1614. .alg.crypto = {
  1615. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1616. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1617. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1618. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1619. .cra_aead = {
  1620. .ivsize = DES3_EDE_BLOCK_SIZE,
  1621. .maxauthsize = SHA1_DIGEST_SIZE,
  1622. }
  1623. },
  1624. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1625. DESC_HDR_SEL0_DEU |
  1626. DESC_HDR_MODE0_DEU_CBC |
  1627. DESC_HDR_MODE0_DEU_3DES |
  1628. DESC_HDR_SEL1_MDEUA |
  1629. DESC_HDR_MODE1_MDEU_INIT |
  1630. DESC_HDR_MODE1_MDEU_PAD |
  1631. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1632. },
  1633. { .type = CRYPTO_ALG_TYPE_AEAD,
  1634. .alg.crypto = {
  1635. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  1636. .cra_driver_name = "authenc-hmac-sha224-cbc-aes-talitos",
  1637. .cra_blocksize = AES_BLOCK_SIZE,
  1638. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1639. .cra_aead = {
  1640. .ivsize = AES_BLOCK_SIZE,
  1641. .maxauthsize = SHA224_DIGEST_SIZE,
  1642. }
  1643. },
  1644. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1645. DESC_HDR_SEL0_AESU |
  1646. DESC_HDR_MODE0_AESU_CBC |
  1647. DESC_HDR_SEL1_MDEUA |
  1648. DESC_HDR_MODE1_MDEU_INIT |
  1649. DESC_HDR_MODE1_MDEU_PAD |
  1650. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1651. },
  1652. { .type = CRYPTO_ALG_TYPE_AEAD,
  1653. .alg.crypto = {
  1654. .cra_name = "authenc(hmac(sha224),cbc(des3_ede))",
  1655. .cra_driver_name = "authenc-hmac-sha224-cbc-3des-talitos",
  1656. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1657. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1658. .cra_aead = {
  1659. .ivsize = DES3_EDE_BLOCK_SIZE,
  1660. .maxauthsize = SHA224_DIGEST_SIZE,
  1661. }
  1662. },
  1663. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1664. DESC_HDR_SEL0_DEU |
  1665. DESC_HDR_MODE0_DEU_CBC |
  1666. DESC_HDR_MODE0_DEU_3DES |
  1667. DESC_HDR_SEL1_MDEUA |
  1668. DESC_HDR_MODE1_MDEU_INIT |
  1669. DESC_HDR_MODE1_MDEU_PAD |
  1670. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  1671. },
  1672. { .type = CRYPTO_ALG_TYPE_AEAD,
  1673. .alg.crypto = {
  1674. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1675. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1676. .cra_blocksize = AES_BLOCK_SIZE,
  1677. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1678. .cra_aead = {
  1679. .ivsize = AES_BLOCK_SIZE,
  1680. .maxauthsize = SHA256_DIGEST_SIZE,
  1681. }
  1682. },
  1683. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1684. DESC_HDR_SEL0_AESU |
  1685. DESC_HDR_MODE0_AESU_CBC |
  1686. DESC_HDR_SEL1_MDEUA |
  1687. DESC_HDR_MODE1_MDEU_INIT |
  1688. DESC_HDR_MODE1_MDEU_PAD |
  1689. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1690. },
  1691. { .type = CRYPTO_ALG_TYPE_AEAD,
  1692. .alg.crypto = {
  1693. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1694. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1695. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1696. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1697. .cra_aead = {
  1698. .ivsize = DES3_EDE_BLOCK_SIZE,
  1699. .maxauthsize = SHA256_DIGEST_SIZE,
  1700. }
  1701. },
  1702. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1703. DESC_HDR_SEL0_DEU |
  1704. DESC_HDR_MODE0_DEU_CBC |
  1705. DESC_HDR_MODE0_DEU_3DES |
  1706. DESC_HDR_SEL1_MDEUA |
  1707. DESC_HDR_MODE1_MDEU_INIT |
  1708. DESC_HDR_MODE1_MDEU_PAD |
  1709. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1710. },
  1711. { .type = CRYPTO_ALG_TYPE_AEAD,
  1712. .alg.crypto = {
  1713. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  1714. .cra_driver_name = "authenc-hmac-sha384-cbc-aes-talitos",
  1715. .cra_blocksize = AES_BLOCK_SIZE,
  1716. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1717. .cra_aead = {
  1718. .ivsize = AES_BLOCK_SIZE,
  1719. .maxauthsize = SHA384_DIGEST_SIZE,
  1720. }
  1721. },
  1722. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1723. DESC_HDR_SEL0_AESU |
  1724. DESC_HDR_MODE0_AESU_CBC |
  1725. DESC_HDR_SEL1_MDEUB |
  1726. DESC_HDR_MODE1_MDEU_INIT |
  1727. DESC_HDR_MODE1_MDEU_PAD |
  1728. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1729. },
  1730. { .type = CRYPTO_ALG_TYPE_AEAD,
  1731. .alg.crypto = {
  1732. .cra_name = "authenc(hmac(sha384),cbc(des3_ede))",
  1733. .cra_driver_name = "authenc-hmac-sha384-cbc-3des-talitos",
  1734. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1735. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1736. .cra_aead = {
  1737. .ivsize = DES3_EDE_BLOCK_SIZE,
  1738. .maxauthsize = SHA384_DIGEST_SIZE,
  1739. }
  1740. },
  1741. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1742. DESC_HDR_SEL0_DEU |
  1743. DESC_HDR_MODE0_DEU_CBC |
  1744. DESC_HDR_MODE0_DEU_3DES |
  1745. DESC_HDR_SEL1_MDEUB |
  1746. DESC_HDR_MODE1_MDEU_INIT |
  1747. DESC_HDR_MODE1_MDEU_PAD |
  1748. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  1749. },
  1750. { .type = CRYPTO_ALG_TYPE_AEAD,
  1751. .alg.crypto = {
  1752. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  1753. .cra_driver_name = "authenc-hmac-sha512-cbc-aes-talitos",
  1754. .cra_blocksize = AES_BLOCK_SIZE,
  1755. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1756. .cra_aead = {
  1757. .ivsize = AES_BLOCK_SIZE,
  1758. .maxauthsize = SHA512_DIGEST_SIZE,
  1759. }
  1760. },
  1761. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1762. DESC_HDR_SEL0_AESU |
  1763. DESC_HDR_MODE0_AESU_CBC |
  1764. DESC_HDR_SEL1_MDEUB |
  1765. DESC_HDR_MODE1_MDEU_INIT |
  1766. DESC_HDR_MODE1_MDEU_PAD |
  1767. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1768. },
  1769. { .type = CRYPTO_ALG_TYPE_AEAD,
  1770. .alg.crypto = {
  1771. .cra_name = "authenc(hmac(sha512),cbc(des3_ede))",
  1772. .cra_driver_name = "authenc-hmac-sha512-cbc-3des-talitos",
  1773. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1774. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1775. .cra_aead = {
  1776. .ivsize = DES3_EDE_BLOCK_SIZE,
  1777. .maxauthsize = SHA512_DIGEST_SIZE,
  1778. }
  1779. },
  1780. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1781. DESC_HDR_SEL0_DEU |
  1782. DESC_HDR_MODE0_DEU_CBC |
  1783. DESC_HDR_MODE0_DEU_3DES |
  1784. DESC_HDR_SEL1_MDEUB |
  1785. DESC_HDR_MODE1_MDEU_INIT |
  1786. DESC_HDR_MODE1_MDEU_PAD |
  1787. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  1788. },
  1789. { .type = CRYPTO_ALG_TYPE_AEAD,
  1790. .alg.crypto = {
  1791. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1792. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1793. .cra_blocksize = AES_BLOCK_SIZE,
  1794. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1795. .cra_aead = {
  1796. .ivsize = AES_BLOCK_SIZE,
  1797. .maxauthsize = MD5_DIGEST_SIZE,
  1798. }
  1799. },
  1800. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1801. DESC_HDR_SEL0_AESU |
  1802. DESC_HDR_MODE0_AESU_CBC |
  1803. DESC_HDR_SEL1_MDEUA |
  1804. DESC_HDR_MODE1_MDEU_INIT |
  1805. DESC_HDR_MODE1_MDEU_PAD |
  1806. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1807. },
  1808. { .type = CRYPTO_ALG_TYPE_AEAD,
  1809. .alg.crypto = {
  1810. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1811. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1812. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1813. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1814. .cra_aead = {
  1815. .ivsize = DES3_EDE_BLOCK_SIZE,
  1816. .maxauthsize = MD5_DIGEST_SIZE,
  1817. }
  1818. },
  1819. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1820. DESC_HDR_SEL0_DEU |
  1821. DESC_HDR_MODE0_DEU_CBC |
  1822. DESC_HDR_MODE0_DEU_3DES |
  1823. DESC_HDR_SEL1_MDEUA |
  1824. DESC_HDR_MODE1_MDEU_INIT |
  1825. DESC_HDR_MODE1_MDEU_PAD |
  1826. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1827. },
  1828. /* ABLKCIPHER algorithms. */
  1829. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1830. .alg.crypto = {
  1831. .cra_name = "cbc(aes)",
  1832. .cra_driver_name = "cbc-aes-talitos",
  1833. .cra_blocksize = AES_BLOCK_SIZE,
  1834. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1835. CRYPTO_ALG_ASYNC,
  1836. .cra_ablkcipher = {
  1837. .min_keysize = AES_MIN_KEY_SIZE,
  1838. .max_keysize = AES_MAX_KEY_SIZE,
  1839. .ivsize = AES_BLOCK_SIZE,
  1840. }
  1841. },
  1842. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1843. DESC_HDR_SEL0_AESU |
  1844. DESC_HDR_MODE0_AESU_CBC,
  1845. },
  1846. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1847. .alg.crypto = {
  1848. .cra_name = "cbc(des3_ede)",
  1849. .cra_driver_name = "cbc-3des-talitos",
  1850. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1851. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1852. CRYPTO_ALG_ASYNC,
  1853. .cra_ablkcipher = {
  1854. .min_keysize = DES3_EDE_KEY_SIZE,
  1855. .max_keysize = DES3_EDE_KEY_SIZE,
  1856. .ivsize = DES3_EDE_BLOCK_SIZE,
  1857. }
  1858. },
  1859. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1860. DESC_HDR_SEL0_DEU |
  1861. DESC_HDR_MODE0_DEU_CBC |
  1862. DESC_HDR_MODE0_DEU_3DES,
  1863. },
  1864. /* AHASH algorithms. */
  1865. { .type = CRYPTO_ALG_TYPE_AHASH,
  1866. .alg.hash = {
  1867. .halg.digestsize = MD5_DIGEST_SIZE,
  1868. .halg.base = {
  1869. .cra_name = "md5",
  1870. .cra_driver_name = "md5-talitos",
  1871. .cra_blocksize = MD5_BLOCK_SIZE,
  1872. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1873. CRYPTO_ALG_ASYNC,
  1874. }
  1875. },
  1876. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1877. DESC_HDR_SEL0_MDEUA |
  1878. DESC_HDR_MODE0_MDEU_MD5,
  1879. },
  1880. { .type = CRYPTO_ALG_TYPE_AHASH,
  1881. .alg.hash = {
  1882. .halg.digestsize = SHA1_DIGEST_SIZE,
  1883. .halg.base = {
  1884. .cra_name = "sha1",
  1885. .cra_driver_name = "sha1-talitos",
  1886. .cra_blocksize = SHA1_BLOCK_SIZE,
  1887. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1888. CRYPTO_ALG_ASYNC,
  1889. }
  1890. },
  1891. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1892. DESC_HDR_SEL0_MDEUA |
  1893. DESC_HDR_MODE0_MDEU_SHA1,
  1894. },
  1895. { .type = CRYPTO_ALG_TYPE_AHASH,
  1896. .alg.hash = {
  1897. .halg.digestsize = SHA224_DIGEST_SIZE,
  1898. .halg.base = {
  1899. .cra_name = "sha224",
  1900. .cra_driver_name = "sha224-talitos",
  1901. .cra_blocksize = SHA224_BLOCK_SIZE,
  1902. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1903. CRYPTO_ALG_ASYNC,
  1904. }
  1905. },
  1906. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1907. DESC_HDR_SEL0_MDEUA |
  1908. DESC_HDR_MODE0_MDEU_SHA224,
  1909. },
  1910. { .type = CRYPTO_ALG_TYPE_AHASH,
  1911. .alg.hash = {
  1912. .halg.digestsize = SHA256_DIGEST_SIZE,
  1913. .halg.base = {
  1914. .cra_name = "sha256",
  1915. .cra_driver_name = "sha256-talitos",
  1916. .cra_blocksize = SHA256_BLOCK_SIZE,
  1917. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1918. CRYPTO_ALG_ASYNC,
  1919. }
  1920. },
  1921. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1922. DESC_HDR_SEL0_MDEUA |
  1923. DESC_HDR_MODE0_MDEU_SHA256,
  1924. },
  1925. { .type = CRYPTO_ALG_TYPE_AHASH,
  1926. .alg.hash = {
  1927. .halg.digestsize = SHA384_DIGEST_SIZE,
  1928. .halg.base = {
  1929. .cra_name = "sha384",
  1930. .cra_driver_name = "sha384-talitos",
  1931. .cra_blocksize = SHA384_BLOCK_SIZE,
  1932. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1933. CRYPTO_ALG_ASYNC,
  1934. }
  1935. },
  1936. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1937. DESC_HDR_SEL0_MDEUB |
  1938. DESC_HDR_MODE0_MDEUB_SHA384,
  1939. },
  1940. { .type = CRYPTO_ALG_TYPE_AHASH,
  1941. .alg.hash = {
  1942. .halg.digestsize = SHA512_DIGEST_SIZE,
  1943. .halg.base = {
  1944. .cra_name = "sha512",
  1945. .cra_driver_name = "sha512-talitos",
  1946. .cra_blocksize = SHA512_BLOCK_SIZE,
  1947. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1948. CRYPTO_ALG_ASYNC,
  1949. }
  1950. },
  1951. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1952. DESC_HDR_SEL0_MDEUB |
  1953. DESC_HDR_MODE0_MDEUB_SHA512,
  1954. },
  1955. { .type = CRYPTO_ALG_TYPE_AHASH,
  1956. .alg.hash = {
  1957. .halg.digestsize = MD5_DIGEST_SIZE,
  1958. .halg.base = {
  1959. .cra_name = "hmac(md5)",
  1960. .cra_driver_name = "hmac-md5-talitos",
  1961. .cra_blocksize = MD5_BLOCK_SIZE,
  1962. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1963. CRYPTO_ALG_ASYNC,
  1964. }
  1965. },
  1966. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1967. DESC_HDR_SEL0_MDEUA |
  1968. DESC_HDR_MODE0_MDEU_MD5,
  1969. },
  1970. { .type = CRYPTO_ALG_TYPE_AHASH,
  1971. .alg.hash = {
  1972. .halg.digestsize = SHA1_DIGEST_SIZE,
  1973. .halg.base = {
  1974. .cra_name = "hmac(sha1)",
  1975. .cra_driver_name = "hmac-sha1-talitos",
  1976. .cra_blocksize = SHA1_BLOCK_SIZE,
  1977. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1978. CRYPTO_ALG_ASYNC,
  1979. }
  1980. },
  1981. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1982. DESC_HDR_SEL0_MDEUA |
  1983. DESC_HDR_MODE0_MDEU_SHA1,
  1984. },
  1985. { .type = CRYPTO_ALG_TYPE_AHASH,
  1986. .alg.hash = {
  1987. .halg.digestsize = SHA224_DIGEST_SIZE,
  1988. .halg.base = {
  1989. .cra_name = "hmac(sha224)",
  1990. .cra_driver_name = "hmac-sha224-talitos",
  1991. .cra_blocksize = SHA224_BLOCK_SIZE,
  1992. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1993. CRYPTO_ALG_ASYNC,
  1994. }
  1995. },
  1996. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1997. DESC_HDR_SEL0_MDEUA |
  1998. DESC_HDR_MODE0_MDEU_SHA224,
  1999. },
  2000. { .type = CRYPTO_ALG_TYPE_AHASH,
  2001. .alg.hash = {
  2002. .halg.digestsize = SHA256_DIGEST_SIZE,
  2003. .halg.base = {
  2004. .cra_name = "hmac(sha256)",
  2005. .cra_driver_name = "hmac-sha256-talitos",
  2006. .cra_blocksize = SHA256_BLOCK_SIZE,
  2007. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2008. CRYPTO_ALG_ASYNC,
  2009. }
  2010. },
  2011. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2012. DESC_HDR_SEL0_MDEUA |
  2013. DESC_HDR_MODE0_MDEU_SHA256,
  2014. },
  2015. { .type = CRYPTO_ALG_TYPE_AHASH,
  2016. .alg.hash = {
  2017. .halg.digestsize = SHA384_DIGEST_SIZE,
  2018. .halg.base = {
  2019. .cra_name = "hmac(sha384)",
  2020. .cra_driver_name = "hmac-sha384-talitos",
  2021. .cra_blocksize = SHA384_BLOCK_SIZE,
  2022. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2023. CRYPTO_ALG_ASYNC,
  2024. }
  2025. },
  2026. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2027. DESC_HDR_SEL0_MDEUB |
  2028. DESC_HDR_MODE0_MDEUB_SHA384,
  2029. },
  2030. { .type = CRYPTO_ALG_TYPE_AHASH,
  2031. .alg.hash = {
  2032. .halg.digestsize = SHA512_DIGEST_SIZE,
  2033. .halg.base = {
  2034. .cra_name = "hmac(sha512)",
  2035. .cra_driver_name = "hmac-sha512-talitos",
  2036. .cra_blocksize = SHA512_BLOCK_SIZE,
  2037. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2038. CRYPTO_ALG_ASYNC,
  2039. }
  2040. },
  2041. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2042. DESC_HDR_SEL0_MDEUB |
  2043. DESC_HDR_MODE0_MDEUB_SHA512,
  2044. }
  2045. };
  2046. struct talitos_crypto_alg {
  2047. struct list_head entry;
  2048. struct device *dev;
  2049. struct talitos_alg_template algt;
  2050. };
  2051. static int talitos_cra_init(struct crypto_tfm *tfm)
  2052. {
  2053. struct crypto_alg *alg = tfm->__crt_alg;
  2054. struct talitos_crypto_alg *talitos_alg;
  2055. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2056. struct talitos_private *priv;
  2057. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2058. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2059. struct talitos_crypto_alg,
  2060. algt.alg.hash);
  2061. else
  2062. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2063. algt.alg.crypto);
  2064. /* update context with ptr to dev */
  2065. ctx->dev = talitos_alg->dev;
  2066. /* assign SEC channel to tfm in round-robin fashion */
  2067. priv = dev_get_drvdata(ctx->dev);
  2068. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2069. (priv->num_channels - 1);
  2070. /* copy descriptor header template value */
  2071. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2072. /* select done notification */
  2073. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2074. return 0;
  2075. }
  2076. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  2077. {
  2078. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2079. talitos_cra_init(tfm);
  2080. /* random first IV */
  2081. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  2082. return 0;
  2083. }
  2084. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2085. {
  2086. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2087. talitos_cra_init(tfm);
  2088. ctx->keylen = 0;
  2089. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2090. sizeof(struct talitos_ahash_req_ctx));
  2091. return 0;
  2092. }
  2093. /*
  2094. * given the alg's descriptor header template, determine whether descriptor
  2095. * type and primary/secondary execution units required match the hw
  2096. * capabilities description provided in the device tree node.
  2097. */
  2098. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2099. {
  2100. struct talitos_private *priv = dev_get_drvdata(dev);
  2101. int ret;
  2102. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2103. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2104. if (SECONDARY_EU(desc_hdr_template))
  2105. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2106. & priv->exec_units);
  2107. return ret;
  2108. }
  2109. static int talitos_remove(struct platform_device *ofdev)
  2110. {
  2111. struct device *dev = &ofdev->dev;
  2112. struct talitos_private *priv = dev_get_drvdata(dev);
  2113. struct talitos_crypto_alg *t_alg, *n;
  2114. int i;
  2115. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2116. switch (t_alg->algt.type) {
  2117. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2118. case CRYPTO_ALG_TYPE_AEAD:
  2119. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  2120. break;
  2121. case CRYPTO_ALG_TYPE_AHASH:
  2122. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2123. break;
  2124. }
  2125. list_del(&t_alg->entry);
  2126. kfree(t_alg);
  2127. }
  2128. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2129. talitos_unregister_rng(dev);
  2130. for (i = 0; i < priv->num_channels; i++)
  2131. kfree(priv->chan[i].fifo);
  2132. kfree(priv->chan);
  2133. for (i = 0; i < 2; i++)
  2134. if (priv->irq[i]) {
  2135. free_irq(priv->irq[i], dev);
  2136. irq_dispose_mapping(priv->irq[i]);
  2137. }
  2138. tasklet_kill(&priv->done_task[0]);
  2139. if (priv->irq[1])
  2140. tasklet_kill(&priv->done_task[1]);
  2141. iounmap(priv->reg);
  2142. dev_set_drvdata(dev, NULL);
  2143. kfree(priv);
  2144. return 0;
  2145. }
  2146. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2147. struct talitos_alg_template
  2148. *template)
  2149. {
  2150. struct talitos_private *priv = dev_get_drvdata(dev);
  2151. struct talitos_crypto_alg *t_alg;
  2152. struct crypto_alg *alg;
  2153. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2154. if (!t_alg)
  2155. return ERR_PTR(-ENOMEM);
  2156. t_alg->algt = *template;
  2157. switch (t_alg->algt.type) {
  2158. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2159. alg = &t_alg->algt.alg.crypto;
  2160. alg->cra_init = talitos_cra_init;
  2161. alg->cra_type = &crypto_ablkcipher_type;
  2162. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2163. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2164. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2165. alg->cra_ablkcipher.geniv = "eseqiv";
  2166. break;
  2167. case CRYPTO_ALG_TYPE_AEAD:
  2168. alg = &t_alg->algt.alg.crypto;
  2169. alg->cra_init = talitos_cra_init_aead;
  2170. alg->cra_type = &crypto_aead_type;
  2171. alg->cra_aead.setkey = aead_setkey;
  2172. alg->cra_aead.setauthsize = aead_setauthsize;
  2173. alg->cra_aead.encrypt = aead_encrypt;
  2174. alg->cra_aead.decrypt = aead_decrypt;
  2175. alg->cra_aead.givencrypt = aead_givencrypt;
  2176. alg->cra_aead.geniv = "<built-in>";
  2177. break;
  2178. case CRYPTO_ALG_TYPE_AHASH:
  2179. alg = &t_alg->algt.alg.hash.halg.base;
  2180. alg->cra_init = talitos_cra_init_ahash;
  2181. alg->cra_type = &crypto_ahash_type;
  2182. t_alg->algt.alg.hash.init = ahash_init;
  2183. t_alg->algt.alg.hash.update = ahash_update;
  2184. t_alg->algt.alg.hash.final = ahash_final;
  2185. t_alg->algt.alg.hash.finup = ahash_finup;
  2186. t_alg->algt.alg.hash.digest = ahash_digest;
  2187. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2188. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2189. !strncmp(alg->cra_name, "hmac", 4)) {
  2190. kfree(t_alg);
  2191. return ERR_PTR(-ENOTSUPP);
  2192. }
  2193. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2194. (!strcmp(alg->cra_name, "sha224") ||
  2195. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2196. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2197. t_alg->algt.desc_hdr_template =
  2198. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2199. DESC_HDR_SEL0_MDEUA |
  2200. DESC_HDR_MODE0_MDEU_SHA256;
  2201. }
  2202. break;
  2203. default:
  2204. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2205. return ERR_PTR(-EINVAL);
  2206. }
  2207. alg->cra_module = THIS_MODULE;
  2208. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2209. alg->cra_alignmask = 0;
  2210. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2211. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2212. t_alg->dev = dev;
  2213. return t_alg;
  2214. }
  2215. static int talitos_probe_irq(struct platform_device *ofdev)
  2216. {
  2217. struct device *dev = &ofdev->dev;
  2218. struct device_node *np = ofdev->dev.of_node;
  2219. struct talitos_private *priv = dev_get_drvdata(dev);
  2220. int err;
  2221. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2222. if (!priv->irq[0]) {
  2223. dev_err(dev, "failed to map irq\n");
  2224. return -EINVAL;
  2225. }
  2226. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2227. /* get the primary irq line */
  2228. if (!priv->irq[1]) {
  2229. err = request_irq(priv->irq[0], talitos_interrupt_4ch, 0,
  2230. dev_driver_string(dev), dev);
  2231. goto primary_out;
  2232. }
  2233. err = request_irq(priv->irq[0], talitos_interrupt_ch0_2, 0,
  2234. dev_driver_string(dev), dev);
  2235. if (err)
  2236. goto primary_out;
  2237. /* get the secondary irq line */
  2238. err = request_irq(priv->irq[1], talitos_interrupt_ch1_3, 0,
  2239. dev_driver_string(dev), dev);
  2240. if (err) {
  2241. dev_err(dev, "failed to request secondary irq\n");
  2242. irq_dispose_mapping(priv->irq[1]);
  2243. priv->irq[1] = 0;
  2244. }
  2245. return err;
  2246. primary_out:
  2247. if (err) {
  2248. dev_err(dev, "failed to request primary irq\n");
  2249. irq_dispose_mapping(priv->irq[0]);
  2250. priv->irq[0] = 0;
  2251. }
  2252. return err;
  2253. }
  2254. static int talitos_probe(struct platform_device *ofdev)
  2255. {
  2256. struct device *dev = &ofdev->dev;
  2257. struct device_node *np = ofdev->dev.of_node;
  2258. struct talitos_private *priv;
  2259. const unsigned int *prop;
  2260. int i, err;
  2261. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2262. if (!priv)
  2263. return -ENOMEM;
  2264. dev_set_drvdata(dev, priv);
  2265. priv->ofdev = ofdev;
  2266. spin_lock_init(&priv->reg_lock);
  2267. err = talitos_probe_irq(ofdev);
  2268. if (err)
  2269. goto err_out;
  2270. if (!priv->irq[1]) {
  2271. tasklet_init(&priv->done_task[0], talitos_done_4ch,
  2272. (unsigned long)dev);
  2273. } else {
  2274. tasklet_init(&priv->done_task[0], talitos_done_ch0_2,
  2275. (unsigned long)dev);
  2276. tasklet_init(&priv->done_task[1], talitos_done_ch1_3,
  2277. (unsigned long)dev);
  2278. }
  2279. INIT_LIST_HEAD(&priv->alg_list);
  2280. priv->reg = of_iomap(np, 0);
  2281. if (!priv->reg) {
  2282. dev_err(dev, "failed to of_iomap\n");
  2283. err = -ENOMEM;
  2284. goto err_out;
  2285. }
  2286. /* get SEC version capabilities from device tree */
  2287. prop = of_get_property(np, "fsl,num-channels", NULL);
  2288. if (prop)
  2289. priv->num_channels = *prop;
  2290. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2291. if (prop)
  2292. priv->chfifo_len = *prop;
  2293. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2294. if (prop)
  2295. priv->exec_units = *prop;
  2296. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2297. if (prop)
  2298. priv->desc_types = *prop;
  2299. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2300. !priv->exec_units || !priv->desc_types) {
  2301. dev_err(dev, "invalid property data in device tree node\n");
  2302. err = -EINVAL;
  2303. goto err_out;
  2304. }
  2305. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2306. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2307. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2308. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2309. TALITOS_FTR_SHA224_HWINIT |
  2310. TALITOS_FTR_HMAC_OK;
  2311. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2312. priv->num_channels, GFP_KERNEL);
  2313. if (!priv->chan) {
  2314. dev_err(dev, "failed to allocate channel management space\n");
  2315. err = -ENOMEM;
  2316. goto err_out;
  2317. }
  2318. for (i = 0; i < priv->num_channels; i++) {
  2319. priv->chan[i].reg = priv->reg + TALITOS_CH_STRIDE * (i + 1);
  2320. if (!priv->irq[1] || !(i & 1))
  2321. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  2322. }
  2323. for (i = 0; i < priv->num_channels; i++) {
  2324. spin_lock_init(&priv->chan[i].head_lock);
  2325. spin_lock_init(&priv->chan[i].tail_lock);
  2326. }
  2327. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2328. for (i = 0; i < priv->num_channels; i++) {
  2329. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2330. priv->fifo_len, GFP_KERNEL);
  2331. if (!priv->chan[i].fifo) {
  2332. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2333. err = -ENOMEM;
  2334. goto err_out;
  2335. }
  2336. }
  2337. for (i = 0; i < priv->num_channels; i++)
  2338. atomic_set(&priv->chan[i].submit_count,
  2339. -(priv->chfifo_len - 1));
  2340. dma_set_mask(dev, DMA_BIT_MASK(36));
  2341. /* reset and initialize the h/w */
  2342. err = init_device(dev);
  2343. if (err) {
  2344. dev_err(dev, "failed to initialize device\n");
  2345. goto err_out;
  2346. }
  2347. /* register the RNG, if available */
  2348. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2349. err = talitos_register_rng(dev);
  2350. if (err) {
  2351. dev_err(dev, "failed to register hwrng: %d\n", err);
  2352. goto err_out;
  2353. } else
  2354. dev_info(dev, "hwrng\n");
  2355. }
  2356. /* register crypto algorithms the device supports */
  2357. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2358. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2359. struct talitos_crypto_alg *t_alg;
  2360. char *name = NULL;
  2361. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2362. if (IS_ERR(t_alg)) {
  2363. err = PTR_ERR(t_alg);
  2364. if (err == -ENOTSUPP)
  2365. continue;
  2366. goto err_out;
  2367. }
  2368. switch (t_alg->algt.type) {
  2369. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2370. case CRYPTO_ALG_TYPE_AEAD:
  2371. err = crypto_register_alg(
  2372. &t_alg->algt.alg.crypto);
  2373. name = t_alg->algt.alg.crypto.cra_driver_name;
  2374. break;
  2375. case CRYPTO_ALG_TYPE_AHASH:
  2376. err = crypto_register_ahash(
  2377. &t_alg->algt.alg.hash);
  2378. name =
  2379. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2380. break;
  2381. }
  2382. if (err) {
  2383. dev_err(dev, "%s alg registration failed\n",
  2384. name);
  2385. kfree(t_alg);
  2386. } else
  2387. list_add_tail(&t_alg->entry, &priv->alg_list);
  2388. }
  2389. }
  2390. if (!list_empty(&priv->alg_list))
  2391. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  2392. (char *)of_get_property(np, "compatible", NULL));
  2393. return 0;
  2394. err_out:
  2395. talitos_remove(ofdev);
  2396. return err;
  2397. }
  2398. static const struct of_device_id talitos_match[] = {
  2399. {
  2400. .compatible = "fsl,sec2.0",
  2401. },
  2402. {},
  2403. };
  2404. MODULE_DEVICE_TABLE(of, talitos_match);
  2405. static struct platform_driver talitos_driver = {
  2406. .driver = {
  2407. .name = "talitos",
  2408. .owner = THIS_MODULE,
  2409. .of_match_table = talitos_match,
  2410. },
  2411. .probe = talitos_probe,
  2412. .remove = talitos_remove,
  2413. };
  2414. module_platform_driver(talitos_driver);
  2415. MODULE_LICENSE("GPL");
  2416. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2417. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");