e1000_main.c 129 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581
  1. /*******************************************************************************
  2. Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  3. This program is free software; you can redistribute it and/or modify it
  4. under the terms of the GNU General Public License as published by the Free
  5. Software Foundation; either version 2 of the License, or (at your option)
  6. any later version.
  7. This program is distributed in the hope that it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc., 59
  13. Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  14. The full GNU General Public License is included in this distribution in the
  15. file called LICENSE.
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. #include "e1000.h"
  21. /* Change Log
  22. * 6.3.9 12/16/2005
  23. * o incorporate fix for recycled skbs from IBM LTC
  24. * 6.3.7 11/18/2005
  25. * o Honor eeprom setting for enabling/disabling Wake On Lan
  26. * 6.3.5 11/17/2005
  27. * o Fix memory leak in rx ring handling for PCI Express adapters
  28. * 6.3.4 11/8/05
  29. * o Patch from Jesper Juhl to remove redundant NULL checks for kfree
  30. * 6.3.2 9/20/05
  31. * o Render logic that sets/resets DRV_LOAD as inline functions to
  32. * avoid code replication. If f/w is AMT then set DRV_LOAD only when
  33. * network interface is open.
  34. * o Handle DRV_LOAD set/reset in cases where AMT uses VLANs.
  35. * o Adjust PBA partioning for Jumbo frames using MTU size and not
  36. * rx_buffer_len
  37. * 6.3.1 9/19/05
  38. * o Use adapter->tx_timeout_factor in Tx Hung Detect logic
  39. (e1000_clean_tx_irq)
  40. * o Support for 8086:10B5 device (Quad Port)
  41. * 6.2.14 9/15/05
  42. * o In AMT enabled configurations, set/reset DRV_LOAD bit on interface
  43. * open/close
  44. * 6.2.13 9/14/05
  45. * o Invoke e1000_check_mng_mode only for 8257x controllers since it
  46. * accesses the FWSM that is not supported in other controllers
  47. * 6.2.12 9/9/05
  48. * o Add support for device id E1000_DEV_ID_82546GB_QUAD_COPPER
  49. * o set RCTL:SECRC only for controllers newer than 82543.
  50. * o When the n/w interface comes down reset DRV_LOAD bit to notify f/w.
  51. * This code was moved from e1000_remove to e1000_close
  52. * 6.2.10 9/6/05
  53. * o Fix error in updating RDT in el1000_alloc_rx_buffers[_ps] -- one off.
  54. * o Enable fc by default on 82573 controllers (do not read eeprom)
  55. * o Fix rx_errors statistic not to include missed_packet_count
  56. * o Fix rx_dropped statistic not to include missed_packet_count
  57. (Padraig Brady)
  58. * 6.2.9 8/30/05
  59. * o Remove call to update statistics from the controller ib e1000_get_stats
  60. * 6.2.8 8/30/05
  61. * o Improved algorithm for rx buffer allocation/rdt update
  62. * o Flow control watermarks relative to rx PBA size
  63. * o Simplified 'Tx Hung' detect logic
  64. * 6.2.7 8/17/05
  65. * o Report rx buffer allocation failures and tx timeout counts in stats
  66. * 6.2.6 8/16/05
  67. * o Implement workaround for controller erratum -- linear non-tso packet
  68. * following a TSO gets written back prematurely
  69. * 6.2.5 8/15/05
  70. * o Set netdev->tx_queue_len based on link speed/duplex settings.
  71. * o Fix net_stats.rx_fifo_errors <p@draigBrady.com>
  72. * o Do not power off PHY if SoL/IDER session is active
  73. * 6.2.4 8/10/05
  74. * o Fix loopback test setup/cleanup for 82571/3 controllers
  75. * o Fix parsing of outgoing packets (e1000_transfer_dhcp_info) to treat
  76. * all packets as raw
  77. * o Prevent operations that will cause the PHY to be reset if SoL/IDER
  78. * sessions are active and log a message
  79. * 6.2.2 7/21/05
  80. * o used fixed size descriptors for all MTU sizes, reduces memory load
  81. * 6.1.2 4/13/05
  82. * o Fixed ethtool diagnostics
  83. * o Enabled flow control to take default eeprom settings
  84. * o Added stats_lock around e1000_read_phy_reg commands to avoid concurrent
  85. * calls, one from mii_ioctl and other from within update_stats while
  86. * processing MIIREG ioctl.
  87. */
  88. char e1000_driver_name[] = "e1000";
  89. static char e1000_driver_string[] = "Intel(R) PRO/1000 Network Driver";
  90. #ifndef CONFIG_E1000_NAPI
  91. #define DRIVERNAPI
  92. #else
  93. #define DRIVERNAPI "-NAPI"
  94. #endif
  95. #define DRV_VERSION "7.0.33-k2"DRIVERNAPI
  96. char e1000_driver_version[] = DRV_VERSION;
  97. static char e1000_copyright[] = "Copyright (c) 1999-2005 Intel Corporation.";
  98. /* e1000_pci_tbl - PCI Device ID Table
  99. *
  100. * Last entry must be all 0s
  101. *
  102. * Macro expands to...
  103. * {PCI_DEVICE(PCI_VENDOR_ID_INTEL, device_id)}
  104. */
  105. static struct pci_device_id e1000_pci_tbl[] = {
  106. INTEL_E1000_ETHERNET_DEVICE(0x1000),
  107. INTEL_E1000_ETHERNET_DEVICE(0x1001),
  108. INTEL_E1000_ETHERNET_DEVICE(0x1004),
  109. INTEL_E1000_ETHERNET_DEVICE(0x1008),
  110. INTEL_E1000_ETHERNET_DEVICE(0x1009),
  111. INTEL_E1000_ETHERNET_DEVICE(0x100C),
  112. INTEL_E1000_ETHERNET_DEVICE(0x100D),
  113. INTEL_E1000_ETHERNET_DEVICE(0x100E),
  114. INTEL_E1000_ETHERNET_DEVICE(0x100F),
  115. INTEL_E1000_ETHERNET_DEVICE(0x1010),
  116. INTEL_E1000_ETHERNET_DEVICE(0x1011),
  117. INTEL_E1000_ETHERNET_DEVICE(0x1012),
  118. INTEL_E1000_ETHERNET_DEVICE(0x1013),
  119. INTEL_E1000_ETHERNET_DEVICE(0x1014),
  120. INTEL_E1000_ETHERNET_DEVICE(0x1015),
  121. INTEL_E1000_ETHERNET_DEVICE(0x1016),
  122. INTEL_E1000_ETHERNET_DEVICE(0x1017),
  123. INTEL_E1000_ETHERNET_DEVICE(0x1018),
  124. INTEL_E1000_ETHERNET_DEVICE(0x1019),
  125. INTEL_E1000_ETHERNET_DEVICE(0x101A),
  126. INTEL_E1000_ETHERNET_DEVICE(0x101D),
  127. INTEL_E1000_ETHERNET_DEVICE(0x101E),
  128. INTEL_E1000_ETHERNET_DEVICE(0x1026),
  129. INTEL_E1000_ETHERNET_DEVICE(0x1027),
  130. INTEL_E1000_ETHERNET_DEVICE(0x1028),
  131. INTEL_E1000_ETHERNET_DEVICE(0x105E),
  132. INTEL_E1000_ETHERNET_DEVICE(0x105F),
  133. INTEL_E1000_ETHERNET_DEVICE(0x1060),
  134. INTEL_E1000_ETHERNET_DEVICE(0x1075),
  135. INTEL_E1000_ETHERNET_DEVICE(0x1076),
  136. INTEL_E1000_ETHERNET_DEVICE(0x1077),
  137. INTEL_E1000_ETHERNET_DEVICE(0x1078),
  138. INTEL_E1000_ETHERNET_DEVICE(0x1079),
  139. INTEL_E1000_ETHERNET_DEVICE(0x107A),
  140. INTEL_E1000_ETHERNET_DEVICE(0x107B),
  141. INTEL_E1000_ETHERNET_DEVICE(0x107C),
  142. INTEL_E1000_ETHERNET_DEVICE(0x107D),
  143. INTEL_E1000_ETHERNET_DEVICE(0x107E),
  144. INTEL_E1000_ETHERNET_DEVICE(0x107F),
  145. INTEL_E1000_ETHERNET_DEVICE(0x108A),
  146. INTEL_E1000_ETHERNET_DEVICE(0x108B),
  147. INTEL_E1000_ETHERNET_DEVICE(0x108C),
  148. INTEL_E1000_ETHERNET_DEVICE(0x1099),
  149. INTEL_E1000_ETHERNET_DEVICE(0x109A),
  150. INTEL_E1000_ETHERNET_DEVICE(0x10B5),
  151. /* required last entry */
  152. {0,}
  153. };
  154. MODULE_DEVICE_TABLE(pci, e1000_pci_tbl);
  155. int e1000_up(struct e1000_adapter *adapter);
  156. void e1000_down(struct e1000_adapter *adapter);
  157. void e1000_reset(struct e1000_adapter *adapter);
  158. int e1000_set_spd_dplx(struct e1000_adapter *adapter, uint16_t spddplx);
  159. int e1000_setup_all_tx_resources(struct e1000_adapter *adapter);
  160. int e1000_setup_all_rx_resources(struct e1000_adapter *adapter);
  161. void e1000_free_all_tx_resources(struct e1000_adapter *adapter);
  162. void e1000_free_all_rx_resources(struct e1000_adapter *adapter);
  163. static int e1000_setup_tx_resources(struct e1000_adapter *adapter,
  164. struct e1000_tx_ring *txdr);
  165. static int e1000_setup_rx_resources(struct e1000_adapter *adapter,
  166. struct e1000_rx_ring *rxdr);
  167. static void e1000_free_tx_resources(struct e1000_adapter *adapter,
  168. struct e1000_tx_ring *tx_ring);
  169. static void e1000_free_rx_resources(struct e1000_adapter *adapter,
  170. struct e1000_rx_ring *rx_ring);
  171. void e1000_update_stats(struct e1000_adapter *adapter);
  172. /* Local Function Prototypes */
  173. static int e1000_init_module(void);
  174. static void e1000_exit_module(void);
  175. static int e1000_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
  176. static void __devexit e1000_remove(struct pci_dev *pdev);
  177. static int e1000_alloc_queues(struct e1000_adapter *adapter);
  178. static int e1000_sw_init(struct e1000_adapter *adapter);
  179. static int e1000_open(struct net_device *netdev);
  180. static int e1000_close(struct net_device *netdev);
  181. static void e1000_configure_tx(struct e1000_adapter *adapter);
  182. static void e1000_configure_rx(struct e1000_adapter *adapter);
  183. static void e1000_setup_rctl(struct e1000_adapter *adapter);
  184. static void e1000_clean_all_tx_rings(struct e1000_adapter *adapter);
  185. static void e1000_clean_all_rx_rings(struct e1000_adapter *adapter);
  186. static void e1000_clean_tx_ring(struct e1000_adapter *adapter,
  187. struct e1000_tx_ring *tx_ring);
  188. static void e1000_clean_rx_ring(struct e1000_adapter *adapter,
  189. struct e1000_rx_ring *rx_ring);
  190. static void e1000_set_multi(struct net_device *netdev);
  191. static void e1000_update_phy_info(unsigned long data);
  192. static void e1000_watchdog(unsigned long data);
  193. static void e1000_watchdog_task(struct e1000_adapter *adapter);
  194. static void e1000_82547_tx_fifo_stall(unsigned long data);
  195. static int e1000_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  196. static struct net_device_stats * e1000_get_stats(struct net_device *netdev);
  197. static int e1000_change_mtu(struct net_device *netdev, int new_mtu);
  198. static int e1000_set_mac(struct net_device *netdev, void *p);
  199. static irqreturn_t e1000_intr(int irq, void *data, struct pt_regs *regs);
  200. static boolean_t e1000_clean_tx_irq(struct e1000_adapter *adapter,
  201. struct e1000_tx_ring *tx_ring);
  202. #ifdef CONFIG_E1000_NAPI
  203. static int e1000_clean(struct net_device *poll_dev, int *budget);
  204. static boolean_t e1000_clean_rx_irq(struct e1000_adapter *adapter,
  205. struct e1000_rx_ring *rx_ring,
  206. int *work_done, int work_to_do);
  207. static boolean_t e1000_clean_rx_irq_ps(struct e1000_adapter *adapter,
  208. struct e1000_rx_ring *rx_ring,
  209. int *work_done, int work_to_do);
  210. #else
  211. static boolean_t e1000_clean_rx_irq(struct e1000_adapter *adapter,
  212. struct e1000_rx_ring *rx_ring);
  213. static boolean_t e1000_clean_rx_irq_ps(struct e1000_adapter *adapter,
  214. struct e1000_rx_ring *rx_ring);
  215. #endif
  216. static void e1000_alloc_rx_buffers(struct e1000_adapter *adapter,
  217. struct e1000_rx_ring *rx_ring,
  218. int cleaned_count);
  219. static void e1000_alloc_rx_buffers_ps(struct e1000_adapter *adapter,
  220. struct e1000_rx_ring *rx_ring,
  221. int cleaned_count);
  222. static int e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
  223. static int e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr,
  224. int cmd);
  225. void e1000_set_ethtool_ops(struct net_device *netdev);
  226. static void e1000_enter_82542_rst(struct e1000_adapter *adapter);
  227. static void e1000_leave_82542_rst(struct e1000_adapter *adapter);
  228. static void e1000_tx_timeout(struct net_device *dev);
  229. static void e1000_tx_timeout_task(struct net_device *dev);
  230. static void e1000_smartspeed(struct e1000_adapter *adapter);
  231. static inline int e1000_82547_fifo_workaround(struct e1000_adapter *adapter,
  232. struct sk_buff *skb);
  233. static void e1000_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp);
  234. static void e1000_vlan_rx_add_vid(struct net_device *netdev, uint16_t vid);
  235. static void e1000_vlan_rx_kill_vid(struct net_device *netdev, uint16_t vid);
  236. static void e1000_restore_vlan(struct e1000_adapter *adapter);
  237. #ifdef CONFIG_PM
  238. static int e1000_suspend(struct pci_dev *pdev, pm_message_t state);
  239. static int e1000_resume(struct pci_dev *pdev);
  240. #endif
  241. #ifdef CONFIG_NET_POLL_CONTROLLER
  242. /* for netdump / net console */
  243. static void e1000_netpoll (struct net_device *netdev);
  244. #endif
  245. /* Exported from other modules */
  246. extern void e1000_check_options(struct e1000_adapter *adapter);
  247. static struct pci_driver e1000_driver = {
  248. .name = e1000_driver_name,
  249. .id_table = e1000_pci_tbl,
  250. .probe = e1000_probe,
  251. .remove = __devexit_p(e1000_remove),
  252. /* Power Managment Hooks */
  253. #ifdef CONFIG_PM
  254. .suspend = e1000_suspend,
  255. .resume = e1000_resume
  256. #endif
  257. };
  258. MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
  259. MODULE_DESCRIPTION("Intel(R) PRO/1000 Network Driver");
  260. MODULE_LICENSE("GPL");
  261. MODULE_VERSION(DRV_VERSION);
  262. static int debug = NETIF_MSG_DRV | NETIF_MSG_PROBE;
  263. module_param(debug, int, 0);
  264. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  265. /**
  266. * e1000_init_module - Driver Registration Routine
  267. *
  268. * e1000_init_module is the first routine called when the driver is
  269. * loaded. All it does is register with the PCI subsystem.
  270. **/
  271. static int __init
  272. e1000_init_module(void)
  273. {
  274. int ret;
  275. printk(KERN_INFO "%s - version %s\n",
  276. e1000_driver_string, e1000_driver_version);
  277. printk(KERN_INFO "%s\n", e1000_copyright);
  278. ret = pci_module_init(&e1000_driver);
  279. return ret;
  280. }
  281. module_init(e1000_init_module);
  282. /**
  283. * e1000_exit_module - Driver Exit Cleanup Routine
  284. *
  285. * e1000_exit_module is called just before the driver is removed
  286. * from memory.
  287. **/
  288. static void __exit
  289. e1000_exit_module(void)
  290. {
  291. pci_unregister_driver(&e1000_driver);
  292. }
  293. module_exit(e1000_exit_module);
  294. /**
  295. * e1000_irq_disable - Mask off interrupt generation on the NIC
  296. * @adapter: board private structure
  297. **/
  298. static inline void
  299. e1000_irq_disable(struct e1000_adapter *adapter)
  300. {
  301. atomic_inc(&adapter->irq_sem);
  302. E1000_WRITE_REG(&adapter->hw, IMC, ~0);
  303. E1000_WRITE_FLUSH(&adapter->hw);
  304. synchronize_irq(adapter->pdev->irq);
  305. }
  306. /**
  307. * e1000_irq_enable - Enable default interrupt generation settings
  308. * @adapter: board private structure
  309. **/
  310. static inline void
  311. e1000_irq_enable(struct e1000_adapter *adapter)
  312. {
  313. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  314. E1000_WRITE_REG(&adapter->hw, IMS, IMS_ENABLE_MASK);
  315. E1000_WRITE_FLUSH(&adapter->hw);
  316. }
  317. }
  318. static void
  319. e1000_update_mng_vlan(struct e1000_adapter *adapter)
  320. {
  321. struct net_device *netdev = adapter->netdev;
  322. uint16_t vid = adapter->hw.mng_cookie.vlan_id;
  323. uint16_t old_vid = adapter->mng_vlan_id;
  324. if (adapter->vlgrp) {
  325. if (!adapter->vlgrp->vlan_devices[vid]) {
  326. if (adapter->hw.mng_cookie.status &
  327. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT) {
  328. e1000_vlan_rx_add_vid(netdev, vid);
  329. adapter->mng_vlan_id = vid;
  330. } else
  331. adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
  332. if ((old_vid != (uint16_t)E1000_MNG_VLAN_NONE) &&
  333. (vid != old_vid) &&
  334. !adapter->vlgrp->vlan_devices[old_vid])
  335. e1000_vlan_rx_kill_vid(netdev, old_vid);
  336. } else
  337. adapter->mng_vlan_id = vid;
  338. }
  339. }
  340. /**
  341. * e1000_release_hw_control - release control of the h/w to f/w
  342. * @adapter: address of board private structure
  343. *
  344. * e1000_release_hw_control resets {CTRL_EXT|FWSM}:DRV_LOAD bit.
  345. * For ASF and Pass Through versions of f/w this means that the
  346. * driver is no longer loaded. For AMT version (only with 82573) i
  347. * of the f/w this means that the netowrk i/f is closed.
  348. *
  349. **/
  350. static inline void
  351. e1000_release_hw_control(struct e1000_adapter *adapter)
  352. {
  353. uint32_t ctrl_ext;
  354. uint32_t swsm;
  355. /* Let firmware taken over control of h/w */
  356. switch (adapter->hw.mac_type) {
  357. case e1000_82571:
  358. case e1000_82572:
  359. ctrl_ext = E1000_READ_REG(&adapter->hw, CTRL_EXT);
  360. E1000_WRITE_REG(&adapter->hw, CTRL_EXT,
  361. ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
  362. break;
  363. case e1000_82573:
  364. swsm = E1000_READ_REG(&adapter->hw, SWSM);
  365. E1000_WRITE_REG(&adapter->hw, SWSM,
  366. swsm & ~E1000_SWSM_DRV_LOAD);
  367. default:
  368. break;
  369. }
  370. }
  371. /**
  372. * e1000_get_hw_control - get control of the h/w from f/w
  373. * @adapter: address of board private structure
  374. *
  375. * e1000_get_hw_control sets {CTRL_EXT|FWSM}:DRV_LOAD bit.
  376. * For ASF and Pass Through versions of f/w this means that
  377. * the driver is loaded. For AMT version (only with 82573)
  378. * of the f/w this means that the netowrk i/f is open.
  379. *
  380. **/
  381. static inline void
  382. e1000_get_hw_control(struct e1000_adapter *adapter)
  383. {
  384. uint32_t ctrl_ext;
  385. uint32_t swsm;
  386. /* Let firmware know the driver has taken over */
  387. switch (adapter->hw.mac_type) {
  388. case e1000_82571:
  389. case e1000_82572:
  390. ctrl_ext = E1000_READ_REG(&adapter->hw, CTRL_EXT);
  391. E1000_WRITE_REG(&adapter->hw, CTRL_EXT,
  392. ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
  393. break;
  394. case e1000_82573:
  395. swsm = E1000_READ_REG(&adapter->hw, SWSM);
  396. E1000_WRITE_REG(&adapter->hw, SWSM,
  397. swsm | E1000_SWSM_DRV_LOAD);
  398. break;
  399. default:
  400. break;
  401. }
  402. }
  403. int
  404. e1000_up(struct e1000_adapter *adapter)
  405. {
  406. struct net_device *netdev = adapter->netdev;
  407. int i, err;
  408. /* hardware has been reset, we need to reload some things */
  409. /* Reset the PHY if it was previously powered down */
  410. if (adapter->hw.media_type == e1000_media_type_copper) {
  411. uint16_t mii_reg;
  412. e1000_read_phy_reg(&adapter->hw, PHY_CTRL, &mii_reg);
  413. if (mii_reg & MII_CR_POWER_DOWN)
  414. e1000_phy_reset(&adapter->hw);
  415. }
  416. e1000_set_multi(netdev);
  417. e1000_restore_vlan(adapter);
  418. e1000_configure_tx(adapter);
  419. e1000_setup_rctl(adapter);
  420. e1000_configure_rx(adapter);
  421. /* call E1000_DESC_UNUSED which always leaves
  422. * at least 1 descriptor unused to make sure
  423. * next_to_use != next_to_clean */
  424. for (i = 0; i < adapter->num_rx_queues; i++) {
  425. struct e1000_rx_ring *ring = &adapter->rx_ring[i];
  426. adapter->alloc_rx_buf(adapter, ring,
  427. E1000_DESC_UNUSED(ring));
  428. }
  429. #ifdef CONFIG_PCI_MSI
  430. if (adapter->hw.mac_type > e1000_82547_rev_2) {
  431. adapter->have_msi = TRUE;
  432. if ((err = pci_enable_msi(adapter->pdev))) {
  433. DPRINTK(PROBE, ERR,
  434. "Unable to allocate MSI interrupt Error: %d\n", err);
  435. adapter->have_msi = FALSE;
  436. }
  437. }
  438. #endif
  439. if ((err = request_irq(adapter->pdev->irq, &e1000_intr,
  440. SA_SHIRQ | SA_SAMPLE_RANDOM,
  441. netdev->name, netdev))) {
  442. DPRINTK(PROBE, ERR,
  443. "Unable to allocate interrupt Error: %d\n", err);
  444. return err;
  445. }
  446. adapter->tx_queue_len = netdev->tx_queue_len;
  447. mod_timer(&adapter->watchdog_timer, jiffies);
  448. #ifdef CONFIG_E1000_NAPI
  449. netif_poll_enable(netdev);
  450. #endif
  451. e1000_irq_enable(adapter);
  452. return 0;
  453. }
  454. void
  455. e1000_down(struct e1000_adapter *adapter)
  456. {
  457. struct net_device *netdev = adapter->netdev;
  458. boolean_t mng_mode_enabled = (adapter->hw.mac_type >= e1000_82571) &&
  459. e1000_check_mng_mode(&adapter->hw);
  460. e1000_irq_disable(adapter);
  461. free_irq(adapter->pdev->irq, netdev);
  462. #ifdef CONFIG_PCI_MSI
  463. if (adapter->hw.mac_type > e1000_82547_rev_2 &&
  464. adapter->have_msi == TRUE)
  465. pci_disable_msi(adapter->pdev);
  466. #endif
  467. del_timer_sync(&adapter->tx_fifo_stall_timer);
  468. del_timer_sync(&adapter->watchdog_timer);
  469. del_timer_sync(&adapter->phy_info_timer);
  470. #ifdef CONFIG_E1000_NAPI
  471. netif_poll_disable(netdev);
  472. #endif
  473. netdev->tx_queue_len = adapter->tx_queue_len;
  474. adapter->link_speed = 0;
  475. adapter->link_duplex = 0;
  476. netif_carrier_off(netdev);
  477. netif_stop_queue(netdev);
  478. e1000_reset(adapter);
  479. e1000_clean_all_tx_rings(adapter);
  480. e1000_clean_all_rx_rings(adapter);
  481. /* Power down the PHY so no link is implied when interface is down *
  482. * The PHY cannot be powered down if any of the following is TRUE *
  483. * (a) WoL is enabled
  484. * (b) AMT is active
  485. * (c) SoL/IDER session is active */
  486. if (!adapter->wol && adapter->hw.mac_type >= e1000_82540 &&
  487. adapter->hw.media_type == e1000_media_type_copper &&
  488. !(E1000_READ_REG(&adapter->hw, MANC) & E1000_MANC_SMBUS_EN) &&
  489. !mng_mode_enabled &&
  490. !e1000_check_phy_reset_block(&adapter->hw)) {
  491. uint16_t mii_reg;
  492. e1000_read_phy_reg(&adapter->hw, PHY_CTRL, &mii_reg);
  493. mii_reg |= MII_CR_POWER_DOWN;
  494. e1000_write_phy_reg(&adapter->hw, PHY_CTRL, mii_reg);
  495. mdelay(1);
  496. }
  497. }
  498. void
  499. e1000_reset(struct e1000_adapter *adapter)
  500. {
  501. uint32_t pba, manc;
  502. uint16_t fc_high_water_mark = E1000_FC_HIGH_DIFF;
  503. /* Repartition Pba for greater than 9k mtu
  504. * To take effect CTRL.RST is required.
  505. */
  506. switch (adapter->hw.mac_type) {
  507. case e1000_82547:
  508. case e1000_82547_rev_2:
  509. pba = E1000_PBA_30K;
  510. break;
  511. case e1000_82571:
  512. case e1000_82572:
  513. pba = E1000_PBA_38K;
  514. break;
  515. case e1000_82573:
  516. pba = E1000_PBA_12K;
  517. break;
  518. default:
  519. pba = E1000_PBA_48K;
  520. break;
  521. }
  522. if ((adapter->hw.mac_type != e1000_82573) &&
  523. (adapter->netdev->mtu > E1000_RXBUFFER_8192))
  524. pba -= 8; /* allocate more FIFO for Tx */
  525. if (adapter->hw.mac_type == e1000_82547) {
  526. adapter->tx_fifo_head = 0;
  527. adapter->tx_head_addr = pba << E1000_TX_HEAD_ADDR_SHIFT;
  528. adapter->tx_fifo_size =
  529. (E1000_PBA_40K - pba) << E1000_PBA_BYTES_SHIFT;
  530. atomic_set(&adapter->tx_fifo_stall, 0);
  531. }
  532. E1000_WRITE_REG(&adapter->hw, PBA, pba);
  533. /* flow control settings */
  534. /* Set the FC high water mark to 90% of the FIFO size.
  535. * Required to clear last 3 LSB */
  536. fc_high_water_mark = ((pba * 9216)/10) & 0xFFF8;
  537. adapter->hw.fc_high_water = fc_high_water_mark;
  538. adapter->hw.fc_low_water = fc_high_water_mark - 8;
  539. adapter->hw.fc_pause_time = E1000_FC_PAUSE_TIME;
  540. adapter->hw.fc_send_xon = 1;
  541. adapter->hw.fc = adapter->hw.original_fc;
  542. /* Allow time for pending master requests to run */
  543. e1000_reset_hw(&adapter->hw);
  544. if (adapter->hw.mac_type >= e1000_82544)
  545. E1000_WRITE_REG(&adapter->hw, WUC, 0);
  546. if (e1000_init_hw(&adapter->hw))
  547. DPRINTK(PROBE, ERR, "Hardware Error\n");
  548. e1000_update_mng_vlan(adapter);
  549. /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
  550. E1000_WRITE_REG(&adapter->hw, VET, ETHERNET_IEEE_VLAN_TYPE);
  551. e1000_reset_adaptive(&adapter->hw);
  552. e1000_phy_get_info(&adapter->hw, &adapter->phy_info);
  553. if (adapter->en_mng_pt) {
  554. manc = E1000_READ_REG(&adapter->hw, MANC);
  555. manc |= (E1000_MANC_ARP_EN | E1000_MANC_EN_MNG2HOST);
  556. E1000_WRITE_REG(&adapter->hw, MANC, manc);
  557. }
  558. }
  559. /**
  560. * e1000_probe - Device Initialization Routine
  561. * @pdev: PCI device information struct
  562. * @ent: entry in e1000_pci_tbl
  563. *
  564. * Returns 0 on success, negative on failure
  565. *
  566. * e1000_probe initializes an adapter identified by a pci_dev structure.
  567. * The OS initialization, configuring of the adapter private structure,
  568. * and a hardware reset occur.
  569. **/
  570. static int __devinit
  571. e1000_probe(struct pci_dev *pdev,
  572. const struct pci_device_id *ent)
  573. {
  574. struct net_device *netdev;
  575. struct e1000_adapter *adapter;
  576. unsigned long mmio_start, mmio_len;
  577. static int cards_found = 0;
  578. static int e1000_ksp3_port_a = 0; /* global ksp3 port a indication */
  579. int i, err, pci_using_dac;
  580. uint16_t eeprom_data;
  581. uint16_t eeprom_apme_mask = E1000_EEPROM_APME;
  582. if ((err = pci_enable_device(pdev)))
  583. return err;
  584. if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  585. pci_using_dac = 1;
  586. } else {
  587. if ((err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  588. E1000_ERR("No usable DMA configuration, aborting\n");
  589. return err;
  590. }
  591. pci_using_dac = 0;
  592. }
  593. if ((err = pci_request_regions(pdev, e1000_driver_name)))
  594. return err;
  595. pci_set_master(pdev);
  596. netdev = alloc_etherdev(sizeof(struct e1000_adapter));
  597. if (!netdev) {
  598. err = -ENOMEM;
  599. goto err_alloc_etherdev;
  600. }
  601. SET_MODULE_OWNER(netdev);
  602. SET_NETDEV_DEV(netdev, &pdev->dev);
  603. pci_set_drvdata(pdev, netdev);
  604. adapter = netdev_priv(netdev);
  605. adapter->netdev = netdev;
  606. adapter->pdev = pdev;
  607. adapter->hw.back = adapter;
  608. adapter->msg_enable = (1 << debug) - 1;
  609. mmio_start = pci_resource_start(pdev, BAR_0);
  610. mmio_len = pci_resource_len(pdev, BAR_0);
  611. adapter->hw.hw_addr = ioremap(mmio_start, mmio_len);
  612. if (!adapter->hw.hw_addr) {
  613. err = -EIO;
  614. goto err_ioremap;
  615. }
  616. for (i = BAR_1; i <= BAR_5; i++) {
  617. if (pci_resource_len(pdev, i) == 0)
  618. continue;
  619. if (pci_resource_flags(pdev, i) & IORESOURCE_IO) {
  620. adapter->hw.io_base = pci_resource_start(pdev, i);
  621. break;
  622. }
  623. }
  624. netdev->open = &e1000_open;
  625. netdev->stop = &e1000_close;
  626. netdev->hard_start_xmit = &e1000_xmit_frame;
  627. netdev->get_stats = &e1000_get_stats;
  628. netdev->set_multicast_list = &e1000_set_multi;
  629. netdev->set_mac_address = &e1000_set_mac;
  630. netdev->change_mtu = &e1000_change_mtu;
  631. netdev->do_ioctl = &e1000_ioctl;
  632. e1000_set_ethtool_ops(netdev);
  633. netdev->tx_timeout = &e1000_tx_timeout;
  634. netdev->watchdog_timeo = 5 * HZ;
  635. #ifdef CONFIG_E1000_NAPI
  636. netdev->poll = &e1000_clean;
  637. netdev->weight = 64;
  638. #endif
  639. netdev->vlan_rx_register = e1000_vlan_rx_register;
  640. netdev->vlan_rx_add_vid = e1000_vlan_rx_add_vid;
  641. netdev->vlan_rx_kill_vid = e1000_vlan_rx_kill_vid;
  642. #ifdef CONFIG_NET_POLL_CONTROLLER
  643. netdev->poll_controller = e1000_netpoll;
  644. #endif
  645. strcpy(netdev->name, pci_name(pdev));
  646. netdev->mem_start = mmio_start;
  647. netdev->mem_end = mmio_start + mmio_len;
  648. netdev->base_addr = adapter->hw.io_base;
  649. adapter->bd_number = cards_found;
  650. /* setup the private structure */
  651. if ((err = e1000_sw_init(adapter)))
  652. goto err_sw_init;
  653. if ((err = e1000_check_phy_reset_block(&adapter->hw)))
  654. DPRINTK(PROBE, INFO, "PHY reset is blocked due to SOL/IDER session.\n");
  655. /* if ksp3, indicate if it's port a being setup */
  656. if (pdev->device == E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 &&
  657. e1000_ksp3_port_a == 0)
  658. adapter->ksp3_port_a = 1;
  659. e1000_ksp3_port_a++;
  660. /* Reset for multiple KP3 adapters */
  661. if (e1000_ksp3_port_a == 4)
  662. e1000_ksp3_port_a = 0;
  663. if (adapter->hw.mac_type >= e1000_82543) {
  664. netdev->features = NETIF_F_SG |
  665. NETIF_F_HW_CSUM |
  666. NETIF_F_HW_VLAN_TX |
  667. NETIF_F_HW_VLAN_RX |
  668. NETIF_F_HW_VLAN_FILTER;
  669. }
  670. #ifdef NETIF_F_TSO
  671. if ((adapter->hw.mac_type >= e1000_82544) &&
  672. (adapter->hw.mac_type != e1000_82547))
  673. netdev->features |= NETIF_F_TSO;
  674. #ifdef NETIF_F_TSO_IPV6
  675. if (adapter->hw.mac_type > e1000_82547_rev_2)
  676. netdev->features |= NETIF_F_TSO_IPV6;
  677. #endif
  678. #endif
  679. if (pci_using_dac)
  680. netdev->features |= NETIF_F_HIGHDMA;
  681. /* hard_start_xmit is safe against parallel locking */
  682. netdev->features |= NETIF_F_LLTX;
  683. adapter->en_mng_pt = e1000_enable_mng_pass_thru(&adapter->hw);
  684. /* before reading the EEPROM, reset the controller to
  685. * put the device in a known good starting state */
  686. e1000_reset_hw(&adapter->hw);
  687. /* make sure the EEPROM is good */
  688. if (e1000_validate_eeprom_checksum(&adapter->hw) < 0) {
  689. DPRINTK(PROBE, ERR, "The EEPROM Checksum Is Not Valid\n");
  690. err = -EIO;
  691. goto err_eeprom;
  692. }
  693. /* copy the MAC address out of the EEPROM */
  694. if (e1000_read_mac_addr(&adapter->hw))
  695. DPRINTK(PROBE, ERR, "EEPROM Read Error\n");
  696. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  697. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  698. if (!is_valid_ether_addr(netdev->perm_addr)) {
  699. DPRINTK(PROBE, ERR, "Invalid MAC Address\n");
  700. err = -EIO;
  701. goto err_eeprom;
  702. }
  703. e1000_read_part_num(&adapter->hw, &(adapter->part_num));
  704. e1000_get_bus_info(&adapter->hw);
  705. init_timer(&adapter->tx_fifo_stall_timer);
  706. adapter->tx_fifo_stall_timer.function = &e1000_82547_tx_fifo_stall;
  707. adapter->tx_fifo_stall_timer.data = (unsigned long) adapter;
  708. init_timer(&adapter->watchdog_timer);
  709. adapter->watchdog_timer.function = &e1000_watchdog;
  710. adapter->watchdog_timer.data = (unsigned long) adapter;
  711. INIT_WORK(&adapter->watchdog_task,
  712. (void (*)(void *))e1000_watchdog_task, adapter);
  713. init_timer(&adapter->phy_info_timer);
  714. adapter->phy_info_timer.function = &e1000_update_phy_info;
  715. adapter->phy_info_timer.data = (unsigned long) adapter;
  716. INIT_WORK(&adapter->tx_timeout_task,
  717. (void (*)(void *))e1000_tx_timeout_task, netdev);
  718. /* we're going to reset, so assume we have no link for now */
  719. netif_carrier_off(netdev);
  720. netif_stop_queue(netdev);
  721. e1000_check_options(adapter);
  722. /* Initial Wake on LAN setting
  723. * If APM wake is enabled in the EEPROM,
  724. * enable the ACPI Magic Packet filter
  725. */
  726. switch (adapter->hw.mac_type) {
  727. case e1000_82542_rev2_0:
  728. case e1000_82542_rev2_1:
  729. case e1000_82543:
  730. break;
  731. case e1000_82544:
  732. e1000_read_eeprom(&adapter->hw,
  733. EEPROM_INIT_CONTROL2_REG, 1, &eeprom_data);
  734. eeprom_apme_mask = E1000_EEPROM_82544_APM;
  735. break;
  736. case e1000_82546:
  737. case e1000_82546_rev_3:
  738. case e1000_82571:
  739. if (E1000_READ_REG(&adapter->hw, STATUS) & E1000_STATUS_FUNC_1){
  740. e1000_read_eeprom(&adapter->hw,
  741. EEPROM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
  742. break;
  743. }
  744. /* Fall Through */
  745. default:
  746. e1000_read_eeprom(&adapter->hw,
  747. EEPROM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
  748. break;
  749. }
  750. if (eeprom_data & eeprom_apme_mask)
  751. adapter->wol |= E1000_WUFC_MAG;
  752. /* print bus type/speed/width info */
  753. {
  754. struct e1000_hw *hw = &adapter->hw;
  755. DPRINTK(PROBE, INFO, "(PCI%s:%s:%s) ",
  756. ((hw->bus_type == e1000_bus_type_pcix) ? "-X" :
  757. (hw->bus_type == e1000_bus_type_pci_express ? " Express":"")),
  758. ((hw->bus_speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
  759. (hw->bus_speed == e1000_bus_speed_133) ? "133MHz" :
  760. (hw->bus_speed == e1000_bus_speed_120) ? "120MHz" :
  761. (hw->bus_speed == e1000_bus_speed_100) ? "100MHz" :
  762. (hw->bus_speed == e1000_bus_speed_66) ? "66MHz" : "33MHz"),
  763. ((hw->bus_width == e1000_bus_width_64) ? "64-bit" :
  764. (hw->bus_width == e1000_bus_width_pciex_4) ? "Width x4" :
  765. (hw->bus_width == e1000_bus_width_pciex_1) ? "Width x1" :
  766. "32-bit"));
  767. }
  768. for (i = 0; i < 6; i++)
  769. printk("%2.2x%c", netdev->dev_addr[i], i == 5 ? '\n' : ':');
  770. /* reset the hardware with the new settings */
  771. e1000_reset(adapter);
  772. /* If the controller is 82573 and f/w is AMT, do not set
  773. * DRV_LOAD until the interface is up. For all other cases,
  774. * let the f/w know that the h/w is now under the control
  775. * of the driver. */
  776. if (adapter->hw.mac_type != e1000_82573 ||
  777. !e1000_check_mng_mode(&adapter->hw))
  778. e1000_get_hw_control(adapter);
  779. strcpy(netdev->name, "eth%d");
  780. if ((err = register_netdev(netdev)))
  781. goto err_register;
  782. DPRINTK(PROBE, INFO, "Intel(R) PRO/1000 Network Connection\n");
  783. cards_found++;
  784. return 0;
  785. err_register:
  786. err_sw_init:
  787. err_eeprom:
  788. iounmap(adapter->hw.hw_addr);
  789. err_ioremap:
  790. free_netdev(netdev);
  791. err_alloc_etherdev:
  792. pci_release_regions(pdev);
  793. return err;
  794. }
  795. /**
  796. * e1000_remove - Device Removal Routine
  797. * @pdev: PCI device information struct
  798. *
  799. * e1000_remove is called by the PCI subsystem to alert the driver
  800. * that it should release a PCI device. The could be caused by a
  801. * Hot-Plug event, or because the driver is going to be removed from
  802. * memory.
  803. **/
  804. static void __devexit
  805. e1000_remove(struct pci_dev *pdev)
  806. {
  807. struct net_device *netdev = pci_get_drvdata(pdev);
  808. struct e1000_adapter *adapter = netdev_priv(netdev);
  809. uint32_t manc;
  810. #ifdef CONFIG_E1000_NAPI
  811. int i;
  812. #endif
  813. flush_scheduled_work();
  814. if (adapter->hw.mac_type >= e1000_82540 &&
  815. adapter->hw.media_type == e1000_media_type_copper) {
  816. manc = E1000_READ_REG(&adapter->hw, MANC);
  817. if (manc & E1000_MANC_SMBUS_EN) {
  818. manc |= E1000_MANC_ARP_EN;
  819. E1000_WRITE_REG(&adapter->hw, MANC, manc);
  820. }
  821. }
  822. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  823. * would have already happened in close and is redundant. */
  824. e1000_release_hw_control(adapter);
  825. unregister_netdev(netdev);
  826. #ifdef CONFIG_E1000_NAPI
  827. for (i = 0; i < adapter->num_rx_queues; i++)
  828. __dev_put(&adapter->polling_netdev[i]);
  829. #endif
  830. if (!e1000_check_phy_reset_block(&adapter->hw))
  831. e1000_phy_hw_reset(&adapter->hw);
  832. kfree(adapter->tx_ring);
  833. kfree(adapter->rx_ring);
  834. #ifdef CONFIG_E1000_NAPI
  835. kfree(adapter->polling_netdev);
  836. #endif
  837. iounmap(adapter->hw.hw_addr);
  838. pci_release_regions(pdev);
  839. free_netdev(netdev);
  840. pci_disable_device(pdev);
  841. }
  842. /**
  843. * e1000_sw_init - Initialize general software structures (struct e1000_adapter)
  844. * @adapter: board private structure to initialize
  845. *
  846. * e1000_sw_init initializes the Adapter private data structure.
  847. * Fields are initialized based on PCI device information and
  848. * OS network device settings (MTU size).
  849. **/
  850. static int __devinit
  851. e1000_sw_init(struct e1000_adapter *adapter)
  852. {
  853. struct e1000_hw *hw = &adapter->hw;
  854. struct net_device *netdev = adapter->netdev;
  855. struct pci_dev *pdev = adapter->pdev;
  856. #ifdef CONFIG_E1000_NAPI
  857. int i;
  858. #endif
  859. /* PCI config space info */
  860. hw->vendor_id = pdev->vendor;
  861. hw->device_id = pdev->device;
  862. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  863. hw->subsystem_id = pdev->subsystem_device;
  864. pci_read_config_byte(pdev, PCI_REVISION_ID, &hw->revision_id);
  865. pci_read_config_word(pdev, PCI_COMMAND, &hw->pci_cmd_word);
  866. adapter->rx_buffer_len = E1000_RXBUFFER_2048;
  867. adapter->rx_ps_bsize0 = E1000_RXBUFFER_256;
  868. hw->max_frame_size = netdev->mtu +
  869. ENET_HEADER_SIZE + ETHERNET_FCS_SIZE;
  870. hw->min_frame_size = MINIMUM_ETHERNET_FRAME_SIZE;
  871. /* identify the MAC */
  872. if (e1000_set_mac_type(hw)) {
  873. DPRINTK(PROBE, ERR, "Unknown MAC Type\n");
  874. return -EIO;
  875. }
  876. /* initialize eeprom parameters */
  877. if (e1000_init_eeprom_params(hw)) {
  878. E1000_ERR("EEPROM initialization failed\n");
  879. return -EIO;
  880. }
  881. switch (hw->mac_type) {
  882. default:
  883. break;
  884. case e1000_82541:
  885. case e1000_82547:
  886. case e1000_82541_rev_2:
  887. case e1000_82547_rev_2:
  888. hw->phy_init_script = 1;
  889. break;
  890. }
  891. e1000_set_media_type(hw);
  892. hw->wait_autoneg_complete = FALSE;
  893. hw->tbi_compatibility_en = TRUE;
  894. hw->adaptive_ifs = TRUE;
  895. /* Copper options */
  896. if (hw->media_type == e1000_media_type_copper) {
  897. hw->mdix = AUTO_ALL_MODES;
  898. hw->disable_polarity_correction = FALSE;
  899. hw->master_slave = E1000_MASTER_SLAVE;
  900. }
  901. adapter->num_tx_queues = 1;
  902. adapter->num_rx_queues = 1;
  903. if (e1000_alloc_queues(adapter)) {
  904. DPRINTK(PROBE, ERR, "Unable to allocate memory for queues\n");
  905. return -ENOMEM;
  906. }
  907. #ifdef CONFIG_E1000_NAPI
  908. for (i = 0; i < adapter->num_rx_queues; i++) {
  909. adapter->polling_netdev[i].priv = adapter;
  910. adapter->polling_netdev[i].poll = &e1000_clean;
  911. adapter->polling_netdev[i].weight = 64;
  912. dev_hold(&adapter->polling_netdev[i]);
  913. set_bit(__LINK_STATE_START, &adapter->polling_netdev[i].state);
  914. }
  915. spin_lock_init(&adapter->tx_queue_lock);
  916. #endif
  917. atomic_set(&adapter->irq_sem, 1);
  918. spin_lock_init(&adapter->stats_lock);
  919. return 0;
  920. }
  921. /**
  922. * e1000_alloc_queues - Allocate memory for all rings
  923. * @adapter: board private structure to initialize
  924. *
  925. * We allocate one ring per queue at run-time since we don't know the
  926. * number of queues at compile-time. The polling_netdev array is
  927. * intended for Multiqueue, but should work fine with a single queue.
  928. **/
  929. static int __devinit
  930. e1000_alloc_queues(struct e1000_adapter *adapter)
  931. {
  932. int size;
  933. size = sizeof(struct e1000_tx_ring) * adapter->num_tx_queues;
  934. adapter->tx_ring = kmalloc(size, GFP_KERNEL);
  935. if (!adapter->tx_ring)
  936. return -ENOMEM;
  937. memset(adapter->tx_ring, 0, size);
  938. size = sizeof(struct e1000_rx_ring) * adapter->num_rx_queues;
  939. adapter->rx_ring = kmalloc(size, GFP_KERNEL);
  940. if (!adapter->rx_ring) {
  941. kfree(adapter->tx_ring);
  942. return -ENOMEM;
  943. }
  944. memset(adapter->rx_ring, 0, size);
  945. #ifdef CONFIG_E1000_NAPI
  946. size = sizeof(struct net_device) * adapter->num_rx_queues;
  947. adapter->polling_netdev = kmalloc(size, GFP_KERNEL);
  948. if (!adapter->polling_netdev) {
  949. kfree(adapter->tx_ring);
  950. kfree(adapter->rx_ring);
  951. return -ENOMEM;
  952. }
  953. memset(adapter->polling_netdev, 0, size);
  954. #endif
  955. return E1000_SUCCESS;
  956. }
  957. /**
  958. * e1000_open - Called when a network interface is made active
  959. * @netdev: network interface device structure
  960. *
  961. * Returns 0 on success, negative value on failure
  962. *
  963. * The open entry point is called when a network interface is made
  964. * active by the system (IFF_UP). At this point all resources needed
  965. * for transmit and receive operations are allocated, the interrupt
  966. * handler is registered with the OS, the watchdog timer is started,
  967. * and the stack is notified that the interface is ready.
  968. **/
  969. static int
  970. e1000_open(struct net_device *netdev)
  971. {
  972. struct e1000_adapter *adapter = netdev_priv(netdev);
  973. int err;
  974. /* allocate transmit descriptors */
  975. if ((err = e1000_setup_all_tx_resources(adapter)))
  976. goto err_setup_tx;
  977. /* allocate receive descriptors */
  978. if ((err = e1000_setup_all_rx_resources(adapter)))
  979. goto err_setup_rx;
  980. if ((err = e1000_up(adapter)))
  981. goto err_up;
  982. adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
  983. if ((adapter->hw.mng_cookie.status &
  984. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT)) {
  985. e1000_update_mng_vlan(adapter);
  986. }
  987. /* If AMT is enabled, let the firmware know that the network
  988. * interface is now open */
  989. if (adapter->hw.mac_type == e1000_82573 &&
  990. e1000_check_mng_mode(&adapter->hw))
  991. e1000_get_hw_control(adapter);
  992. return E1000_SUCCESS;
  993. err_up:
  994. e1000_free_all_rx_resources(adapter);
  995. err_setup_rx:
  996. e1000_free_all_tx_resources(adapter);
  997. err_setup_tx:
  998. e1000_reset(adapter);
  999. return err;
  1000. }
  1001. /**
  1002. * e1000_close - Disables a network interface
  1003. * @netdev: network interface device structure
  1004. *
  1005. * Returns 0, this is not allowed to fail
  1006. *
  1007. * The close entry point is called when an interface is de-activated
  1008. * by the OS. The hardware is still under the drivers control, but
  1009. * needs to be disabled. A global MAC reset is issued to stop the
  1010. * hardware, and all transmit and receive resources are freed.
  1011. **/
  1012. static int
  1013. e1000_close(struct net_device *netdev)
  1014. {
  1015. struct e1000_adapter *adapter = netdev_priv(netdev);
  1016. e1000_down(adapter);
  1017. e1000_free_all_tx_resources(adapter);
  1018. e1000_free_all_rx_resources(adapter);
  1019. if ((adapter->hw.mng_cookie.status &
  1020. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT)) {
  1021. e1000_vlan_rx_kill_vid(netdev, adapter->mng_vlan_id);
  1022. }
  1023. /* If AMT is enabled, let the firmware know that the network
  1024. * interface is now closed */
  1025. if (adapter->hw.mac_type == e1000_82573 &&
  1026. e1000_check_mng_mode(&adapter->hw))
  1027. e1000_release_hw_control(adapter);
  1028. return 0;
  1029. }
  1030. /**
  1031. * e1000_check_64k_bound - check that memory doesn't cross 64kB boundary
  1032. * @adapter: address of board private structure
  1033. * @start: address of beginning of memory
  1034. * @len: length of memory
  1035. **/
  1036. static inline boolean_t
  1037. e1000_check_64k_bound(struct e1000_adapter *adapter,
  1038. void *start, unsigned long len)
  1039. {
  1040. unsigned long begin = (unsigned long) start;
  1041. unsigned long end = begin + len;
  1042. /* First rev 82545 and 82546 need to not allow any memory
  1043. * write location to cross 64k boundary due to errata 23 */
  1044. if (adapter->hw.mac_type == e1000_82545 ||
  1045. adapter->hw.mac_type == e1000_82546) {
  1046. return ((begin ^ (end - 1)) >> 16) != 0 ? FALSE : TRUE;
  1047. }
  1048. return TRUE;
  1049. }
  1050. /**
  1051. * e1000_setup_tx_resources - allocate Tx resources (Descriptors)
  1052. * @adapter: board private structure
  1053. * @txdr: tx descriptor ring (for a specific queue) to setup
  1054. *
  1055. * Return 0 on success, negative on failure
  1056. **/
  1057. static int
  1058. e1000_setup_tx_resources(struct e1000_adapter *adapter,
  1059. struct e1000_tx_ring *txdr)
  1060. {
  1061. struct pci_dev *pdev = adapter->pdev;
  1062. int size;
  1063. size = sizeof(struct e1000_buffer) * txdr->count;
  1064. txdr->buffer_info = vmalloc_node(size, pcibus_to_node(pdev->bus));
  1065. if (!txdr->buffer_info) {
  1066. DPRINTK(PROBE, ERR,
  1067. "Unable to allocate memory for the transmit descriptor ring\n");
  1068. return -ENOMEM;
  1069. }
  1070. memset(txdr->buffer_info, 0, size);
  1071. /* round up to nearest 4K */
  1072. txdr->size = txdr->count * sizeof(struct e1000_tx_desc);
  1073. E1000_ROUNDUP(txdr->size, 4096);
  1074. txdr->desc = pci_alloc_consistent(pdev, txdr->size, &txdr->dma);
  1075. if (!txdr->desc) {
  1076. setup_tx_desc_die:
  1077. vfree(txdr->buffer_info);
  1078. DPRINTK(PROBE, ERR,
  1079. "Unable to allocate memory for the transmit descriptor ring\n");
  1080. return -ENOMEM;
  1081. }
  1082. /* Fix for errata 23, can't cross 64kB boundary */
  1083. if (!e1000_check_64k_bound(adapter, txdr->desc, txdr->size)) {
  1084. void *olddesc = txdr->desc;
  1085. dma_addr_t olddma = txdr->dma;
  1086. DPRINTK(TX_ERR, ERR, "txdr align check failed: %u bytes "
  1087. "at %p\n", txdr->size, txdr->desc);
  1088. /* Try again, without freeing the previous */
  1089. txdr->desc = pci_alloc_consistent(pdev, txdr->size, &txdr->dma);
  1090. /* Failed allocation, critical failure */
  1091. if (!txdr->desc) {
  1092. pci_free_consistent(pdev, txdr->size, olddesc, olddma);
  1093. goto setup_tx_desc_die;
  1094. }
  1095. if (!e1000_check_64k_bound(adapter, txdr->desc, txdr->size)) {
  1096. /* give up */
  1097. pci_free_consistent(pdev, txdr->size, txdr->desc,
  1098. txdr->dma);
  1099. pci_free_consistent(pdev, txdr->size, olddesc, olddma);
  1100. DPRINTK(PROBE, ERR,
  1101. "Unable to allocate aligned memory "
  1102. "for the transmit descriptor ring\n");
  1103. vfree(txdr->buffer_info);
  1104. return -ENOMEM;
  1105. } else {
  1106. /* Free old allocation, new allocation was successful */
  1107. pci_free_consistent(pdev, txdr->size, olddesc, olddma);
  1108. }
  1109. }
  1110. memset(txdr->desc, 0, txdr->size);
  1111. txdr->next_to_use = 0;
  1112. txdr->next_to_clean = 0;
  1113. spin_lock_init(&txdr->tx_lock);
  1114. return 0;
  1115. }
  1116. /**
  1117. * e1000_setup_all_tx_resources - wrapper to allocate Tx resources
  1118. * (Descriptors) for all queues
  1119. * @adapter: board private structure
  1120. *
  1121. * If this function returns with an error, then it's possible one or
  1122. * more of the rings is populated (while the rest are not). It is the
  1123. * callers duty to clean those orphaned rings.
  1124. *
  1125. * Return 0 on success, negative on failure
  1126. **/
  1127. int
  1128. e1000_setup_all_tx_resources(struct e1000_adapter *adapter)
  1129. {
  1130. int i, err = 0;
  1131. for (i = 0; i < adapter->num_tx_queues; i++) {
  1132. err = e1000_setup_tx_resources(adapter, &adapter->tx_ring[i]);
  1133. if (err) {
  1134. DPRINTK(PROBE, ERR,
  1135. "Allocation for Tx Queue %u failed\n", i);
  1136. break;
  1137. }
  1138. }
  1139. return err;
  1140. }
  1141. /**
  1142. * e1000_configure_tx - Configure 8254x Transmit Unit after Reset
  1143. * @adapter: board private structure
  1144. *
  1145. * Configure the Tx unit of the MAC after a reset.
  1146. **/
  1147. static void
  1148. e1000_configure_tx(struct e1000_adapter *adapter)
  1149. {
  1150. uint64_t tdba;
  1151. struct e1000_hw *hw = &adapter->hw;
  1152. uint32_t tdlen, tctl, tipg, tarc;
  1153. uint32_t ipgr1, ipgr2;
  1154. /* Setup the HW Tx Head and Tail descriptor pointers */
  1155. switch (adapter->num_tx_queues) {
  1156. case 1:
  1157. default:
  1158. tdba = adapter->tx_ring[0].dma;
  1159. tdlen = adapter->tx_ring[0].count *
  1160. sizeof(struct e1000_tx_desc);
  1161. E1000_WRITE_REG(hw, TDBAL, (tdba & 0x00000000ffffffffULL));
  1162. E1000_WRITE_REG(hw, TDBAH, (tdba >> 32));
  1163. E1000_WRITE_REG(hw, TDLEN, tdlen);
  1164. E1000_WRITE_REG(hw, TDH, 0);
  1165. E1000_WRITE_REG(hw, TDT, 0);
  1166. adapter->tx_ring[0].tdh = E1000_TDH;
  1167. adapter->tx_ring[0].tdt = E1000_TDT;
  1168. break;
  1169. }
  1170. /* Set the default values for the Tx Inter Packet Gap timer */
  1171. if (hw->media_type == e1000_media_type_fiber ||
  1172. hw->media_type == e1000_media_type_internal_serdes)
  1173. tipg = DEFAULT_82543_TIPG_IPGT_FIBER;
  1174. else
  1175. tipg = DEFAULT_82543_TIPG_IPGT_COPPER;
  1176. switch (hw->mac_type) {
  1177. case e1000_82542_rev2_0:
  1178. case e1000_82542_rev2_1:
  1179. tipg = DEFAULT_82542_TIPG_IPGT;
  1180. ipgr1 = DEFAULT_82542_TIPG_IPGR1;
  1181. ipgr2 = DEFAULT_82542_TIPG_IPGR2;
  1182. break;
  1183. default:
  1184. ipgr1 = DEFAULT_82543_TIPG_IPGR1;
  1185. ipgr2 = DEFAULT_82543_TIPG_IPGR2;
  1186. break;
  1187. }
  1188. tipg |= ipgr1 << E1000_TIPG_IPGR1_SHIFT;
  1189. tipg |= ipgr2 << E1000_TIPG_IPGR2_SHIFT;
  1190. E1000_WRITE_REG(hw, TIPG, tipg);
  1191. /* Set the Tx Interrupt Delay register */
  1192. E1000_WRITE_REG(hw, TIDV, adapter->tx_int_delay);
  1193. if (hw->mac_type >= e1000_82540)
  1194. E1000_WRITE_REG(hw, TADV, adapter->tx_abs_int_delay);
  1195. /* Program the Transmit Control Register */
  1196. tctl = E1000_READ_REG(hw, TCTL);
  1197. tctl &= ~E1000_TCTL_CT;
  1198. tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
  1199. (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
  1200. #ifdef DISABLE_MULR
  1201. /* disable Multiple Reads for debugging */
  1202. tctl &= ~E1000_TCTL_MULR;
  1203. #endif
  1204. if (hw->mac_type == e1000_82571 || hw->mac_type == e1000_82572) {
  1205. tarc = E1000_READ_REG(hw, TARC0);
  1206. tarc |= ((1 << 25) | (1 << 21));
  1207. E1000_WRITE_REG(hw, TARC0, tarc);
  1208. tarc = E1000_READ_REG(hw, TARC1);
  1209. tarc |= (1 << 25);
  1210. if (tctl & E1000_TCTL_MULR)
  1211. tarc &= ~(1 << 28);
  1212. else
  1213. tarc |= (1 << 28);
  1214. E1000_WRITE_REG(hw, TARC1, tarc);
  1215. }
  1216. e1000_config_collision_dist(hw);
  1217. /* Setup Transmit Descriptor Settings for eop descriptor */
  1218. adapter->txd_cmd = E1000_TXD_CMD_IDE | E1000_TXD_CMD_EOP |
  1219. E1000_TXD_CMD_IFCS;
  1220. if (hw->mac_type < e1000_82543)
  1221. adapter->txd_cmd |= E1000_TXD_CMD_RPS;
  1222. else
  1223. adapter->txd_cmd |= E1000_TXD_CMD_RS;
  1224. /* Cache if we're 82544 running in PCI-X because we'll
  1225. * need this to apply a workaround later in the send path. */
  1226. if (hw->mac_type == e1000_82544 &&
  1227. hw->bus_type == e1000_bus_type_pcix)
  1228. adapter->pcix_82544 = 1;
  1229. E1000_WRITE_REG(hw, TCTL, tctl);
  1230. }
  1231. /**
  1232. * e1000_setup_rx_resources - allocate Rx resources (Descriptors)
  1233. * @adapter: board private structure
  1234. * @rxdr: rx descriptor ring (for a specific queue) to setup
  1235. *
  1236. * Returns 0 on success, negative on failure
  1237. **/
  1238. static int
  1239. e1000_setup_rx_resources(struct e1000_adapter *adapter,
  1240. struct e1000_rx_ring *rxdr)
  1241. {
  1242. struct pci_dev *pdev = adapter->pdev;
  1243. int size, desc_len;
  1244. size = sizeof(struct e1000_buffer) * rxdr->count;
  1245. rxdr->buffer_info = vmalloc_node(size, pcibus_to_node(pdev->bus));
  1246. if (!rxdr->buffer_info) {
  1247. DPRINTK(PROBE, ERR,
  1248. "Unable to allocate memory for the receive descriptor ring\n");
  1249. return -ENOMEM;
  1250. }
  1251. memset(rxdr->buffer_info, 0, size);
  1252. size = sizeof(struct e1000_ps_page) * rxdr->count;
  1253. rxdr->ps_page = kmalloc(size, GFP_KERNEL);
  1254. if (!rxdr->ps_page) {
  1255. vfree(rxdr->buffer_info);
  1256. DPRINTK(PROBE, ERR,
  1257. "Unable to allocate memory for the receive descriptor ring\n");
  1258. return -ENOMEM;
  1259. }
  1260. memset(rxdr->ps_page, 0, size);
  1261. size = sizeof(struct e1000_ps_page_dma) * rxdr->count;
  1262. rxdr->ps_page_dma = kmalloc(size, GFP_KERNEL);
  1263. if (!rxdr->ps_page_dma) {
  1264. vfree(rxdr->buffer_info);
  1265. kfree(rxdr->ps_page);
  1266. DPRINTK(PROBE, ERR,
  1267. "Unable to allocate memory for the receive descriptor ring\n");
  1268. return -ENOMEM;
  1269. }
  1270. memset(rxdr->ps_page_dma, 0, size);
  1271. if (adapter->hw.mac_type <= e1000_82547_rev_2)
  1272. desc_len = sizeof(struct e1000_rx_desc);
  1273. else
  1274. desc_len = sizeof(union e1000_rx_desc_packet_split);
  1275. /* Round up to nearest 4K */
  1276. rxdr->size = rxdr->count * desc_len;
  1277. E1000_ROUNDUP(rxdr->size, 4096);
  1278. rxdr->desc = pci_alloc_consistent(pdev, rxdr->size, &rxdr->dma);
  1279. if (!rxdr->desc) {
  1280. DPRINTK(PROBE, ERR,
  1281. "Unable to allocate memory for the receive descriptor ring\n");
  1282. setup_rx_desc_die:
  1283. vfree(rxdr->buffer_info);
  1284. kfree(rxdr->ps_page);
  1285. kfree(rxdr->ps_page_dma);
  1286. return -ENOMEM;
  1287. }
  1288. /* Fix for errata 23, can't cross 64kB boundary */
  1289. if (!e1000_check_64k_bound(adapter, rxdr->desc, rxdr->size)) {
  1290. void *olddesc = rxdr->desc;
  1291. dma_addr_t olddma = rxdr->dma;
  1292. DPRINTK(RX_ERR, ERR, "rxdr align check failed: %u bytes "
  1293. "at %p\n", rxdr->size, rxdr->desc);
  1294. /* Try again, without freeing the previous */
  1295. rxdr->desc = pci_alloc_consistent(pdev, rxdr->size, &rxdr->dma);
  1296. /* Failed allocation, critical failure */
  1297. if (!rxdr->desc) {
  1298. pci_free_consistent(pdev, rxdr->size, olddesc, olddma);
  1299. DPRINTK(PROBE, ERR,
  1300. "Unable to allocate memory "
  1301. "for the receive descriptor ring\n");
  1302. goto setup_rx_desc_die;
  1303. }
  1304. if (!e1000_check_64k_bound(adapter, rxdr->desc, rxdr->size)) {
  1305. /* give up */
  1306. pci_free_consistent(pdev, rxdr->size, rxdr->desc,
  1307. rxdr->dma);
  1308. pci_free_consistent(pdev, rxdr->size, olddesc, olddma);
  1309. DPRINTK(PROBE, ERR,
  1310. "Unable to allocate aligned memory "
  1311. "for the receive descriptor ring\n");
  1312. goto setup_rx_desc_die;
  1313. } else {
  1314. /* Free old allocation, new allocation was successful */
  1315. pci_free_consistent(pdev, rxdr->size, olddesc, olddma);
  1316. }
  1317. }
  1318. memset(rxdr->desc, 0, rxdr->size);
  1319. rxdr->next_to_clean = 0;
  1320. rxdr->next_to_use = 0;
  1321. return 0;
  1322. }
  1323. /**
  1324. * e1000_setup_all_rx_resources - wrapper to allocate Rx resources
  1325. * (Descriptors) for all queues
  1326. * @adapter: board private structure
  1327. *
  1328. * If this function returns with an error, then it's possible one or
  1329. * more of the rings is populated (while the rest are not). It is the
  1330. * callers duty to clean those orphaned rings.
  1331. *
  1332. * Return 0 on success, negative on failure
  1333. **/
  1334. int
  1335. e1000_setup_all_rx_resources(struct e1000_adapter *adapter)
  1336. {
  1337. int i, err = 0;
  1338. for (i = 0; i < adapter->num_rx_queues; i++) {
  1339. err = e1000_setup_rx_resources(adapter, &adapter->rx_ring[i]);
  1340. if (err) {
  1341. DPRINTK(PROBE, ERR,
  1342. "Allocation for Rx Queue %u failed\n", i);
  1343. break;
  1344. }
  1345. }
  1346. return err;
  1347. }
  1348. /**
  1349. * e1000_setup_rctl - configure the receive control registers
  1350. * @adapter: Board private structure
  1351. **/
  1352. #define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
  1353. (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
  1354. static void
  1355. e1000_setup_rctl(struct e1000_adapter *adapter)
  1356. {
  1357. uint32_t rctl, rfctl;
  1358. uint32_t psrctl = 0;
  1359. #ifndef CONFIG_E1000_DISABLE_PACKET_SPLIT
  1360. uint32_t pages = 0;
  1361. #endif
  1362. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  1363. rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
  1364. rctl |= E1000_RCTL_EN | E1000_RCTL_BAM |
  1365. E1000_RCTL_LBM_NO | E1000_RCTL_RDMTS_HALF |
  1366. (adapter->hw.mc_filter_type << E1000_RCTL_MO_SHIFT);
  1367. if (adapter->hw.mac_type > e1000_82543)
  1368. rctl |= E1000_RCTL_SECRC;
  1369. if (adapter->hw.tbi_compatibility_on == 1)
  1370. rctl |= E1000_RCTL_SBP;
  1371. else
  1372. rctl &= ~E1000_RCTL_SBP;
  1373. if (adapter->netdev->mtu <= ETH_DATA_LEN)
  1374. rctl &= ~E1000_RCTL_LPE;
  1375. else
  1376. rctl |= E1000_RCTL_LPE;
  1377. /* Setup buffer sizes */
  1378. if (adapter->hw.mac_type >= e1000_82571) {
  1379. /* We can now specify buffers in 1K increments.
  1380. * BSIZE and BSEX are ignored in this case. */
  1381. rctl |= adapter->rx_buffer_len << 0x11;
  1382. } else {
  1383. rctl &= ~E1000_RCTL_SZ_4096;
  1384. rctl |= E1000_RCTL_BSEX;
  1385. switch (adapter->rx_buffer_len) {
  1386. case E1000_RXBUFFER_2048:
  1387. default:
  1388. rctl |= E1000_RCTL_SZ_2048;
  1389. rctl &= ~E1000_RCTL_BSEX;
  1390. break;
  1391. case E1000_RXBUFFER_4096:
  1392. rctl |= E1000_RCTL_SZ_4096;
  1393. break;
  1394. case E1000_RXBUFFER_8192:
  1395. rctl |= E1000_RCTL_SZ_8192;
  1396. break;
  1397. case E1000_RXBUFFER_16384:
  1398. rctl |= E1000_RCTL_SZ_16384;
  1399. break;
  1400. }
  1401. }
  1402. #ifndef CONFIG_E1000_DISABLE_PACKET_SPLIT
  1403. /* 82571 and greater support packet-split where the protocol
  1404. * header is placed in skb->data and the packet data is
  1405. * placed in pages hanging off of skb_shinfo(skb)->nr_frags.
  1406. * In the case of a non-split, skb->data is linearly filled,
  1407. * followed by the page buffers. Therefore, skb->data is
  1408. * sized to hold the largest protocol header.
  1409. */
  1410. pages = PAGE_USE_COUNT(adapter->netdev->mtu);
  1411. if ((adapter->hw.mac_type > e1000_82547_rev_2) && (pages <= 3) &&
  1412. PAGE_SIZE <= 16384)
  1413. adapter->rx_ps_pages = pages;
  1414. else
  1415. adapter->rx_ps_pages = 0;
  1416. #endif
  1417. if (adapter->rx_ps_pages) {
  1418. /* Configure extra packet-split registers */
  1419. rfctl = E1000_READ_REG(&adapter->hw, RFCTL);
  1420. rfctl |= E1000_RFCTL_EXTEN;
  1421. /* disable IPv6 packet split support */
  1422. rfctl |= E1000_RFCTL_IPV6_DIS;
  1423. E1000_WRITE_REG(&adapter->hw, RFCTL, rfctl);
  1424. rctl |= E1000_RCTL_DTYP_PS | E1000_RCTL_SECRC;
  1425. psrctl |= adapter->rx_ps_bsize0 >>
  1426. E1000_PSRCTL_BSIZE0_SHIFT;
  1427. switch (adapter->rx_ps_pages) {
  1428. case 3:
  1429. psrctl |= PAGE_SIZE <<
  1430. E1000_PSRCTL_BSIZE3_SHIFT;
  1431. case 2:
  1432. psrctl |= PAGE_SIZE <<
  1433. E1000_PSRCTL_BSIZE2_SHIFT;
  1434. case 1:
  1435. psrctl |= PAGE_SIZE >>
  1436. E1000_PSRCTL_BSIZE1_SHIFT;
  1437. break;
  1438. }
  1439. E1000_WRITE_REG(&adapter->hw, PSRCTL, psrctl);
  1440. }
  1441. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  1442. }
  1443. /**
  1444. * e1000_configure_rx - Configure 8254x Receive Unit after Reset
  1445. * @adapter: board private structure
  1446. *
  1447. * Configure the Rx unit of the MAC after a reset.
  1448. **/
  1449. static void
  1450. e1000_configure_rx(struct e1000_adapter *adapter)
  1451. {
  1452. uint64_t rdba;
  1453. struct e1000_hw *hw = &adapter->hw;
  1454. uint32_t rdlen, rctl, rxcsum, ctrl_ext;
  1455. if (adapter->rx_ps_pages) {
  1456. rdlen = adapter->rx_ring[0].count *
  1457. sizeof(union e1000_rx_desc_packet_split);
  1458. adapter->clean_rx = e1000_clean_rx_irq_ps;
  1459. adapter->alloc_rx_buf = e1000_alloc_rx_buffers_ps;
  1460. } else {
  1461. rdlen = adapter->rx_ring[0].count *
  1462. sizeof(struct e1000_rx_desc);
  1463. adapter->clean_rx = e1000_clean_rx_irq;
  1464. adapter->alloc_rx_buf = e1000_alloc_rx_buffers;
  1465. }
  1466. /* disable receives while setting up the descriptors */
  1467. rctl = E1000_READ_REG(hw, RCTL);
  1468. E1000_WRITE_REG(hw, RCTL, rctl & ~E1000_RCTL_EN);
  1469. /* set the Receive Delay Timer Register */
  1470. E1000_WRITE_REG(hw, RDTR, adapter->rx_int_delay);
  1471. if (hw->mac_type >= e1000_82540) {
  1472. E1000_WRITE_REG(hw, RADV, adapter->rx_abs_int_delay);
  1473. if (adapter->itr > 1)
  1474. E1000_WRITE_REG(hw, ITR,
  1475. 1000000000 / (adapter->itr * 256));
  1476. }
  1477. if (hw->mac_type >= e1000_82571) {
  1478. ctrl_ext = E1000_READ_REG(hw, CTRL_EXT);
  1479. /* Reset delay timers after every interrupt */
  1480. ctrl_ext |= E1000_CTRL_EXT_CANC;
  1481. #ifdef CONFIG_E1000_NAPI
  1482. /* Auto-Mask interrupts upon ICR read. */
  1483. ctrl_ext |= E1000_CTRL_EXT_IAME;
  1484. #endif
  1485. E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext);
  1486. E1000_WRITE_REG(hw, IAM, ~0);
  1487. E1000_WRITE_FLUSH(hw);
  1488. }
  1489. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  1490. * the Base and Length of the Rx Descriptor Ring */
  1491. switch (adapter->num_rx_queues) {
  1492. case 1:
  1493. default:
  1494. rdba = adapter->rx_ring[0].dma;
  1495. E1000_WRITE_REG(hw, RDBAL, (rdba & 0x00000000ffffffffULL));
  1496. E1000_WRITE_REG(hw, RDBAH, (rdba >> 32));
  1497. E1000_WRITE_REG(hw, RDLEN, rdlen);
  1498. E1000_WRITE_REG(hw, RDH, 0);
  1499. E1000_WRITE_REG(hw, RDT, 0);
  1500. adapter->rx_ring[0].rdh = E1000_RDH;
  1501. adapter->rx_ring[0].rdt = E1000_RDT;
  1502. break;
  1503. }
  1504. /* Enable 82543 Receive Checksum Offload for TCP and UDP */
  1505. if (hw->mac_type >= e1000_82543) {
  1506. rxcsum = E1000_READ_REG(hw, RXCSUM);
  1507. if (adapter->rx_csum == TRUE) {
  1508. rxcsum |= E1000_RXCSUM_TUOFL;
  1509. /* Enable 82571 IPv4 payload checksum for UDP fragments
  1510. * Must be used in conjunction with packet-split. */
  1511. if ((hw->mac_type >= e1000_82571) &&
  1512. (adapter->rx_ps_pages)) {
  1513. rxcsum |= E1000_RXCSUM_IPPCSE;
  1514. }
  1515. } else {
  1516. rxcsum &= ~E1000_RXCSUM_TUOFL;
  1517. /* don't need to clear IPPCSE as it defaults to 0 */
  1518. }
  1519. E1000_WRITE_REG(hw, RXCSUM, rxcsum);
  1520. }
  1521. if (hw->mac_type == e1000_82573)
  1522. E1000_WRITE_REG(hw, ERT, 0x0100);
  1523. /* Enable Receives */
  1524. E1000_WRITE_REG(hw, RCTL, rctl);
  1525. }
  1526. /**
  1527. * e1000_free_tx_resources - Free Tx Resources per Queue
  1528. * @adapter: board private structure
  1529. * @tx_ring: Tx descriptor ring for a specific queue
  1530. *
  1531. * Free all transmit software resources
  1532. **/
  1533. static void
  1534. e1000_free_tx_resources(struct e1000_adapter *adapter,
  1535. struct e1000_tx_ring *tx_ring)
  1536. {
  1537. struct pci_dev *pdev = adapter->pdev;
  1538. e1000_clean_tx_ring(adapter, tx_ring);
  1539. vfree(tx_ring->buffer_info);
  1540. tx_ring->buffer_info = NULL;
  1541. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  1542. tx_ring->desc = NULL;
  1543. }
  1544. /**
  1545. * e1000_free_all_tx_resources - Free Tx Resources for All Queues
  1546. * @adapter: board private structure
  1547. *
  1548. * Free all transmit software resources
  1549. **/
  1550. void
  1551. e1000_free_all_tx_resources(struct e1000_adapter *adapter)
  1552. {
  1553. int i;
  1554. for (i = 0; i < adapter->num_tx_queues; i++)
  1555. e1000_free_tx_resources(adapter, &adapter->tx_ring[i]);
  1556. }
  1557. static inline void
  1558. e1000_unmap_and_free_tx_resource(struct e1000_adapter *adapter,
  1559. struct e1000_buffer *buffer_info)
  1560. {
  1561. if (buffer_info->dma) {
  1562. pci_unmap_page(adapter->pdev,
  1563. buffer_info->dma,
  1564. buffer_info->length,
  1565. PCI_DMA_TODEVICE);
  1566. }
  1567. if (buffer_info->skb)
  1568. dev_kfree_skb_any(buffer_info->skb);
  1569. memset(buffer_info, 0, sizeof(struct e1000_buffer));
  1570. }
  1571. /**
  1572. * e1000_clean_tx_ring - Free Tx Buffers
  1573. * @adapter: board private structure
  1574. * @tx_ring: ring to be cleaned
  1575. **/
  1576. static void
  1577. e1000_clean_tx_ring(struct e1000_adapter *adapter,
  1578. struct e1000_tx_ring *tx_ring)
  1579. {
  1580. struct e1000_buffer *buffer_info;
  1581. unsigned long size;
  1582. unsigned int i;
  1583. /* Free all the Tx ring sk_buffs */
  1584. for (i = 0; i < tx_ring->count; i++) {
  1585. buffer_info = &tx_ring->buffer_info[i];
  1586. e1000_unmap_and_free_tx_resource(adapter, buffer_info);
  1587. }
  1588. size = sizeof(struct e1000_buffer) * tx_ring->count;
  1589. memset(tx_ring->buffer_info, 0, size);
  1590. /* Zero out the descriptor ring */
  1591. memset(tx_ring->desc, 0, tx_ring->size);
  1592. tx_ring->next_to_use = 0;
  1593. tx_ring->next_to_clean = 0;
  1594. tx_ring->last_tx_tso = 0;
  1595. writel(0, adapter->hw.hw_addr + tx_ring->tdh);
  1596. writel(0, adapter->hw.hw_addr + tx_ring->tdt);
  1597. }
  1598. /**
  1599. * e1000_clean_all_tx_rings - Free Tx Buffers for all queues
  1600. * @adapter: board private structure
  1601. **/
  1602. static void
  1603. e1000_clean_all_tx_rings(struct e1000_adapter *adapter)
  1604. {
  1605. int i;
  1606. for (i = 0; i < adapter->num_tx_queues; i++)
  1607. e1000_clean_tx_ring(adapter, &adapter->tx_ring[i]);
  1608. }
  1609. /**
  1610. * e1000_free_rx_resources - Free Rx Resources
  1611. * @adapter: board private structure
  1612. * @rx_ring: ring to clean the resources from
  1613. *
  1614. * Free all receive software resources
  1615. **/
  1616. static void
  1617. e1000_free_rx_resources(struct e1000_adapter *adapter,
  1618. struct e1000_rx_ring *rx_ring)
  1619. {
  1620. struct pci_dev *pdev = adapter->pdev;
  1621. e1000_clean_rx_ring(adapter, rx_ring);
  1622. vfree(rx_ring->buffer_info);
  1623. rx_ring->buffer_info = NULL;
  1624. kfree(rx_ring->ps_page);
  1625. rx_ring->ps_page = NULL;
  1626. kfree(rx_ring->ps_page_dma);
  1627. rx_ring->ps_page_dma = NULL;
  1628. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  1629. rx_ring->desc = NULL;
  1630. }
  1631. /**
  1632. * e1000_free_all_rx_resources - Free Rx Resources for All Queues
  1633. * @adapter: board private structure
  1634. *
  1635. * Free all receive software resources
  1636. **/
  1637. void
  1638. e1000_free_all_rx_resources(struct e1000_adapter *adapter)
  1639. {
  1640. int i;
  1641. for (i = 0; i < adapter->num_rx_queues; i++)
  1642. e1000_free_rx_resources(adapter, &adapter->rx_ring[i]);
  1643. }
  1644. /**
  1645. * e1000_clean_rx_ring - Free Rx Buffers per Queue
  1646. * @adapter: board private structure
  1647. * @rx_ring: ring to free buffers from
  1648. **/
  1649. static void
  1650. e1000_clean_rx_ring(struct e1000_adapter *adapter,
  1651. struct e1000_rx_ring *rx_ring)
  1652. {
  1653. struct e1000_buffer *buffer_info;
  1654. struct e1000_ps_page *ps_page;
  1655. struct e1000_ps_page_dma *ps_page_dma;
  1656. struct pci_dev *pdev = adapter->pdev;
  1657. unsigned long size;
  1658. unsigned int i, j;
  1659. /* Free all the Rx ring sk_buffs */
  1660. for (i = 0; i < rx_ring->count; i++) {
  1661. buffer_info = &rx_ring->buffer_info[i];
  1662. if (buffer_info->skb) {
  1663. pci_unmap_single(pdev,
  1664. buffer_info->dma,
  1665. buffer_info->length,
  1666. PCI_DMA_FROMDEVICE);
  1667. dev_kfree_skb(buffer_info->skb);
  1668. buffer_info->skb = NULL;
  1669. }
  1670. ps_page = &rx_ring->ps_page[i];
  1671. ps_page_dma = &rx_ring->ps_page_dma[i];
  1672. for (j = 0; j < adapter->rx_ps_pages; j++) {
  1673. if (!ps_page->ps_page[j]) break;
  1674. pci_unmap_page(pdev,
  1675. ps_page_dma->ps_page_dma[j],
  1676. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  1677. ps_page_dma->ps_page_dma[j] = 0;
  1678. put_page(ps_page->ps_page[j]);
  1679. ps_page->ps_page[j] = NULL;
  1680. }
  1681. }
  1682. size = sizeof(struct e1000_buffer) * rx_ring->count;
  1683. memset(rx_ring->buffer_info, 0, size);
  1684. size = sizeof(struct e1000_ps_page) * rx_ring->count;
  1685. memset(rx_ring->ps_page, 0, size);
  1686. size = sizeof(struct e1000_ps_page_dma) * rx_ring->count;
  1687. memset(rx_ring->ps_page_dma, 0, size);
  1688. /* Zero out the descriptor ring */
  1689. memset(rx_ring->desc, 0, rx_ring->size);
  1690. rx_ring->next_to_clean = 0;
  1691. rx_ring->next_to_use = 0;
  1692. writel(0, adapter->hw.hw_addr + rx_ring->rdh);
  1693. writel(0, adapter->hw.hw_addr + rx_ring->rdt);
  1694. }
  1695. /**
  1696. * e1000_clean_all_rx_rings - Free Rx Buffers for all queues
  1697. * @adapter: board private structure
  1698. **/
  1699. static void
  1700. e1000_clean_all_rx_rings(struct e1000_adapter *adapter)
  1701. {
  1702. int i;
  1703. for (i = 0; i < adapter->num_rx_queues; i++)
  1704. e1000_clean_rx_ring(adapter, &adapter->rx_ring[i]);
  1705. }
  1706. /* The 82542 2.0 (revision 2) needs to have the receive unit in reset
  1707. * and memory write and invalidate disabled for certain operations
  1708. */
  1709. static void
  1710. e1000_enter_82542_rst(struct e1000_adapter *adapter)
  1711. {
  1712. struct net_device *netdev = adapter->netdev;
  1713. uint32_t rctl;
  1714. e1000_pci_clear_mwi(&adapter->hw);
  1715. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  1716. rctl |= E1000_RCTL_RST;
  1717. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  1718. E1000_WRITE_FLUSH(&adapter->hw);
  1719. mdelay(5);
  1720. if (netif_running(netdev))
  1721. e1000_clean_all_rx_rings(adapter);
  1722. }
  1723. static void
  1724. e1000_leave_82542_rst(struct e1000_adapter *adapter)
  1725. {
  1726. struct net_device *netdev = adapter->netdev;
  1727. uint32_t rctl;
  1728. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  1729. rctl &= ~E1000_RCTL_RST;
  1730. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  1731. E1000_WRITE_FLUSH(&adapter->hw);
  1732. mdelay(5);
  1733. if (adapter->hw.pci_cmd_word & PCI_COMMAND_INVALIDATE)
  1734. e1000_pci_set_mwi(&adapter->hw);
  1735. if (netif_running(netdev)) {
  1736. /* No need to loop, because 82542 supports only 1 queue */
  1737. struct e1000_rx_ring *ring = &adapter->rx_ring[0];
  1738. e1000_configure_rx(adapter);
  1739. adapter->alloc_rx_buf(adapter, ring, E1000_DESC_UNUSED(ring));
  1740. }
  1741. }
  1742. /**
  1743. * e1000_set_mac - Change the Ethernet Address of the NIC
  1744. * @netdev: network interface device structure
  1745. * @p: pointer to an address structure
  1746. *
  1747. * Returns 0 on success, negative on failure
  1748. **/
  1749. static int
  1750. e1000_set_mac(struct net_device *netdev, void *p)
  1751. {
  1752. struct e1000_adapter *adapter = netdev_priv(netdev);
  1753. struct sockaddr *addr = p;
  1754. if (!is_valid_ether_addr(addr->sa_data))
  1755. return -EADDRNOTAVAIL;
  1756. /* 82542 2.0 needs to be in reset to write receive address registers */
  1757. if (adapter->hw.mac_type == e1000_82542_rev2_0)
  1758. e1000_enter_82542_rst(adapter);
  1759. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1760. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  1761. e1000_rar_set(&adapter->hw, adapter->hw.mac_addr, 0);
  1762. /* With 82571 controllers, LAA may be overwritten (with the default)
  1763. * due to controller reset from the other port. */
  1764. if (adapter->hw.mac_type == e1000_82571) {
  1765. /* activate the work around */
  1766. adapter->hw.laa_is_present = 1;
  1767. /* Hold a copy of the LAA in RAR[14] This is done so that
  1768. * between the time RAR[0] gets clobbered and the time it
  1769. * gets fixed (in e1000_watchdog), the actual LAA is in one
  1770. * of the RARs and no incoming packets directed to this port
  1771. * are dropped. Eventaully the LAA will be in RAR[0] and
  1772. * RAR[14] */
  1773. e1000_rar_set(&adapter->hw, adapter->hw.mac_addr,
  1774. E1000_RAR_ENTRIES - 1);
  1775. }
  1776. if (adapter->hw.mac_type == e1000_82542_rev2_0)
  1777. e1000_leave_82542_rst(adapter);
  1778. return 0;
  1779. }
  1780. /**
  1781. * e1000_set_multi - Multicast and Promiscuous mode set
  1782. * @netdev: network interface device structure
  1783. *
  1784. * The set_multi entry point is called whenever the multicast address
  1785. * list or the network interface flags are updated. This routine is
  1786. * responsible for configuring the hardware for proper multicast,
  1787. * promiscuous mode, and all-multi behavior.
  1788. **/
  1789. static void
  1790. e1000_set_multi(struct net_device *netdev)
  1791. {
  1792. struct e1000_adapter *adapter = netdev_priv(netdev);
  1793. struct e1000_hw *hw = &adapter->hw;
  1794. struct dev_mc_list *mc_ptr;
  1795. uint32_t rctl;
  1796. uint32_t hash_value;
  1797. int i, rar_entries = E1000_RAR_ENTRIES;
  1798. /* reserve RAR[14] for LAA over-write work-around */
  1799. if (adapter->hw.mac_type == e1000_82571)
  1800. rar_entries--;
  1801. /* Check for Promiscuous and All Multicast modes */
  1802. rctl = E1000_READ_REG(hw, RCTL);
  1803. if (netdev->flags & IFF_PROMISC) {
  1804. rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
  1805. } else if (netdev->flags & IFF_ALLMULTI) {
  1806. rctl |= E1000_RCTL_MPE;
  1807. rctl &= ~E1000_RCTL_UPE;
  1808. } else {
  1809. rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE);
  1810. }
  1811. E1000_WRITE_REG(hw, RCTL, rctl);
  1812. /* 82542 2.0 needs to be in reset to write receive address registers */
  1813. if (hw->mac_type == e1000_82542_rev2_0)
  1814. e1000_enter_82542_rst(adapter);
  1815. /* load the first 14 multicast address into the exact filters 1-14
  1816. * RAR 0 is used for the station MAC adddress
  1817. * if there are not 14 addresses, go ahead and clear the filters
  1818. * -- with 82571 controllers only 0-13 entries are filled here
  1819. */
  1820. mc_ptr = netdev->mc_list;
  1821. for (i = 1; i < rar_entries; i++) {
  1822. if (mc_ptr) {
  1823. e1000_rar_set(hw, mc_ptr->dmi_addr, i);
  1824. mc_ptr = mc_ptr->next;
  1825. } else {
  1826. E1000_WRITE_REG_ARRAY(hw, RA, i << 1, 0);
  1827. E1000_WRITE_REG_ARRAY(hw, RA, (i << 1) + 1, 0);
  1828. }
  1829. }
  1830. /* clear the old settings from the multicast hash table */
  1831. for (i = 0; i < E1000_NUM_MTA_REGISTERS; i++)
  1832. E1000_WRITE_REG_ARRAY(hw, MTA, i, 0);
  1833. /* load any remaining addresses into the hash table */
  1834. for (; mc_ptr; mc_ptr = mc_ptr->next) {
  1835. hash_value = e1000_hash_mc_addr(hw, mc_ptr->dmi_addr);
  1836. e1000_mta_set(hw, hash_value);
  1837. }
  1838. if (hw->mac_type == e1000_82542_rev2_0)
  1839. e1000_leave_82542_rst(adapter);
  1840. }
  1841. /* Need to wait a few seconds after link up to get diagnostic information from
  1842. * the phy */
  1843. static void
  1844. e1000_update_phy_info(unsigned long data)
  1845. {
  1846. struct e1000_adapter *adapter = (struct e1000_adapter *) data;
  1847. e1000_phy_get_info(&adapter->hw, &adapter->phy_info);
  1848. }
  1849. /**
  1850. * e1000_82547_tx_fifo_stall - Timer Call-back
  1851. * @data: pointer to adapter cast into an unsigned long
  1852. **/
  1853. static void
  1854. e1000_82547_tx_fifo_stall(unsigned long data)
  1855. {
  1856. struct e1000_adapter *adapter = (struct e1000_adapter *) data;
  1857. struct net_device *netdev = adapter->netdev;
  1858. uint32_t tctl;
  1859. if (atomic_read(&adapter->tx_fifo_stall)) {
  1860. if ((E1000_READ_REG(&adapter->hw, TDT) ==
  1861. E1000_READ_REG(&adapter->hw, TDH)) &&
  1862. (E1000_READ_REG(&adapter->hw, TDFT) ==
  1863. E1000_READ_REG(&adapter->hw, TDFH)) &&
  1864. (E1000_READ_REG(&adapter->hw, TDFTS) ==
  1865. E1000_READ_REG(&adapter->hw, TDFHS))) {
  1866. tctl = E1000_READ_REG(&adapter->hw, TCTL);
  1867. E1000_WRITE_REG(&adapter->hw, TCTL,
  1868. tctl & ~E1000_TCTL_EN);
  1869. E1000_WRITE_REG(&adapter->hw, TDFT,
  1870. adapter->tx_head_addr);
  1871. E1000_WRITE_REG(&adapter->hw, TDFH,
  1872. adapter->tx_head_addr);
  1873. E1000_WRITE_REG(&adapter->hw, TDFTS,
  1874. adapter->tx_head_addr);
  1875. E1000_WRITE_REG(&adapter->hw, TDFHS,
  1876. adapter->tx_head_addr);
  1877. E1000_WRITE_REG(&adapter->hw, TCTL, tctl);
  1878. E1000_WRITE_FLUSH(&adapter->hw);
  1879. adapter->tx_fifo_head = 0;
  1880. atomic_set(&adapter->tx_fifo_stall, 0);
  1881. netif_wake_queue(netdev);
  1882. } else {
  1883. mod_timer(&adapter->tx_fifo_stall_timer, jiffies + 1);
  1884. }
  1885. }
  1886. }
  1887. /**
  1888. * e1000_watchdog - Timer Call-back
  1889. * @data: pointer to adapter cast into an unsigned long
  1890. **/
  1891. static void
  1892. e1000_watchdog(unsigned long data)
  1893. {
  1894. struct e1000_adapter *adapter = (struct e1000_adapter *) data;
  1895. /* Do the rest outside of interrupt context */
  1896. schedule_work(&adapter->watchdog_task);
  1897. }
  1898. static void
  1899. e1000_watchdog_task(struct e1000_adapter *adapter)
  1900. {
  1901. struct net_device *netdev = adapter->netdev;
  1902. struct e1000_tx_ring *txdr = adapter->tx_ring;
  1903. uint32_t link, tctl;
  1904. e1000_check_for_link(&adapter->hw);
  1905. if (adapter->hw.mac_type == e1000_82573) {
  1906. e1000_enable_tx_pkt_filtering(&adapter->hw);
  1907. if (adapter->mng_vlan_id != adapter->hw.mng_cookie.vlan_id)
  1908. e1000_update_mng_vlan(adapter);
  1909. }
  1910. if ((adapter->hw.media_type == e1000_media_type_internal_serdes) &&
  1911. !(E1000_READ_REG(&adapter->hw, TXCW) & E1000_TXCW_ANE))
  1912. link = !adapter->hw.serdes_link_down;
  1913. else
  1914. link = E1000_READ_REG(&adapter->hw, STATUS) & E1000_STATUS_LU;
  1915. if (link) {
  1916. if (!netif_carrier_ok(netdev)) {
  1917. e1000_get_speed_and_duplex(&adapter->hw,
  1918. &adapter->link_speed,
  1919. &adapter->link_duplex);
  1920. DPRINTK(LINK, INFO, "NIC Link is Up %d Mbps %s\n",
  1921. adapter->link_speed,
  1922. adapter->link_duplex == FULL_DUPLEX ?
  1923. "Full Duplex" : "Half Duplex");
  1924. /* tweak tx_queue_len according to speed/duplex
  1925. * and adjust the timeout factor */
  1926. netdev->tx_queue_len = adapter->tx_queue_len;
  1927. adapter->tx_timeout_factor = 1;
  1928. adapter->txb2b = 1;
  1929. switch (adapter->link_speed) {
  1930. case SPEED_10:
  1931. adapter->txb2b = 0;
  1932. netdev->tx_queue_len = 10;
  1933. adapter->tx_timeout_factor = 8;
  1934. break;
  1935. case SPEED_100:
  1936. adapter->txb2b = 0;
  1937. netdev->tx_queue_len = 100;
  1938. /* maybe add some timeout factor ? */
  1939. break;
  1940. }
  1941. if ((adapter->hw.mac_type == e1000_82571 ||
  1942. adapter->hw.mac_type == e1000_82572) &&
  1943. adapter->txb2b == 0) {
  1944. #define SPEED_MODE_BIT (1 << 21)
  1945. uint32_t tarc0;
  1946. tarc0 = E1000_READ_REG(&adapter->hw, TARC0);
  1947. tarc0 &= ~SPEED_MODE_BIT;
  1948. E1000_WRITE_REG(&adapter->hw, TARC0, tarc0);
  1949. }
  1950. #ifdef NETIF_F_TSO
  1951. /* disable TSO for pcie and 10/100 speeds, to avoid
  1952. * some hardware issues */
  1953. if (!adapter->tso_force &&
  1954. adapter->hw.bus_type == e1000_bus_type_pci_express){
  1955. switch (adapter->link_speed) {
  1956. case SPEED_10:
  1957. case SPEED_100:
  1958. DPRINTK(PROBE,INFO,
  1959. "10/100 speed: disabling TSO\n");
  1960. netdev->features &= ~NETIF_F_TSO;
  1961. break;
  1962. case SPEED_1000:
  1963. netdev->features |= NETIF_F_TSO;
  1964. break;
  1965. default:
  1966. /* oops */
  1967. break;
  1968. }
  1969. }
  1970. #endif
  1971. /* enable transmits in the hardware, need to do this
  1972. * after setting TARC0 */
  1973. tctl = E1000_READ_REG(&adapter->hw, TCTL);
  1974. tctl |= E1000_TCTL_EN;
  1975. E1000_WRITE_REG(&adapter->hw, TCTL, tctl);
  1976. netif_carrier_on(netdev);
  1977. netif_wake_queue(netdev);
  1978. mod_timer(&adapter->phy_info_timer, jiffies + 2 * HZ);
  1979. adapter->smartspeed = 0;
  1980. }
  1981. } else {
  1982. if (netif_carrier_ok(netdev)) {
  1983. adapter->link_speed = 0;
  1984. adapter->link_duplex = 0;
  1985. DPRINTK(LINK, INFO, "NIC Link is Down\n");
  1986. netif_carrier_off(netdev);
  1987. netif_stop_queue(netdev);
  1988. mod_timer(&adapter->phy_info_timer, jiffies + 2 * HZ);
  1989. }
  1990. e1000_smartspeed(adapter);
  1991. }
  1992. e1000_update_stats(adapter);
  1993. adapter->hw.tx_packet_delta = adapter->stats.tpt - adapter->tpt_old;
  1994. adapter->tpt_old = adapter->stats.tpt;
  1995. adapter->hw.collision_delta = adapter->stats.colc - adapter->colc_old;
  1996. adapter->colc_old = adapter->stats.colc;
  1997. adapter->gorcl = adapter->stats.gorcl - adapter->gorcl_old;
  1998. adapter->gorcl_old = adapter->stats.gorcl;
  1999. adapter->gotcl = adapter->stats.gotcl - adapter->gotcl_old;
  2000. adapter->gotcl_old = adapter->stats.gotcl;
  2001. e1000_update_adaptive(&adapter->hw);
  2002. if (!netif_carrier_ok(netdev)) {
  2003. if (E1000_DESC_UNUSED(txdr) + 1 < txdr->count) {
  2004. /* We've lost link, so the controller stops DMA,
  2005. * but we've got queued Tx work that's never going
  2006. * to get done, so reset controller to flush Tx.
  2007. * (Do the reset outside of interrupt context). */
  2008. schedule_work(&adapter->tx_timeout_task);
  2009. }
  2010. }
  2011. /* Dynamic mode for Interrupt Throttle Rate (ITR) */
  2012. if (adapter->hw.mac_type >= e1000_82540 && adapter->itr == 1) {
  2013. /* Symmetric Tx/Rx gets a reduced ITR=2000; Total
  2014. * asymmetrical Tx or Rx gets ITR=8000; everyone
  2015. * else is between 2000-8000. */
  2016. uint32_t goc = (adapter->gotcl + adapter->gorcl) / 10000;
  2017. uint32_t dif = (adapter->gotcl > adapter->gorcl ?
  2018. adapter->gotcl - adapter->gorcl :
  2019. adapter->gorcl - adapter->gotcl) / 10000;
  2020. uint32_t itr = goc > 0 ? (dif * 6000 / goc + 2000) : 8000;
  2021. E1000_WRITE_REG(&adapter->hw, ITR, 1000000000 / (itr * 256));
  2022. }
  2023. /* Cause software interrupt to ensure rx ring is cleaned */
  2024. E1000_WRITE_REG(&adapter->hw, ICS, E1000_ICS_RXDMT0);
  2025. /* Force detection of hung controller every watchdog period */
  2026. adapter->detect_tx_hung = TRUE;
  2027. /* With 82571 controllers, LAA may be overwritten due to controller
  2028. * reset from the other port. Set the appropriate LAA in RAR[0] */
  2029. if (adapter->hw.mac_type == e1000_82571 && adapter->hw.laa_is_present)
  2030. e1000_rar_set(&adapter->hw, adapter->hw.mac_addr, 0);
  2031. /* Reset the timer */
  2032. mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
  2033. }
  2034. #define E1000_TX_FLAGS_CSUM 0x00000001
  2035. #define E1000_TX_FLAGS_VLAN 0x00000002
  2036. #define E1000_TX_FLAGS_TSO 0x00000004
  2037. #define E1000_TX_FLAGS_IPV4 0x00000008
  2038. #define E1000_TX_FLAGS_VLAN_MASK 0xffff0000
  2039. #define E1000_TX_FLAGS_VLAN_SHIFT 16
  2040. static inline int
  2041. e1000_tso(struct e1000_adapter *adapter, struct e1000_tx_ring *tx_ring,
  2042. struct sk_buff *skb)
  2043. {
  2044. #ifdef NETIF_F_TSO
  2045. struct e1000_context_desc *context_desc;
  2046. struct e1000_buffer *buffer_info;
  2047. unsigned int i;
  2048. uint32_t cmd_length = 0;
  2049. uint16_t ipcse = 0, tucse, mss;
  2050. uint8_t ipcss, ipcso, tucss, tucso, hdr_len;
  2051. int err;
  2052. if (skb_shinfo(skb)->tso_size) {
  2053. if (skb_header_cloned(skb)) {
  2054. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  2055. if (err)
  2056. return err;
  2057. }
  2058. hdr_len = ((skb->h.raw - skb->data) + (skb->h.th->doff << 2));
  2059. mss = skb_shinfo(skb)->tso_size;
  2060. if (skb->protocol == ntohs(ETH_P_IP)) {
  2061. skb->nh.iph->tot_len = 0;
  2062. skb->nh.iph->check = 0;
  2063. skb->h.th->check =
  2064. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  2065. skb->nh.iph->daddr,
  2066. 0,
  2067. IPPROTO_TCP,
  2068. 0);
  2069. cmd_length = E1000_TXD_CMD_IP;
  2070. ipcse = skb->h.raw - skb->data - 1;
  2071. #ifdef NETIF_F_TSO_IPV6
  2072. } else if (skb->protocol == ntohs(ETH_P_IPV6)) {
  2073. skb->nh.ipv6h->payload_len = 0;
  2074. skb->h.th->check =
  2075. ~csum_ipv6_magic(&skb->nh.ipv6h->saddr,
  2076. &skb->nh.ipv6h->daddr,
  2077. 0,
  2078. IPPROTO_TCP,
  2079. 0);
  2080. ipcse = 0;
  2081. #endif
  2082. }
  2083. ipcss = skb->nh.raw - skb->data;
  2084. ipcso = (void *)&(skb->nh.iph->check) - (void *)skb->data;
  2085. tucss = skb->h.raw - skb->data;
  2086. tucso = (void *)&(skb->h.th->check) - (void *)skb->data;
  2087. tucse = 0;
  2088. cmd_length |= (E1000_TXD_CMD_DEXT | E1000_TXD_CMD_TSE |
  2089. E1000_TXD_CMD_TCP | (skb->len - (hdr_len)));
  2090. i = tx_ring->next_to_use;
  2091. context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
  2092. buffer_info = &tx_ring->buffer_info[i];
  2093. context_desc->lower_setup.ip_fields.ipcss = ipcss;
  2094. context_desc->lower_setup.ip_fields.ipcso = ipcso;
  2095. context_desc->lower_setup.ip_fields.ipcse = cpu_to_le16(ipcse);
  2096. context_desc->upper_setup.tcp_fields.tucss = tucss;
  2097. context_desc->upper_setup.tcp_fields.tucso = tucso;
  2098. context_desc->upper_setup.tcp_fields.tucse = cpu_to_le16(tucse);
  2099. context_desc->tcp_seg_setup.fields.mss = cpu_to_le16(mss);
  2100. context_desc->tcp_seg_setup.fields.hdr_len = hdr_len;
  2101. context_desc->cmd_and_length = cpu_to_le32(cmd_length);
  2102. buffer_info->time_stamp = jiffies;
  2103. if (++i == tx_ring->count) i = 0;
  2104. tx_ring->next_to_use = i;
  2105. return TRUE;
  2106. }
  2107. #endif
  2108. return FALSE;
  2109. }
  2110. static inline boolean_t
  2111. e1000_tx_csum(struct e1000_adapter *adapter, struct e1000_tx_ring *tx_ring,
  2112. struct sk_buff *skb)
  2113. {
  2114. struct e1000_context_desc *context_desc;
  2115. struct e1000_buffer *buffer_info;
  2116. unsigned int i;
  2117. uint8_t css;
  2118. if (likely(skb->ip_summed == CHECKSUM_HW)) {
  2119. css = skb->h.raw - skb->data;
  2120. i = tx_ring->next_to_use;
  2121. buffer_info = &tx_ring->buffer_info[i];
  2122. context_desc = E1000_CONTEXT_DESC(*tx_ring, i);
  2123. context_desc->upper_setup.tcp_fields.tucss = css;
  2124. context_desc->upper_setup.tcp_fields.tucso = css + skb->csum;
  2125. context_desc->upper_setup.tcp_fields.tucse = 0;
  2126. context_desc->tcp_seg_setup.data = 0;
  2127. context_desc->cmd_and_length = cpu_to_le32(E1000_TXD_CMD_DEXT);
  2128. buffer_info->time_stamp = jiffies;
  2129. if (unlikely(++i == tx_ring->count)) i = 0;
  2130. tx_ring->next_to_use = i;
  2131. return TRUE;
  2132. }
  2133. return FALSE;
  2134. }
  2135. #define E1000_MAX_TXD_PWR 12
  2136. #define E1000_MAX_DATA_PER_TXD (1<<E1000_MAX_TXD_PWR)
  2137. static inline int
  2138. e1000_tx_map(struct e1000_adapter *adapter, struct e1000_tx_ring *tx_ring,
  2139. struct sk_buff *skb, unsigned int first, unsigned int max_per_txd,
  2140. unsigned int nr_frags, unsigned int mss)
  2141. {
  2142. struct e1000_buffer *buffer_info;
  2143. unsigned int len = skb->len;
  2144. unsigned int offset = 0, size, count = 0, i;
  2145. unsigned int f;
  2146. len -= skb->data_len;
  2147. i = tx_ring->next_to_use;
  2148. while (len) {
  2149. buffer_info = &tx_ring->buffer_info[i];
  2150. size = min(len, max_per_txd);
  2151. #ifdef NETIF_F_TSO
  2152. /* Workaround for Controller erratum --
  2153. * descriptor for non-tso packet in a linear SKB that follows a
  2154. * tso gets written back prematurely before the data is fully
  2155. * DMAd to the controller */
  2156. if (!skb->data_len && tx_ring->last_tx_tso &&
  2157. !skb_shinfo(skb)->tso_size) {
  2158. tx_ring->last_tx_tso = 0;
  2159. size -= 4;
  2160. }
  2161. /* Workaround for premature desc write-backs
  2162. * in TSO mode. Append 4-byte sentinel desc */
  2163. if (unlikely(mss && !nr_frags && size == len && size > 8))
  2164. size -= 4;
  2165. #endif
  2166. /* work-around for errata 10 and it applies
  2167. * to all controllers in PCI-X mode
  2168. * The fix is to make sure that the first descriptor of a
  2169. * packet is smaller than 2048 - 16 - 16 (or 2016) bytes
  2170. */
  2171. if (unlikely((adapter->hw.bus_type == e1000_bus_type_pcix) &&
  2172. (size > 2015) && count == 0))
  2173. size = 2015;
  2174. /* Workaround for potential 82544 hang in PCI-X. Avoid
  2175. * terminating buffers within evenly-aligned dwords. */
  2176. if (unlikely(adapter->pcix_82544 &&
  2177. !((unsigned long)(skb->data + offset + size - 1) & 4) &&
  2178. size > 4))
  2179. size -= 4;
  2180. buffer_info->length = size;
  2181. buffer_info->dma =
  2182. pci_map_single(adapter->pdev,
  2183. skb->data + offset,
  2184. size,
  2185. PCI_DMA_TODEVICE);
  2186. buffer_info->time_stamp = jiffies;
  2187. len -= size;
  2188. offset += size;
  2189. count++;
  2190. if (unlikely(++i == tx_ring->count)) i = 0;
  2191. }
  2192. for (f = 0; f < nr_frags; f++) {
  2193. struct skb_frag_struct *frag;
  2194. frag = &skb_shinfo(skb)->frags[f];
  2195. len = frag->size;
  2196. offset = frag->page_offset;
  2197. while (len) {
  2198. buffer_info = &tx_ring->buffer_info[i];
  2199. size = min(len, max_per_txd);
  2200. #ifdef NETIF_F_TSO
  2201. /* Workaround for premature desc write-backs
  2202. * in TSO mode. Append 4-byte sentinel desc */
  2203. if (unlikely(mss && f == (nr_frags-1) && size == len && size > 8))
  2204. size -= 4;
  2205. #endif
  2206. /* Workaround for potential 82544 hang in PCI-X.
  2207. * Avoid terminating buffers within evenly-aligned
  2208. * dwords. */
  2209. if (unlikely(adapter->pcix_82544 &&
  2210. !((unsigned long)(frag->page+offset+size-1) & 4) &&
  2211. size > 4))
  2212. size -= 4;
  2213. buffer_info->length = size;
  2214. buffer_info->dma =
  2215. pci_map_page(adapter->pdev,
  2216. frag->page,
  2217. offset,
  2218. size,
  2219. PCI_DMA_TODEVICE);
  2220. buffer_info->time_stamp = jiffies;
  2221. len -= size;
  2222. offset += size;
  2223. count++;
  2224. if (unlikely(++i == tx_ring->count)) i = 0;
  2225. }
  2226. }
  2227. i = (i == 0) ? tx_ring->count - 1 : i - 1;
  2228. tx_ring->buffer_info[i].skb = skb;
  2229. tx_ring->buffer_info[first].next_to_watch = i;
  2230. return count;
  2231. }
  2232. static inline void
  2233. e1000_tx_queue(struct e1000_adapter *adapter, struct e1000_tx_ring *tx_ring,
  2234. int tx_flags, int count)
  2235. {
  2236. struct e1000_tx_desc *tx_desc = NULL;
  2237. struct e1000_buffer *buffer_info;
  2238. uint32_t txd_upper = 0, txd_lower = E1000_TXD_CMD_IFCS;
  2239. unsigned int i;
  2240. if (likely(tx_flags & E1000_TX_FLAGS_TSO)) {
  2241. txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D |
  2242. E1000_TXD_CMD_TSE;
  2243. txd_upper |= E1000_TXD_POPTS_TXSM << 8;
  2244. if (likely(tx_flags & E1000_TX_FLAGS_IPV4))
  2245. txd_upper |= E1000_TXD_POPTS_IXSM << 8;
  2246. }
  2247. if (likely(tx_flags & E1000_TX_FLAGS_CSUM)) {
  2248. txd_lower |= E1000_TXD_CMD_DEXT | E1000_TXD_DTYP_D;
  2249. txd_upper |= E1000_TXD_POPTS_TXSM << 8;
  2250. }
  2251. if (unlikely(tx_flags & E1000_TX_FLAGS_VLAN)) {
  2252. txd_lower |= E1000_TXD_CMD_VLE;
  2253. txd_upper |= (tx_flags & E1000_TX_FLAGS_VLAN_MASK);
  2254. }
  2255. i = tx_ring->next_to_use;
  2256. while (count--) {
  2257. buffer_info = &tx_ring->buffer_info[i];
  2258. tx_desc = E1000_TX_DESC(*tx_ring, i);
  2259. tx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  2260. tx_desc->lower.data =
  2261. cpu_to_le32(txd_lower | buffer_info->length);
  2262. tx_desc->upper.data = cpu_to_le32(txd_upper);
  2263. if (unlikely(++i == tx_ring->count)) i = 0;
  2264. }
  2265. tx_desc->lower.data |= cpu_to_le32(adapter->txd_cmd);
  2266. /* Force memory writes to complete before letting h/w
  2267. * know there are new descriptors to fetch. (Only
  2268. * applicable for weak-ordered memory model archs,
  2269. * such as IA-64). */
  2270. wmb();
  2271. tx_ring->next_to_use = i;
  2272. writel(i, adapter->hw.hw_addr + tx_ring->tdt);
  2273. }
  2274. /**
  2275. * 82547 workaround to avoid controller hang in half-duplex environment.
  2276. * The workaround is to avoid queuing a large packet that would span
  2277. * the internal Tx FIFO ring boundary by notifying the stack to resend
  2278. * the packet at a later time. This gives the Tx FIFO an opportunity to
  2279. * flush all packets. When that occurs, we reset the Tx FIFO pointers
  2280. * to the beginning of the Tx FIFO.
  2281. **/
  2282. #define E1000_FIFO_HDR 0x10
  2283. #define E1000_82547_PAD_LEN 0x3E0
  2284. static inline int
  2285. e1000_82547_fifo_workaround(struct e1000_adapter *adapter, struct sk_buff *skb)
  2286. {
  2287. uint32_t fifo_space = adapter->tx_fifo_size - adapter->tx_fifo_head;
  2288. uint32_t skb_fifo_len = skb->len + E1000_FIFO_HDR;
  2289. E1000_ROUNDUP(skb_fifo_len, E1000_FIFO_HDR);
  2290. if (adapter->link_duplex != HALF_DUPLEX)
  2291. goto no_fifo_stall_required;
  2292. if (atomic_read(&adapter->tx_fifo_stall))
  2293. return 1;
  2294. if (skb_fifo_len >= (E1000_82547_PAD_LEN + fifo_space)) {
  2295. atomic_set(&adapter->tx_fifo_stall, 1);
  2296. return 1;
  2297. }
  2298. no_fifo_stall_required:
  2299. adapter->tx_fifo_head += skb_fifo_len;
  2300. if (adapter->tx_fifo_head >= adapter->tx_fifo_size)
  2301. adapter->tx_fifo_head -= adapter->tx_fifo_size;
  2302. return 0;
  2303. }
  2304. #define MINIMUM_DHCP_PACKET_SIZE 282
  2305. static inline int
  2306. e1000_transfer_dhcp_info(struct e1000_adapter *adapter, struct sk_buff *skb)
  2307. {
  2308. struct e1000_hw *hw = &adapter->hw;
  2309. uint16_t length, offset;
  2310. if (vlan_tx_tag_present(skb)) {
  2311. if (!((vlan_tx_tag_get(skb) == adapter->hw.mng_cookie.vlan_id) &&
  2312. ( adapter->hw.mng_cookie.status &
  2313. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT)) )
  2314. return 0;
  2315. }
  2316. if (skb->len > MINIMUM_DHCP_PACKET_SIZE) {
  2317. struct ethhdr *eth = (struct ethhdr *) skb->data;
  2318. if ((htons(ETH_P_IP) == eth->h_proto)) {
  2319. const struct iphdr *ip =
  2320. (struct iphdr *)((uint8_t *)skb->data+14);
  2321. if (IPPROTO_UDP == ip->protocol) {
  2322. struct udphdr *udp =
  2323. (struct udphdr *)((uint8_t *)ip +
  2324. (ip->ihl << 2));
  2325. if (ntohs(udp->dest) == 67) {
  2326. offset = (uint8_t *)udp + 8 - skb->data;
  2327. length = skb->len - offset;
  2328. return e1000_mng_write_dhcp_info(hw,
  2329. (uint8_t *)udp + 8,
  2330. length);
  2331. }
  2332. }
  2333. }
  2334. }
  2335. return 0;
  2336. }
  2337. #define TXD_USE_COUNT(S, X) (((S) >> (X)) + 1 )
  2338. static int
  2339. e1000_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  2340. {
  2341. struct e1000_adapter *adapter = netdev_priv(netdev);
  2342. struct e1000_tx_ring *tx_ring;
  2343. unsigned int first, max_per_txd = E1000_MAX_DATA_PER_TXD;
  2344. unsigned int max_txd_pwr = E1000_MAX_TXD_PWR;
  2345. unsigned int tx_flags = 0;
  2346. unsigned int len = skb->len;
  2347. unsigned long flags;
  2348. unsigned int nr_frags = 0;
  2349. unsigned int mss = 0;
  2350. int count = 0;
  2351. int tso;
  2352. unsigned int f;
  2353. len -= skb->data_len;
  2354. tx_ring = adapter->tx_ring;
  2355. if (unlikely(skb->len <= 0)) {
  2356. dev_kfree_skb_any(skb);
  2357. return NETDEV_TX_OK;
  2358. }
  2359. #ifdef NETIF_F_TSO
  2360. mss = skb_shinfo(skb)->tso_size;
  2361. /* The controller does a simple calculation to
  2362. * make sure there is enough room in the FIFO before
  2363. * initiating the DMA for each buffer. The calc is:
  2364. * 4 = ceil(buffer len/mss). To make sure we don't
  2365. * overrun the FIFO, adjust the max buffer len if mss
  2366. * drops. */
  2367. if (mss) {
  2368. uint8_t hdr_len;
  2369. max_per_txd = min(mss << 2, max_per_txd);
  2370. max_txd_pwr = fls(max_per_txd) - 1;
  2371. /* TSO Workaround for 82571/2/3 Controllers -- if skb->data
  2372. * points to just header, pull a few bytes of payload from
  2373. * frags into skb->data */
  2374. hdr_len = ((skb->h.raw - skb->data) + (skb->h.th->doff << 2));
  2375. if (skb->data_len && (hdr_len == (skb->len - skb->data_len))) {
  2376. switch (adapter->hw.mac_type) {
  2377. unsigned int pull_size;
  2378. case e1000_82571:
  2379. case e1000_82572:
  2380. case e1000_82573:
  2381. pull_size = min((unsigned int)4, skb->data_len);
  2382. if (!__pskb_pull_tail(skb, pull_size)) {
  2383. printk(KERN_ERR
  2384. "__pskb_pull_tail failed.\n");
  2385. dev_kfree_skb_any(skb);
  2386. return -EFAULT;
  2387. }
  2388. len = skb->len - skb->data_len;
  2389. break;
  2390. default:
  2391. /* do nothing */
  2392. break;
  2393. }
  2394. }
  2395. }
  2396. /* reserve a descriptor for the offload context */
  2397. if ((mss) || (skb->ip_summed == CHECKSUM_HW))
  2398. count++;
  2399. count++;
  2400. #else
  2401. if (skb->ip_summed == CHECKSUM_HW)
  2402. count++;
  2403. #endif
  2404. #ifdef NETIF_F_TSO
  2405. /* Controller Erratum workaround */
  2406. if (!skb->data_len && tx_ring->last_tx_tso &&
  2407. !skb_shinfo(skb)->tso_size)
  2408. count++;
  2409. #endif
  2410. count += TXD_USE_COUNT(len, max_txd_pwr);
  2411. if (adapter->pcix_82544)
  2412. count++;
  2413. /* work-around for errata 10 and it applies to all controllers
  2414. * in PCI-X mode, so add one more descriptor to the count
  2415. */
  2416. if (unlikely((adapter->hw.bus_type == e1000_bus_type_pcix) &&
  2417. (len > 2015)))
  2418. count++;
  2419. nr_frags = skb_shinfo(skb)->nr_frags;
  2420. for (f = 0; f < nr_frags; f++)
  2421. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size,
  2422. max_txd_pwr);
  2423. if (adapter->pcix_82544)
  2424. count += nr_frags;
  2425. if (adapter->hw.tx_pkt_filtering && (adapter->hw.mac_type == e1000_82573) )
  2426. e1000_transfer_dhcp_info(adapter, skb);
  2427. local_irq_save(flags);
  2428. if (!spin_trylock(&tx_ring->tx_lock)) {
  2429. /* Collision - tell upper layer to requeue */
  2430. local_irq_restore(flags);
  2431. return NETDEV_TX_LOCKED;
  2432. }
  2433. /* need: count + 2 desc gap to keep tail from touching
  2434. * head, otherwise try next time */
  2435. if (unlikely(E1000_DESC_UNUSED(tx_ring) < count + 2)) {
  2436. netif_stop_queue(netdev);
  2437. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2438. return NETDEV_TX_BUSY;
  2439. }
  2440. if (unlikely(adapter->hw.mac_type == e1000_82547)) {
  2441. if (unlikely(e1000_82547_fifo_workaround(adapter, skb))) {
  2442. netif_stop_queue(netdev);
  2443. mod_timer(&adapter->tx_fifo_stall_timer, jiffies);
  2444. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2445. return NETDEV_TX_BUSY;
  2446. }
  2447. }
  2448. if (unlikely(adapter->vlgrp && vlan_tx_tag_present(skb))) {
  2449. tx_flags |= E1000_TX_FLAGS_VLAN;
  2450. tx_flags |= (vlan_tx_tag_get(skb) << E1000_TX_FLAGS_VLAN_SHIFT);
  2451. }
  2452. first = tx_ring->next_to_use;
  2453. tso = e1000_tso(adapter, tx_ring, skb);
  2454. if (tso < 0) {
  2455. dev_kfree_skb_any(skb);
  2456. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2457. return NETDEV_TX_OK;
  2458. }
  2459. if (likely(tso)) {
  2460. tx_ring->last_tx_tso = 1;
  2461. tx_flags |= E1000_TX_FLAGS_TSO;
  2462. } else if (likely(e1000_tx_csum(adapter, tx_ring, skb)))
  2463. tx_flags |= E1000_TX_FLAGS_CSUM;
  2464. /* Old method was to assume IPv4 packet by default if TSO was enabled.
  2465. * 82571 hardware supports TSO capabilities for IPv6 as well...
  2466. * no longer assume, we must. */
  2467. if (likely(skb->protocol == ntohs(ETH_P_IP)))
  2468. tx_flags |= E1000_TX_FLAGS_IPV4;
  2469. e1000_tx_queue(adapter, tx_ring, tx_flags,
  2470. e1000_tx_map(adapter, tx_ring, skb, first,
  2471. max_per_txd, nr_frags, mss));
  2472. netdev->trans_start = jiffies;
  2473. /* Make sure there is space in the ring for the next send. */
  2474. if (unlikely(E1000_DESC_UNUSED(tx_ring) < MAX_SKB_FRAGS + 2))
  2475. netif_stop_queue(netdev);
  2476. spin_unlock_irqrestore(&tx_ring->tx_lock, flags);
  2477. return NETDEV_TX_OK;
  2478. }
  2479. /**
  2480. * e1000_tx_timeout - Respond to a Tx Hang
  2481. * @netdev: network interface device structure
  2482. **/
  2483. static void
  2484. e1000_tx_timeout(struct net_device *netdev)
  2485. {
  2486. struct e1000_adapter *adapter = netdev_priv(netdev);
  2487. /* Do the reset outside of interrupt context */
  2488. schedule_work(&adapter->tx_timeout_task);
  2489. }
  2490. static void
  2491. e1000_tx_timeout_task(struct net_device *netdev)
  2492. {
  2493. struct e1000_adapter *adapter = netdev_priv(netdev);
  2494. adapter->tx_timeout_count++;
  2495. e1000_down(adapter);
  2496. e1000_up(adapter);
  2497. }
  2498. /**
  2499. * e1000_get_stats - Get System Network Statistics
  2500. * @netdev: network interface device structure
  2501. *
  2502. * Returns the address of the device statistics structure.
  2503. * The statistics are actually updated from the timer callback.
  2504. **/
  2505. static struct net_device_stats *
  2506. e1000_get_stats(struct net_device *netdev)
  2507. {
  2508. struct e1000_adapter *adapter = netdev_priv(netdev);
  2509. /* only return the current stats */
  2510. return &adapter->net_stats;
  2511. }
  2512. /**
  2513. * e1000_change_mtu - Change the Maximum Transfer Unit
  2514. * @netdev: network interface device structure
  2515. * @new_mtu: new value for maximum frame size
  2516. *
  2517. * Returns 0 on success, negative on failure
  2518. **/
  2519. static int
  2520. e1000_change_mtu(struct net_device *netdev, int new_mtu)
  2521. {
  2522. struct e1000_adapter *adapter = netdev_priv(netdev);
  2523. int max_frame = new_mtu + ENET_HEADER_SIZE + ETHERNET_FCS_SIZE;
  2524. uint16_t eeprom_data = 0;
  2525. if ((max_frame < MINIMUM_ETHERNET_FRAME_SIZE) ||
  2526. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2527. DPRINTK(PROBE, ERR, "Invalid MTU setting\n");
  2528. return -EINVAL;
  2529. }
  2530. /* Adapter-specific max frame size limits. */
  2531. switch (adapter->hw.mac_type) {
  2532. case e1000_82542_rev2_0:
  2533. case e1000_82542_rev2_1:
  2534. if (max_frame > MAXIMUM_ETHERNET_FRAME_SIZE) {
  2535. DPRINTK(PROBE, ERR, "Jumbo Frames not supported.\n");
  2536. return -EINVAL;
  2537. }
  2538. break;
  2539. case e1000_82573:
  2540. /* only enable jumbo frames if ASPM is disabled completely
  2541. * this means both bits must be zero in 0x1A bits 3:2 */
  2542. e1000_read_eeprom(&adapter->hw, EEPROM_INIT_3GIO_3, 1,
  2543. &eeprom_data);
  2544. if (eeprom_data & EEPROM_WORD1A_ASPM_MASK) {
  2545. if (max_frame > MAXIMUM_ETHERNET_FRAME_SIZE) {
  2546. DPRINTK(PROBE, ERR,
  2547. "Jumbo Frames not supported.\n");
  2548. return -EINVAL;
  2549. }
  2550. break;
  2551. }
  2552. /* fall through to get support */
  2553. case e1000_82571:
  2554. case e1000_82572:
  2555. #define MAX_STD_JUMBO_FRAME_SIZE 9234
  2556. if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
  2557. DPRINTK(PROBE, ERR, "MTU > 9216 not supported.\n");
  2558. return -EINVAL;
  2559. }
  2560. break;
  2561. default:
  2562. /* Capable of supporting up to MAX_JUMBO_FRAME_SIZE limit. */
  2563. break;
  2564. }
  2565. if (adapter->hw.mac_type > e1000_82547_rev_2) {
  2566. adapter->rx_buffer_len = max_frame;
  2567. E1000_ROUNDUP(adapter->rx_buffer_len, 1024);
  2568. } else {
  2569. if(unlikely((adapter->hw.mac_type < e1000_82543) &&
  2570. (max_frame > MAXIMUM_ETHERNET_FRAME_SIZE))) {
  2571. DPRINTK(PROBE, ERR, "Jumbo Frames not supported "
  2572. "on 82542\n");
  2573. return -EINVAL;
  2574. } else {
  2575. if(max_frame <= E1000_RXBUFFER_2048)
  2576. adapter->rx_buffer_len = E1000_RXBUFFER_2048;
  2577. else if(max_frame <= E1000_RXBUFFER_4096)
  2578. adapter->rx_buffer_len = E1000_RXBUFFER_4096;
  2579. else if(max_frame <= E1000_RXBUFFER_8192)
  2580. adapter->rx_buffer_len = E1000_RXBUFFER_8192;
  2581. else if(max_frame <= E1000_RXBUFFER_16384)
  2582. adapter->rx_buffer_len = E1000_RXBUFFER_16384;
  2583. }
  2584. }
  2585. netdev->mtu = new_mtu;
  2586. if (netif_running(netdev)) {
  2587. e1000_down(adapter);
  2588. e1000_up(adapter);
  2589. }
  2590. adapter->hw.max_frame_size = max_frame;
  2591. return 0;
  2592. }
  2593. /**
  2594. * e1000_update_stats - Update the board statistics counters
  2595. * @adapter: board private structure
  2596. **/
  2597. void
  2598. e1000_update_stats(struct e1000_adapter *adapter)
  2599. {
  2600. struct e1000_hw *hw = &adapter->hw;
  2601. unsigned long flags;
  2602. uint16_t phy_tmp;
  2603. #define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
  2604. spin_lock_irqsave(&adapter->stats_lock, flags);
  2605. /* these counters are modified from e1000_adjust_tbi_stats,
  2606. * called from the interrupt context, so they must only
  2607. * be written while holding adapter->stats_lock
  2608. */
  2609. adapter->stats.crcerrs += E1000_READ_REG(hw, CRCERRS);
  2610. adapter->stats.gprc += E1000_READ_REG(hw, GPRC);
  2611. adapter->stats.gorcl += E1000_READ_REG(hw, GORCL);
  2612. adapter->stats.gorch += E1000_READ_REG(hw, GORCH);
  2613. adapter->stats.bprc += E1000_READ_REG(hw, BPRC);
  2614. adapter->stats.mprc += E1000_READ_REG(hw, MPRC);
  2615. adapter->stats.roc += E1000_READ_REG(hw, ROC);
  2616. adapter->stats.prc64 += E1000_READ_REG(hw, PRC64);
  2617. adapter->stats.prc127 += E1000_READ_REG(hw, PRC127);
  2618. adapter->stats.prc255 += E1000_READ_REG(hw, PRC255);
  2619. adapter->stats.prc511 += E1000_READ_REG(hw, PRC511);
  2620. adapter->stats.prc1023 += E1000_READ_REG(hw, PRC1023);
  2621. adapter->stats.prc1522 += E1000_READ_REG(hw, PRC1522);
  2622. adapter->stats.symerrs += E1000_READ_REG(hw, SYMERRS);
  2623. adapter->stats.mpc += E1000_READ_REG(hw, MPC);
  2624. adapter->stats.scc += E1000_READ_REG(hw, SCC);
  2625. adapter->stats.ecol += E1000_READ_REG(hw, ECOL);
  2626. adapter->stats.mcc += E1000_READ_REG(hw, MCC);
  2627. adapter->stats.latecol += E1000_READ_REG(hw, LATECOL);
  2628. adapter->stats.dc += E1000_READ_REG(hw, DC);
  2629. adapter->stats.sec += E1000_READ_REG(hw, SEC);
  2630. adapter->stats.rlec += E1000_READ_REG(hw, RLEC);
  2631. adapter->stats.xonrxc += E1000_READ_REG(hw, XONRXC);
  2632. adapter->stats.xontxc += E1000_READ_REG(hw, XONTXC);
  2633. adapter->stats.xoffrxc += E1000_READ_REG(hw, XOFFRXC);
  2634. adapter->stats.xofftxc += E1000_READ_REG(hw, XOFFTXC);
  2635. adapter->stats.fcruc += E1000_READ_REG(hw, FCRUC);
  2636. adapter->stats.gptc += E1000_READ_REG(hw, GPTC);
  2637. adapter->stats.gotcl += E1000_READ_REG(hw, GOTCL);
  2638. adapter->stats.gotch += E1000_READ_REG(hw, GOTCH);
  2639. adapter->stats.rnbc += E1000_READ_REG(hw, RNBC);
  2640. adapter->stats.ruc += E1000_READ_REG(hw, RUC);
  2641. adapter->stats.rfc += E1000_READ_REG(hw, RFC);
  2642. adapter->stats.rjc += E1000_READ_REG(hw, RJC);
  2643. adapter->stats.torl += E1000_READ_REG(hw, TORL);
  2644. adapter->stats.torh += E1000_READ_REG(hw, TORH);
  2645. adapter->stats.totl += E1000_READ_REG(hw, TOTL);
  2646. adapter->stats.toth += E1000_READ_REG(hw, TOTH);
  2647. adapter->stats.tpr += E1000_READ_REG(hw, TPR);
  2648. adapter->stats.ptc64 += E1000_READ_REG(hw, PTC64);
  2649. adapter->stats.ptc127 += E1000_READ_REG(hw, PTC127);
  2650. adapter->stats.ptc255 += E1000_READ_REG(hw, PTC255);
  2651. adapter->stats.ptc511 += E1000_READ_REG(hw, PTC511);
  2652. adapter->stats.ptc1023 += E1000_READ_REG(hw, PTC1023);
  2653. adapter->stats.ptc1522 += E1000_READ_REG(hw, PTC1522);
  2654. adapter->stats.mptc += E1000_READ_REG(hw, MPTC);
  2655. adapter->stats.bptc += E1000_READ_REG(hw, BPTC);
  2656. /* used for adaptive IFS */
  2657. hw->tx_packet_delta = E1000_READ_REG(hw, TPT);
  2658. adapter->stats.tpt += hw->tx_packet_delta;
  2659. hw->collision_delta = E1000_READ_REG(hw, COLC);
  2660. adapter->stats.colc += hw->collision_delta;
  2661. if (hw->mac_type >= e1000_82543) {
  2662. adapter->stats.algnerrc += E1000_READ_REG(hw, ALGNERRC);
  2663. adapter->stats.rxerrc += E1000_READ_REG(hw, RXERRC);
  2664. adapter->stats.tncrs += E1000_READ_REG(hw, TNCRS);
  2665. adapter->stats.cexterr += E1000_READ_REG(hw, CEXTERR);
  2666. adapter->stats.tsctc += E1000_READ_REG(hw, TSCTC);
  2667. adapter->stats.tsctfc += E1000_READ_REG(hw, TSCTFC);
  2668. }
  2669. if (hw->mac_type > e1000_82547_rev_2) {
  2670. adapter->stats.iac += E1000_READ_REG(hw, IAC);
  2671. adapter->stats.icrxoc += E1000_READ_REG(hw, ICRXOC);
  2672. adapter->stats.icrxptc += E1000_READ_REG(hw, ICRXPTC);
  2673. adapter->stats.icrxatc += E1000_READ_REG(hw, ICRXATC);
  2674. adapter->stats.ictxptc += E1000_READ_REG(hw, ICTXPTC);
  2675. adapter->stats.ictxatc += E1000_READ_REG(hw, ICTXATC);
  2676. adapter->stats.ictxqec += E1000_READ_REG(hw, ICTXQEC);
  2677. adapter->stats.ictxqmtc += E1000_READ_REG(hw, ICTXQMTC);
  2678. adapter->stats.icrxdmtc += E1000_READ_REG(hw, ICRXDMTC);
  2679. }
  2680. /* Fill out the OS statistics structure */
  2681. adapter->net_stats.rx_packets = adapter->stats.gprc;
  2682. adapter->net_stats.tx_packets = adapter->stats.gptc;
  2683. adapter->net_stats.rx_bytes = adapter->stats.gorcl;
  2684. adapter->net_stats.tx_bytes = adapter->stats.gotcl;
  2685. adapter->net_stats.multicast = adapter->stats.mprc;
  2686. adapter->net_stats.collisions = adapter->stats.colc;
  2687. /* Rx Errors */
  2688. adapter->net_stats.rx_errors = adapter->stats.rxerrc +
  2689. adapter->stats.crcerrs + adapter->stats.algnerrc +
  2690. adapter->stats.rlec + adapter->stats.cexterr;
  2691. adapter->net_stats.rx_dropped = 0;
  2692. adapter->net_stats.rx_length_errors = adapter->stats.rlec;
  2693. adapter->net_stats.rx_crc_errors = adapter->stats.crcerrs;
  2694. adapter->net_stats.rx_frame_errors = adapter->stats.algnerrc;
  2695. adapter->net_stats.rx_missed_errors = adapter->stats.mpc;
  2696. /* Tx Errors */
  2697. adapter->net_stats.tx_errors = adapter->stats.ecol +
  2698. adapter->stats.latecol;
  2699. adapter->net_stats.tx_aborted_errors = adapter->stats.ecol;
  2700. adapter->net_stats.tx_window_errors = adapter->stats.latecol;
  2701. adapter->net_stats.tx_carrier_errors = adapter->stats.tncrs;
  2702. /* Tx Dropped needs to be maintained elsewhere */
  2703. /* Phy Stats */
  2704. if (hw->media_type == e1000_media_type_copper) {
  2705. if ((adapter->link_speed == SPEED_1000) &&
  2706. (!e1000_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
  2707. phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
  2708. adapter->phy_stats.idle_errors += phy_tmp;
  2709. }
  2710. if ((hw->mac_type <= e1000_82546) &&
  2711. (hw->phy_type == e1000_phy_m88) &&
  2712. !e1000_read_phy_reg(hw, M88E1000_RX_ERR_CNTR, &phy_tmp))
  2713. adapter->phy_stats.receive_errors += phy_tmp;
  2714. }
  2715. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  2716. }
  2717. /**
  2718. * e1000_intr - Interrupt Handler
  2719. * @irq: interrupt number
  2720. * @data: pointer to a network interface device structure
  2721. * @pt_regs: CPU registers structure
  2722. **/
  2723. static irqreturn_t
  2724. e1000_intr(int irq, void *data, struct pt_regs *regs)
  2725. {
  2726. struct net_device *netdev = data;
  2727. struct e1000_adapter *adapter = netdev_priv(netdev);
  2728. struct e1000_hw *hw = &adapter->hw;
  2729. uint32_t icr = E1000_READ_REG(hw, ICR);
  2730. #ifndef CONFIG_E1000_NAPI
  2731. int i;
  2732. #else
  2733. /* Interrupt Auto-Mask...upon reading ICR,
  2734. * interrupts are masked. No need for the
  2735. * IMC write, but it does mean we should
  2736. * account for it ASAP. */
  2737. if (likely(hw->mac_type >= e1000_82571))
  2738. atomic_inc(&adapter->irq_sem);
  2739. #endif
  2740. if (unlikely(!icr)) {
  2741. #ifdef CONFIG_E1000_NAPI
  2742. if (hw->mac_type >= e1000_82571)
  2743. e1000_irq_enable(adapter);
  2744. #endif
  2745. return IRQ_NONE; /* Not our interrupt */
  2746. }
  2747. if (unlikely(icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC))) {
  2748. hw->get_link_status = 1;
  2749. mod_timer(&adapter->watchdog_timer, jiffies);
  2750. }
  2751. #ifdef CONFIG_E1000_NAPI
  2752. if (unlikely(hw->mac_type < e1000_82571)) {
  2753. atomic_inc(&adapter->irq_sem);
  2754. E1000_WRITE_REG(hw, IMC, ~0);
  2755. E1000_WRITE_FLUSH(hw);
  2756. }
  2757. if (likely(netif_rx_schedule_prep(&adapter->polling_netdev[0])))
  2758. __netif_rx_schedule(&adapter->polling_netdev[0]);
  2759. else
  2760. e1000_irq_enable(adapter);
  2761. #else
  2762. /* Writing IMC and IMS is needed for 82547.
  2763. * Due to Hub Link bus being occupied, an interrupt
  2764. * de-assertion message is not able to be sent.
  2765. * When an interrupt assertion message is generated later,
  2766. * two messages are re-ordered and sent out.
  2767. * That causes APIC to think 82547 is in de-assertion
  2768. * state, while 82547 is in assertion state, resulting
  2769. * in dead lock. Writing IMC forces 82547 into
  2770. * de-assertion state.
  2771. */
  2772. if (hw->mac_type == e1000_82547 || hw->mac_type == e1000_82547_rev_2) {
  2773. atomic_inc(&adapter->irq_sem);
  2774. E1000_WRITE_REG(hw, IMC, ~0);
  2775. }
  2776. for (i = 0; i < E1000_MAX_INTR; i++)
  2777. if (unlikely(!adapter->clean_rx(adapter, adapter->rx_ring) &
  2778. !e1000_clean_tx_irq(adapter, adapter->tx_ring)))
  2779. break;
  2780. if (hw->mac_type == e1000_82547 || hw->mac_type == e1000_82547_rev_2)
  2781. e1000_irq_enable(adapter);
  2782. #endif
  2783. return IRQ_HANDLED;
  2784. }
  2785. #ifdef CONFIG_E1000_NAPI
  2786. /**
  2787. * e1000_clean - NAPI Rx polling callback
  2788. * @adapter: board private structure
  2789. **/
  2790. static int
  2791. e1000_clean(struct net_device *poll_dev, int *budget)
  2792. {
  2793. struct e1000_adapter *adapter;
  2794. int work_to_do = min(*budget, poll_dev->quota);
  2795. int tx_cleaned = 0, i = 0, work_done = 0;
  2796. /* Must NOT use netdev_priv macro here. */
  2797. adapter = poll_dev->priv;
  2798. /* Keep link state information with original netdev */
  2799. if (!netif_carrier_ok(adapter->netdev))
  2800. goto quit_polling;
  2801. while (poll_dev != &adapter->polling_netdev[i]) {
  2802. i++;
  2803. if (unlikely(i == adapter->num_rx_queues))
  2804. BUG();
  2805. }
  2806. if (likely(adapter->num_tx_queues == 1)) {
  2807. /* e1000_clean is called per-cpu. This lock protects
  2808. * tx_ring[0] from being cleaned by multiple cpus
  2809. * simultaneously. A failure obtaining the lock means
  2810. * tx_ring[0] is currently being cleaned anyway. */
  2811. if (spin_trylock(&adapter->tx_queue_lock)) {
  2812. tx_cleaned = e1000_clean_tx_irq(adapter,
  2813. &adapter->tx_ring[0]);
  2814. spin_unlock(&adapter->tx_queue_lock);
  2815. }
  2816. } else
  2817. tx_cleaned = e1000_clean_tx_irq(adapter, &adapter->tx_ring[i]);
  2818. adapter->clean_rx(adapter, &adapter->rx_ring[i],
  2819. &work_done, work_to_do);
  2820. *budget -= work_done;
  2821. poll_dev->quota -= work_done;
  2822. /* If no Tx and not enough Rx work done, exit the polling mode */
  2823. if ((!tx_cleaned && (work_done == 0)) ||
  2824. !netif_running(adapter->netdev)) {
  2825. quit_polling:
  2826. netif_rx_complete(poll_dev);
  2827. e1000_irq_enable(adapter);
  2828. return 0;
  2829. }
  2830. return 1;
  2831. }
  2832. #endif
  2833. /**
  2834. * e1000_clean_tx_irq - Reclaim resources after transmit completes
  2835. * @adapter: board private structure
  2836. **/
  2837. static boolean_t
  2838. e1000_clean_tx_irq(struct e1000_adapter *adapter,
  2839. struct e1000_tx_ring *tx_ring)
  2840. {
  2841. struct net_device *netdev = adapter->netdev;
  2842. struct e1000_tx_desc *tx_desc, *eop_desc;
  2843. struct e1000_buffer *buffer_info;
  2844. unsigned int i, eop;
  2845. #ifdef CONFIG_E1000_NAPI
  2846. unsigned int count = 0;
  2847. #endif
  2848. boolean_t cleaned = FALSE;
  2849. i = tx_ring->next_to_clean;
  2850. eop = tx_ring->buffer_info[i].next_to_watch;
  2851. eop_desc = E1000_TX_DESC(*tx_ring, eop);
  2852. while (eop_desc->upper.data & cpu_to_le32(E1000_TXD_STAT_DD)) {
  2853. for (cleaned = FALSE; !cleaned; ) {
  2854. tx_desc = E1000_TX_DESC(*tx_ring, i);
  2855. buffer_info = &tx_ring->buffer_info[i];
  2856. cleaned = (i == eop);
  2857. e1000_unmap_and_free_tx_resource(adapter, buffer_info);
  2858. memset(tx_desc, 0, sizeof(struct e1000_tx_desc));
  2859. if (unlikely(++i == tx_ring->count)) i = 0;
  2860. }
  2861. eop = tx_ring->buffer_info[i].next_to_watch;
  2862. eop_desc = E1000_TX_DESC(*tx_ring, eop);
  2863. #ifdef CONFIG_E1000_NAPI
  2864. #define E1000_TX_WEIGHT 64
  2865. /* weight of a sort for tx, to avoid endless transmit cleanup */
  2866. if (count++ == E1000_TX_WEIGHT) break;
  2867. #endif
  2868. }
  2869. tx_ring->next_to_clean = i;
  2870. spin_lock(&tx_ring->tx_lock);
  2871. if (unlikely(cleaned && netif_queue_stopped(netdev) &&
  2872. netif_carrier_ok(netdev)))
  2873. netif_wake_queue(netdev);
  2874. spin_unlock(&tx_ring->tx_lock);
  2875. if (adapter->detect_tx_hung) {
  2876. /* Detect a transmit hang in hardware, this serializes the
  2877. * check with the clearing of time_stamp and movement of i */
  2878. adapter->detect_tx_hung = FALSE;
  2879. if (tx_ring->buffer_info[eop].dma &&
  2880. time_after(jiffies, tx_ring->buffer_info[eop].time_stamp +
  2881. (adapter->tx_timeout_factor * HZ))
  2882. && !(E1000_READ_REG(&adapter->hw, STATUS) &
  2883. E1000_STATUS_TXOFF)) {
  2884. /* detected Tx unit hang */
  2885. DPRINTK(DRV, ERR, "Detected Tx Unit Hang\n"
  2886. " Tx Queue <%lu>\n"
  2887. " TDH <%x>\n"
  2888. " TDT <%x>\n"
  2889. " next_to_use <%x>\n"
  2890. " next_to_clean <%x>\n"
  2891. "buffer_info[next_to_clean]\n"
  2892. " time_stamp <%lx>\n"
  2893. " next_to_watch <%x>\n"
  2894. " jiffies <%lx>\n"
  2895. " next_to_watch.status <%x>\n",
  2896. (unsigned long)((tx_ring - adapter->tx_ring) /
  2897. sizeof(struct e1000_tx_ring)),
  2898. readl(adapter->hw.hw_addr + tx_ring->tdh),
  2899. readl(adapter->hw.hw_addr + tx_ring->tdt),
  2900. tx_ring->next_to_use,
  2901. tx_ring->next_to_clean,
  2902. tx_ring->buffer_info[eop].time_stamp,
  2903. eop,
  2904. jiffies,
  2905. eop_desc->upper.fields.status);
  2906. netif_stop_queue(netdev);
  2907. }
  2908. }
  2909. return cleaned;
  2910. }
  2911. /**
  2912. * e1000_rx_checksum - Receive Checksum Offload for 82543
  2913. * @adapter: board private structure
  2914. * @status_err: receive descriptor status and error fields
  2915. * @csum: receive descriptor csum field
  2916. * @sk_buff: socket buffer with received data
  2917. **/
  2918. static inline void
  2919. e1000_rx_checksum(struct e1000_adapter *adapter,
  2920. uint32_t status_err, uint32_t csum,
  2921. struct sk_buff *skb)
  2922. {
  2923. uint16_t status = (uint16_t)status_err;
  2924. uint8_t errors = (uint8_t)(status_err >> 24);
  2925. skb->ip_summed = CHECKSUM_NONE;
  2926. /* 82543 or newer only */
  2927. if (unlikely(adapter->hw.mac_type < e1000_82543)) return;
  2928. /* Ignore Checksum bit is set */
  2929. if (unlikely(status & E1000_RXD_STAT_IXSM)) return;
  2930. /* TCP/UDP checksum error bit is set */
  2931. if (unlikely(errors & E1000_RXD_ERR_TCPE)) {
  2932. /* let the stack verify checksum errors */
  2933. adapter->hw_csum_err++;
  2934. return;
  2935. }
  2936. /* TCP/UDP Checksum has not been calculated */
  2937. if (adapter->hw.mac_type <= e1000_82547_rev_2) {
  2938. if (!(status & E1000_RXD_STAT_TCPCS))
  2939. return;
  2940. } else {
  2941. if (!(status & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS)))
  2942. return;
  2943. }
  2944. /* It must be a TCP or UDP packet with a valid checksum */
  2945. if (likely(status & E1000_RXD_STAT_TCPCS)) {
  2946. /* TCP checksum is good */
  2947. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2948. } else if (adapter->hw.mac_type > e1000_82547_rev_2) {
  2949. /* IP fragment with UDP payload */
  2950. /* Hardware complements the payload checksum, so we undo it
  2951. * and then put the value in host order for further stack use.
  2952. */
  2953. csum = ntohl(csum ^ 0xFFFF);
  2954. skb->csum = csum;
  2955. skb->ip_summed = CHECKSUM_HW;
  2956. }
  2957. adapter->hw_csum_good++;
  2958. }
  2959. /**
  2960. * e1000_clean_rx_irq - Send received data up the network stack; legacy
  2961. * @adapter: board private structure
  2962. **/
  2963. static boolean_t
  2964. #ifdef CONFIG_E1000_NAPI
  2965. e1000_clean_rx_irq(struct e1000_adapter *adapter,
  2966. struct e1000_rx_ring *rx_ring,
  2967. int *work_done, int work_to_do)
  2968. #else
  2969. e1000_clean_rx_irq(struct e1000_adapter *adapter,
  2970. struct e1000_rx_ring *rx_ring)
  2971. #endif
  2972. {
  2973. struct net_device *netdev = adapter->netdev;
  2974. struct pci_dev *pdev = adapter->pdev;
  2975. struct e1000_rx_desc *rx_desc, *next_rxd;
  2976. struct e1000_buffer *buffer_info, *next_buffer;
  2977. unsigned long flags;
  2978. uint32_t length;
  2979. uint8_t last_byte;
  2980. unsigned int i;
  2981. int cleaned_count = 0;
  2982. boolean_t cleaned = FALSE;
  2983. i = rx_ring->next_to_clean;
  2984. rx_desc = E1000_RX_DESC(*rx_ring, i);
  2985. buffer_info = &rx_ring->buffer_info[i];
  2986. while (rx_desc->status & E1000_RXD_STAT_DD) {
  2987. struct sk_buff *skb, *next_skb;
  2988. u8 status;
  2989. #ifdef CONFIG_E1000_NAPI
  2990. if (*work_done >= work_to_do)
  2991. break;
  2992. (*work_done)++;
  2993. #endif
  2994. status = rx_desc->status;
  2995. skb = buffer_info->skb;
  2996. buffer_info->skb = NULL;
  2997. if (++i == rx_ring->count) i = 0;
  2998. next_rxd = E1000_RX_DESC(*rx_ring, i);
  2999. next_buffer = &rx_ring->buffer_info[i];
  3000. next_skb = next_buffer->skb;
  3001. cleaned = TRUE;
  3002. cleaned_count++;
  3003. pci_unmap_single(pdev,
  3004. buffer_info->dma,
  3005. buffer_info->length,
  3006. PCI_DMA_FROMDEVICE);
  3007. length = le16_to_cpu(rx_desc->length);
  3008. if (unlikely(!(status & E1000_RXD_STAT_EOP))) {
  3009. /* All receives must fit into a single buffer */
  3010. E1000_DBG("%s: Receive packet consumed multiple"
  3011. " buffers\n", netdev->name);
  3012. dev_kfree_skb_irq(skb);
  3013. goto next_desc;
  3014. }
  3015. if (unlikely(rx_desc->errors & E1000_RXD_ERR_FRAME_ERR_MASK)) {
  3016. last_byte = *(skb->data + length - 1);
  3017. if (TBI_ACCEPT(&adapter->hw, status,
  3018. rx_desc->errors, length, last_byte)) {
  3019. spin_lock_irqsave(&adapter->stats_lock, flags);
  3020. e1000_tbi_adjust_stats(&adapter->hw,
  3021. &adapter->stats,
  3022. length, skb->data);
  3023. spin_unlock_irqrestore(&adapter->stats_lock,
  3024. flags);
  3025. length--;
  3026. } else {
  3027. dev_kfree_skb_irq(skb);
  3028. goto next_desc;
  3029. }
  3030. }
  3031. /* code added for copybreak, this should improve
  3032. * performance for small packets with large amounts
  3033. * of reassembly being done in the stack */
  3034. #define E1000_CB_LENGTH 256
  3035. if (length < E1000_CB_LENGTH) {
  3036. struct sk_buff *new_skb =
  3037. dev_alloc_skb(length + NET_IP_ALIGN);
  3038. if (new_skb) {
  3039. skb_reserve(new_skb, NET_IP_ALIGN);
  3040. new_skb->dev = netdev;
  3041. memcpy(new_skb->data - NET_IP_ALIGN,
  3042. skb->data - NET_IP_ALIGN,
  3043. length + NET_IP_ALIGN);
  3044. /* save the skb in buffer_info as good */
  3045. buffer_info->skb = skb;
  3046. skb = new_skb;
  3047. skb_put(skb, length);
  3048. }
  3049. } else
  3050. skb_put(skb, length);
  3051. /* end copybreak code */
  3052. /* Receive Checksum Offload */
  3053. e1000_rx_checksum(adapter,
  3054. (uint32_t)(status) |
  3055. ((uint32_t)(rx_desc->errors) << 24),
  3056. rx_desc->csum, skb);
  3057. skb->protocol = eth_type_trans(skb, netdev);
  3058. #ifdef CONFIG_E1000_NAPI
  3059. if (unlikely(adapter->vlgrp &&
  3060. (status & E1000_RXD_STAT_VP))) {
  3061. vlan_hwaccel_receive_skb(skb, adapter->vlgrp,
  3062. le16_to_cpu(rx_desc->special) &
  3063. E1000_RXD_SPC_VLAN_MASK);
  3064. } else {
  3065. netif_receive_skb(skb);
  3066. }
  3067. #else /* CONFIG_E1000_NAPI */
  3068. if (unlikely(adapter->vlgrp &&
  3069. (status & E1000_RXD_STAT_VP))) {
  3070. vlan_hwaccel_rx(skb, adapter->vlgrp,
  3071. le16_to_cpu(rx_desc->special) &
  3072. E1000_RXD_SPC_VLAN_MASK);
  3073. } else {
  3074. netif_rx(skb);
  3075. }
  3076. #endif /* CONFIG_E1000_NAPI */
  3077. netdev->last_rx = jiffies;
  3078. next_desc:
  3079. rx_desc->status = 0;
  3080. /* return some buffers to hardware, one at a time is too slow */
  3081. if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
  3082. adapter->alloc_rx_buf(adapter, rx_ring, cleaned_count);
  3083. cleaned_count = 0;
  3084. }
  3085. rx_desc = next_rxd;
  3086. buffer_info = next_buffer;
  3087. }
  3088. rx_ring->next_to_clean = i;
  3089. cleaned_count = E1000_DESC_UNUSED(rx_ring);
  3090. if (cleaned_count)
  3091. adapter->alloc_rx_buf(adapter, rx_ring, cleaned_count);
  3092. return cleaned;
  3093. }
  3094. /**
  3095. * e1000_clean_rx_irq_ps - Send received data up the network stack; packet split
  3096. * @adapter: board private structure
  3097. **/
  3098. static boolean_t
  3099. #ifdef CONFIG_E1000_NAPI
  3100. e1000_clean_rx_irq_ps(struct e1000_adapter *adapter,
  3101. struct e1000_rx_ring *rx_ring,
  3102. int *work_done, int work_to_do)
  3103. #else
  3104. e1000_clean_rx_irq_ps(struct e1000_adapter *adapter,
  3105. struct e1000_rx_ring *rx_ring)
  3106. #endif
  3107. {
  3108. union e1000_rx_desc_packet_split *rx_desc, *next_rxd;
  3109. struct net_device *netdev = adapter->netdev;
  3110. struct pci_dev *pdev = adapter->pdev;
  3111. struct e1000_buffer *buffer_info, *next_buffer;
  3112. struct e1000_ps_page *ps_page;
  3113. struct e1000_ps_page_dma *ps_page_dma;
  3114. struct sk_buff *skb, *next_skb;
  3115. unsigned int i, j;
  3116. uint32_t length, staterr;
  3117. int cleaned_count = 0;
  3118. boolean_t cleaned = FALSE;
  3119. i = rx_ring->next_to_clean;
  3120. rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
  3121. staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
  3122. buffer_info = &rx_ring->buffer_info[i];
  3123. while (staterr & E1000_RXD_STAT_DD) {
  3124. ps_page = &rx_ring->ps_page[i];
  3125. ps_page_dma = &rx_ring->ps_page_dma[i];
  3126. #ifdef CONFIG_E1000_NAPI
  3127. if (unlikely(*work_done >= work_to_do))
  3128. break;
  3129. (*work_done)++;
  3130. #endif
  3131. skb = buffer_info->skb;
  3132. if (++i == rx_ring->count) i = 0;
  3133. next_rxd = E1000_RX_DESC_PS(*rx_ring, i);
  3134. next_buffer = &rx_ring->buffer_info[i];
  3135. next_skb = next_buffer->skb;
  3136. cleaned = TRUE;
  3137. cleaned_count++;
  3138. pci_unmap_single(pdev, buffer_info->dma,
  3139. buffer_info->length,
  3140. PCI_DMA_FROMDEVICE);
  3141. if (unlikely(!(staterr & E1000_RXD_STAT_EOP))) {
  3142. E1000_DBG("%s: Packet Split buffers didn't pick up"
  3143. " the full packet\n", netdev->name);
  3144. dev_kfree_skb_irq(skb);
  3145. goto next_desc;
  3146. }
  3147. if (unlikely(staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK)) {
  3148. dev_kfree_skb_irq(skb);
  3149. goto next_desc;
  3150. }
  3151. length = le16_to_cpu(rx_desc->wb.middle.length0);
  3152. if (unlikely(!length)) {
  3153. E1000_DBG("%s: Last part of the packet spanning"
  3154. " multiple descriptors\n", netdev->name);
  3155. dev_kfree_skb_irq(skb);
  3156. goto next_desc;
  3157. }
  3158. /* Good Receive */
  3159. skb_put(skb, length);
  3160. for (j = 0; j < adapter->rx_ps_pages; j++) {
  3161. if (!(length = le16_to_cpu(rx_desc->wb.upper.length[j])))
  3162. break;
  3163. pci_unmap_page(pdev, ps_page_dma->ps_page_dma[j],
  3164. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  3165. ps_page_dma->ps_page_dma[j] = 0;
  3166. skb_fill_page_desc(skb, j, ps_page->ps_page[j], 0,
  3167. length);
  3168. ps_page->ps_page[j] = NULL;
  3169. skb->len += length;
  3170. skb->data_len += length;
  3171. }
  3172. e1000_rx_checksum(adapter, staterr,
  3173. rx_desc->wb.lower.hi_dword.csum_ip.csum, skb);
  3174. skb->protocol = eth_type_trans(skb, netdev);
  3175. if (likely(rx_desc->wb.upper.header_status &
  3176. E1000_RXDPS_HDRSTAT_HDRSP))
  3177. adapter->rx_hdr_split++;
  3178. #ifdef CONFIG_E1000_NAPI
  3179. if (unlikely(adapter->vlgrp && (staterr & E1000_RXD_STAT_VP))) {
  3180. vlan_hwaccel_receive_skb(skb, adapter->vlgrp,
  3181. le16_to_cpu(rx_desc->wb.middle.vlan) &
  3182. E1000_RXD_SPC_VLAN_MASK);
  3183. } else {
  3184. netif_receive_skb(skb);
  3185. }
  3186. #else /* CONFIG_E1000_NAPI */
  3187. if (unlikely(adapter->vlgrp && (staterr & E1000_RXD_STAT_VP))) {
  3188. vlan_hwaccel_rx(skb, adapter->vlgrp,
  3189. le16_to_cpu(rx_desc->wb.middle.vlan) &
  3190. E1000_RXD_SPC_VLAN_MASK);
  3191. } else {
  3192. netif_rx(skb);
  3193. }
  3194. #endif /* CONFIG_E1000_NAPI */
  3195. netdev->last_rx = jiffies;
  3196. next_desc:
  3197. rx_desc->wb.middle.status_error &= ~0xFF;
  3198. buffer_info->skb = NULL;
  3199. /* return some buffers to hardware, one at a time is too slow */
  3200. if (unlikely(cleaned_count >= E1000_RX_BUFFER_WRITE)) {
  3201. adapter->alloc_rx_buf(adapter, rx_ring, cleaned_count);
  3202. cleaned_count = 0;
  3203. }
  3204. rx_desc = next_rxd;
  3205. buffer_info = next_buffer;
  3206. staterr = le32_to_cpu(rx_desc->wb.middle.status_error);
  3207. }
  3208. rx_ring->next_to_clean = i;
  3209. cleaned_count = E1000_DESC_UNUSED(rx_ring);
  3210. if (cleaned_count)
  3211. adapter->alloc_rx_buf(adapter, rx_ring, cleaned_count);
  3212. return cleaned;
  3213. }
  3214. /**
  3215. * e1000_alloc_rx_buffers - Replace used receive buffers; legacy & extended
  3216. * @adapter: address of board private structure
  3217. **/
  3218. static void
  3219. e1000_alloc_rx_buffers(struct e1000_adapter *adapter,
  3220. struct e1000_rx_ring *rx_ring,
  3221. int cleaned_count)
  3222. {
  3223. struct net_device *netdev = adapter->netdev;
  3224. struct pci_dev *pdev = adapter->pdev;
  3225. struct e1000_rx_desc *rx_desc;
  3226. struct e1000_buffer *buffer_info;
  3227. struct sk_buff *skb;
  3228. unsigned int i;
  3229. unsigned int bufsz = adapter->rx_buffer_len + NET_IP_ALIGN;
  3230. i = rx_ring->next_to_use;
  3231. buffer_info = &rx_ring->buffer_info[i];
  3232. while (cleaned_count--) {
  3233. if (!(skb = buffer_info->skb))
  3234. skb = dev_alloc_skb(bufsz);
  3235. else {
  3236. skb_trim(skb, 0);
  3237. goto map_skb;
  3238. }
  3239. if (unlikely(!skb)) {
  3240. /* Better luck next round */
  3241. adapter->alloc_rx_buff_failed++;
  3242. break;
  3243. }
  3244. /* Fix for errata 23, can't cross 64kB boundary */
  3245. if (!e1000_check_64k_bound(adapter, skb->data, bufsz)) {
  3246. struct sk_buff *oldskb = skb;
  3247. DPRINTK(RX_ERR, ERR, "skb align check failed: %u bytes "
  3248. "at %p\n", bufsz, skb->data);
  3249. /* Try again, without freeing the previous */
  3250. skb = dev_alloc_skb(bufsz);
  3251. /* Failed allocation, critical failure */
  3252. if (!skb) {
  3253. dev_kfree_skb(oldskb);
  3254. break;
  3255. }
  3256. if (!e1000_check_64k_bound(adapter, skb->data, bufsz)) {
  3257. /* give up */
  3258. dev_kfree_skb(skb);
  3259. dev_kfree_skb(oldskb);
  3260. break; /* while !buffer_info->skb */
  3261. } else {
  3262. /* Use new allocation */
  3263. dev_kfree_skb(oldskb);
  3264. }
  3265. }
  3266. /* Make buffer alignment 2 beyond a 16 byte boundary
  3267. * this will result in a 16 byte aligned IP header after
  3268. * the 14 byte MAC header is removed
  3269. */
  3270. skb_reserve(skb, NET_IP_ALIGN);
  3271. skb->dev = netdev;
  3272. buffer_info->skb = skb;
  3273. buffer_info->length = adapter->rx_buffer_len;
  3274. map_skb:
  3275. buffer_info->dma = pci_map_single(pdev,
  3276. skb->data,
  3277. adapter->rx_buffer_len,
  3278. PCI_DMA_FROMDEVICE);
  3279. /* Fix for errata 23, can't cross 64kB boundary */
  3280. if (!e1000_check_64k_bound(adapter,
  3281. (void *)(unsigned long)buffer_info->dma,
  3282. adapter->rx_buffer_len)) {
  3283. DPRINTK(RX_ERR, ERR,
  3284. "dma align check failed: %u bytes at %p\n",
  3285. adapter->rx_buffer_len,
  3286. (void *)(unsigned long)buffer_info->dma);
  3287. dev_kfree_skb(skb);
  3288. buffer_info->skb = NULL;
  3289. pci_unmap_single(pdev, buffer_info->dma,
  3290. adapter->rx_buffer_len,
  3291. PCI_DMA_FROMDEVICE);
  3292. break; /* while !buffer_info->skb */
  3293. }
  3294. rx_desc = E1000_RX_DESC(*rx_ring, i);
  3295. rx_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  3296. if (unlikely(++i == rx_ring->count))
  3297. i = 0;
  3298. buffer_info = &rx_ring->buffer_info[i];
  3299. }
  3300. if (likely(rx_ring->next_to_use != i)) {
  3301. rx_ring->next_to_use = i;
  3302. if (unlikely(i-- == 0))
  3303. i = (rx_ring->count - 1);
  3304. /* Force memory writes to complete before letting h/w
  3305. * know there are new descriptors to fetch. (Only
  3306. * applicable for weak-ordered memory model archs,
  3307. * such as IA-64). */
  3308. wmb();
  3309. writel(i, adapter->hw.hw_addr + rx_ring->rdt);
  3310. }
  3311. }
  3312. /**
  3313. * e1000_alloc_rx_buffers_ps - Replace used receive buffers; packet split
  3314. * @adapter: address of board private structure
  3315. **/
  3316. static void
  3317. e1000_alloc_rx_buffers_ps(struct e1000_adapter *adapter,
  3318. struct e1000_rx_ring *rx_ring,
  3319. int cleaned_count)
  3320. {
  3321. struct net_device *netdev = adapter->netdev;
  3322. struct pci_dev *pdev = adapter->pdev;
  3323. union e1000_rx_desc_packet_split *rx_desc;
  3324. struct e1000_buffer *buffer_info;
  3325. struct e1000_ps_page *ps_page;
  3326. struct e1000_ps_page_dma *ps_page_dma;
  3327. struct sk_buff *skb;
  3328. unsigned int i, j;
  3329. i = rx_ring->next_to_use;
  3330. buffer_info = &rx_ring->buffer_info[i];
  3331. ps_page = &rx_ring->ps_page[i];
  3332. ps_page_dma = &rx_ring->ps_page_dma[i];
  3333. while (cleaned_count--) {
  3334. rx_desc = E1000_RX_DESC_PS(*rx_ring, i);
  3335. for (j = 0; j < PS_PAGE_BUFFERS; j++) {
  3336. if (j < adapter->rx_ps_pages) {
  3337. if (likely(!ps_page->ps_page[j])) {
  3338. ps_page->ps_page[j] =
  3339. alloc_page(GFP_ATOMIC);
  3340. if (unlikely(!ps_page->ps_page[j])) {
  3341. adapter->alloc_rx_buff_failed++;
  3342. goto no_buffers;
  3343. }
  3344. ps_page_dma->ps_page_dma[j] =
  3345. pci_map_page(pdev,
  3346. ps_page->ps_page[j],
  3347. 0, PAGE_SIZE,
  3348. PCI_DMA_FROMDEVICE);
  3349. }
  3350. /* Refresh the desc even if buffer_addrs didn't
  3351. * change because each write-back erases
  3352. * this info.
  3353. */
  3354. rx_desc->read.buffer_addr[j+1] =
  3355. cpu_to_le64(ps_page_dma->ps_page_dma[j]);
  3356. } else
  3357. rx_desc->read.buffer_addr[j+1] = ~0;
  3358. }
  3359. skb = dev_alloc_skb(adapter->rx_ps_bsize0 + NET_IP_ALIGN);
  3360. if (unlikely(!skb)) {
  3361. adapter->alloc_rx_buff_failed++;
  3362. break;
  3363. }
  3364. /* Make buffer alignment 2 beyond a 16 byte boundary
  3365. * this will result in a 16 byte aligned IP header after
  3366. * the 14 byte MAC header is removed
  3367. */
  3368. skb_reserve(skb, NET_IP_ALIGN);
  3369. skb->dev = netdev;
  3370. buffer_info->skb = skb;
  3371. buffer_info->length = adapter->rx_ps_bsize0;
  3372. buffer_info->dma = pci_map_single(pdev, skb->data,
  3373. adapter->rx_ps_bsize0,
  3374. PCI_DMA_FROMDEVICE);
  3375. rx_desc->read.buffer_addr[0] = cpu_to_le64(buffer_info->dma);
  3376. if (unlikely(++i == rx_ring->count)) i = 0;
  3377. buffer_info = &rx_ring->buffer_info[i];
  3378. ps_page = &rx_ring->ps_page[i];
  3379. ps_page_dma = &rx_ring->ps_page_dma[i];
  3380. }
  3381. no_buffers:
  3382. if (likely(rx_ring->next_to_use != i)) {
  3383. rx_ring->next_to_use = i;
  3384. if (unlikely(i-- == 0)) i = (rx_ring->count - 1);
  3385. /* Force memory writes to complete before letting h/w
  3386. * know there are new descriptors to fetch. (Only
  3387. * applicable for weak-ordered memory model archs,
  3388. * such as IA-64). */
  3389. wmb();
  3390. /* Hardware increments by 16 bytes, but packet split
  3391. * descriptors are 32 bytes...so we increment tail
  3392. * twice as much.
  3393. */
  3394. writel(i<<1, adapter->hw.hw_addr + rx_ring->rdt);
  3395. }
  3396. }
  3397. /**
  3398. * e1000_smartspeed - Workaround for SmartSpeed on 82541 and 82547 controllers.
  3399. * @adapter:
  3400. **/
  3401. static void
  3402. e1000_smartspeed(struct e1000_adapter *adapter)
  3403. {
  3404. uint16_t phy_status;
  3405. uint16_t phy_ctrl;
  3406. if ((adapter->hw.phy_type != e1000_phy_igp) || !adapter->hw.autoneg ||
  3407. !(adapter->hw.autoneg_advertised & ADVERTISE_1000_FULL))
  3408. return;
  3409. if (adapter->smartspeed == 0) {
  3410. /* If Master/Slave config fault is asserted twice,
  3411. * we assume back-to-back */
  3412. e1000_read_phy_reg(&adapter->hw, PHY_1000T_STATUS, &phy_status);
  3413. if (!(phy_status & SR_1000T_MS_CONFIG_FAULT)) return;
  3414. e1000_read_phy_reg(&adapter->hw, PHY_1000T_STATUS, &phy_status);
  3415. if (!(phy_status & SR_1000T_MS_CONFIG_FAULT)) return;
  3416. e1000_read_phy_reg(&adapter->hw, PHY_1000T_CTRL, &phy_ctrl);
  3417. if (phy_ctrl & CR_1000T_MS_ENABLE) {
  3418. phy_ctrl &= ~CR_1000T_MS_ENABLE;
  3419. e1000_write_phy_reg(&adapter->hw, PHY_1000T_CTRL,
  3420. phy_ctrl);
  3421. adapter->smartspeed++;
  3422. if (!e1000_phy_setup_autoneg(&adapter->hw) &&
  3423. !e1000_read_phy_reg(&adapter->hw, PHY_CTRL,
  3424. &phy_ctrl)) {
  3425. phy_ctrl |= (MII_CR_AUTO_NEG_EN |
  3426. MII_CR_RESTART_AUTO_NEG);
  3427. e1000_write_phy_reg(&adapter->hw, PHY_CTRL,
  3428. phy_ctrl);
  3429. }
  3430. }
  3431. return;
  3432. } else if (adapter->smartspeed == E1000_SMARTSPEED_DOWNSHIFT) {
  3433. /* If still no link, perhaps using 2/3 pair cable */
  3434. e1000_read_phy_reg(&adapter->hw, PHY_1000T_CTRL, &phy_ctrl);
  3435. phy_ctrl |= CR_1000T_MS_ENABLE;
  3436. e1000_write_phy_reg(&adapter->hw, PHY_1000T_CTRL, phy_ctrl);
  3437. if (!e1000_phy_setup_autoneg(&adapter->hw) &&
  3438. !e1000_read_phy_reg(&adapter->hw, PHY_CTRL, &phy_ctrl)) {
  3439. phy_ctrl |= (MII_CR_AUTO_NEG_EN |
  3440. MII_CR_RESTART_AUTO_NEG);
  3441. e1000_write_phy_reg(&adapter->hw, PHY_CTRL, phy_ctrl);
  3442. }
  3443. }
  3444. /* Restart process after E1000_SMARTSPEED_MAX iterations */
  3445. if (adapter->smartspeed++ == E1000_SMARTSPEED_MAX)
  3446. adapter->smartspeed = 0;
  3447. }
  3448. /**
  3449. * e1000_ioctl -
  3450. * @netdev:
  3451. * @ifreq:
  3452. * @cmd:
  3453. **/
  3454. static int
  3455. e1000_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  3456. {
  3457. switch (cmd) {
  3458. case SIOCGMIIPHY:
  3459. case SIOCGMIIREG:
  3460. case SIOCSMIIREG:
  3461. return e1000_mii_ioctl(netdev, ifr, cmd);
  3462. default:
  3463. return -EOPNOTSUPP;
  3464. }
  3465. }
  3466. /**
  3467. * e1000_mii_ioctl -
  3468. * @netdev:
  3469. * @ifreq:
  3470. * @cmd:
  3471. **/
  3472. static int
  3473. e1000_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  3474. {
  3475. struct e1000_adapter *adapter = netdev_priv(netdev);
  3476. struct mii_ioctl_data *data = if_mii(ifr);
  3477. int retval;
  3478. uint16_t mii_reg;
  3479. uint16_t spddplx;
  3480. unsigned long flags;
  3481. if (adapter->hw.media_type != e1000_media_type_copper)
  3482. return -EOPNOTSUPP;
  3483. switch (cmd) {
  3484. case SIOCGMIIPHY:
  3485. data->phy_id = adapter->hw.phy_addr;
  3486. break;
  3487. case SIOCGMIIREG:
  3488. if (!capable(CAP_NET_ADMIN))
  3489. return -EPERM;
  3490. spin_lock_irqsave(&adapter->stats_lock, flags);
  3491. if (e1000_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  3492. &data->val_out)) {
  3493. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  3494. return -EIO;
  3495. }
  3496. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  3497. break;
  3498. case SIOCSMIIREG:
  3499. if (!capable(CAP_NET_ADMIN))
  3500. return -EPERM;
  3501. if (data->reg_num & ~(0x1F))
  3502. return -EFAULT;
  3503. mii_reg = data->val_in;
  3504. spin_lock_irqsave(&adapter->stats_lock, flags);
  3505. if (e1000_write_phy_reg(&adapter->hw, data->reg_num,
  3506. mii_reg)) {
  3507. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  3508. return -EIO;
  3509. }
  3510. if (adapter->hw.phy_type == e1000_phy_m88) {
  3511. switch (data->reg_num) {
  3512. case PHY_CTRL:
  3513. if (mii_reg & MII_CR_POWER_DOWN)
  3514. break;
  3515. if (mii_reg & MII_CR_AUTO_NEG_EN) {
  3516. adapter->hw.autoneg = 1;
  3517. adapter->hw.autoneg_advertised = 0x2F;
  3518. } else {
  3519. if (mii_reg & 0x40)
  3520. spddplx = SPEED_1000;
  3521. else if (mii_reg & 0x2000)
  3522. spddplx = SPEED_100;
  3523. else
  3524. spddplx = SPEED_10;
  3525. spddplx += (mii_reg & 0x100)
  3526. ? FULL_DUPLEX :
  3527. HALF_DUPLEX;
  3528. retval = e1000_set_spd_dplx(adapter,
  3529. spddplx);
  3530. if (retval) {
  3531. spin_unlock_irqrestore(
  3532. &adapter->stats_lock,
  3533. flags);
  3534. return retval;
  3535. }
  3536. }
  3537. if (netif_running(adapter->netdev)) {
  3538. e1000_down(adapter);
  3539. e1000_up(adapter);
  3540. } else
  3541. e1000_reset(adapter);
  3542. break;
  3543. case M88E1000_PHY_SPEC_CTRL:
  3544. case M88E1000_EXT_PHY_SPEC_CTRL:
  3545. if (e1000_phy_reset(&adapter->hw)) {
  3546. spin_unlock_irqrestore(
  3547. &adapter->stats_lock, flags);
  3548. return -EIO;
  3549. }
  3550. break;
  3551. }
  3552. } else {
  3553. switch (data->reg_num) {
  3554. case PHY_CTRL:
  3555. if (mii_reg & MII_CR_POWER_DOWN)
  3556. break;
  3557. if (netif_running(adapter->netdev)) {
  3558. e1000_down(adapter);
  3559. e1000_up(adapter);
  3560. } else
  3561. e1000_reset(adapter);
  3562. break;
  3563. }
  3564. }
  3565. spin_unlock_irqrestore(&adapter->stats_lock, flags);
  3566. break;
  3567. default:
  3568. return -EOPNOTSUPP;
  3569. }
  3570. return E1000_SUCCESS;
  3571. }
  3572. void
  3573. e1000_pci_set_mwi(struct e1000_hw *hw)
  3574. {
  3575. struct e1000_adapter *adapter = hw->back;
  3576. int ret_val = pci_set_mwi(adapter->pdev);
  3577. if (ret_val)
  3578. DPRINTK(PROBE, ERR, "Error in setting MWI\n");
  3579. }
  3580. void
  3581. e1000_pci_clear_mwi(struct e1000_hw *hw)
  3582. {
  3583. struct e1000_adapter *adapter = hw->back;
  3584. pci_clear_mwi(adapter->pdev);
  3585. }
  3586. void
  3587. e1000_read_pci_cfg(struct e1000_hw *hw, uint32_t reg, uint16_t *value)
  3588. {
  3589. struct e1000_adapter *adapter = hw->back;
  3590. pci_read_config_word(adapter->pdev, reg, value);
  3591. }
  3592. void
  3593. e1000_write_pci_cfg(struct e1000_hw *hw, uint32_t reg, uint16_t *value)
  3594. {
  3595. struct e1000_adapter *adapter = hw->back;
  3596. pci_write_config_word(adapter->pdev, reg, *value);
  3597. }
  3598. uint32_t
  3599. e1000_io_read(struct e1000_hw *hw, unsigned long port)
  3600. {
  3601. return inl(port);
  3602. }
  3603. void
  3604. e1000_io_write(struct e1000_hw *hw, unsigned long port, uint32_t value)
  3605. {
  3606. outl(value, port);
  3607. }
  3608. static void
  3609. e1000_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  3610. {
  3611. struct e1000_adapter *adapter = netdev_priv(netdev);
  3612. uint32_t ctrl, rctl;
  3613. e1000_irq_disable(adapter);
  3614. adapter->vlgrp = grp;
  3615. if (grp) {
  3616. /* enable VLAN tag insert/strip */
  3617. ctrl = E1000_READ_REG(&adapter->hw, CTRL);
  3618. ctrl |= E1000_CTRL_VME;
  3619. E1000_WRITE_REG(&adapter->hw, CTRL, ctrl);
  3620. /* enable VLAN receive filtering */
  3621. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  3622. rctl |= E1000_RCTL_VFE;
  3623. rctl &= ~E1000_RCTL_CFIEN;
  3624. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  3625. e1000_update_mng_vlan(adapter);
  3626. } else {
  3627. /* disable VLAN tag insert/strip */
  3628. ctrl = E1000_READ_REG(&adapter->hw, CTRL);
  3629. ctrl &= ~E1000_CTRL_VME;
  3630. E1000_WRITE_REG(&adapter->hw, CTRL, ctrl);
  3631. /* disable VLAN filtering */
  3632. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  3633. rctl &= ~E1000_RCTL_VFE;
  3634. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  3635. if (adapter->mng_vlan_id != (uint16_t)E1000_MNG_VLAN_NONE) {
  3636. e1000_vlan_rx_kill_vid(netdev, adapter->mng_vlan_id);
  3637. adapter->mng_vlan_id = E1000_MNG_VLAN_NONE;
  3638. }
  3639. }
  3640. e1000_irq_enable(adapter);
  3641. }
  3642. static void
  3643. e1000_vlan_rx_add_vid(struct net_device *netdev, uint16_t vid)
  3644. {
  3645. struct e1000_adapter *adapter = netdev_priv(netdev);
  3646. uint32_t vfta, index;
  3647. if ((adapter->hw.mng_cookie.status &
  3648. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT) &&
  3649. (vid == adapter->mng_vlan_id))
  3650. return;
  3651. /* add VID to filter table */
  3652. index = (vid >> 5) & 0x7F;
  3653. vfta = E1000_READ_REG_ARRAY(&adapter->hw, VFTA, index);
  3654. vfta |= (1 << (vid & 0x1F));
  3655. e1000_write_vfta(&adapter->hw, index, vfta);
  3656. }
  3657. static void
  3658. e1000_vlan_rx_kill_vid(struct net_device *netdev, uint16_t vid)
  3659. {
  3660. struct e1000_adapter *adapter = netdev_priv(netdev);
  3661. uint32_t vfta, index;
  3662. e1000_irq_disable(adapter);
  3663. if (adapter->vlgrp)
  3664. adapter->vlgrp->vlan_devices[vid] = NULL;
  3665. e1000_irq_enable(adapter);
  3666. if ((adapter->hw.mng_cookie.status &
  3667. E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT) &&
  3668. (vid == adapter->mng_vlan_id)) {
  3669. /* release control to f/w */
  3670. e1000_release_hw_control(adapter);
  3671. return;
  3672. }
  3673. /* remove VID from filter table */
  3674. index = (vid >> 5) & 0x7F;
  3675. vfta = E1000_READ_REG_ARRAY(&adapter->hw, VFTA, index);
  3676. vfta &= ~(1 << (vid & 0x1F));
  3677. e1000_write_vfta(&adapter->hw, index, vfta);
  3678. }
  3679. static void
  3680. e1000_restore_vlan(struct e1000_adapter *adapter)
  3681. {
  3682. e1000_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  3683. if (adapter->vlgrp) {
  3684. uint16_t vid;
  3685. for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  3686. if (!adapter->vlgrp->vlan_devices[vid])
  3687. continue;
  3688. e1000_vlan_rx_add_vid(adapter->netdev, vid);
  3689. }
  3690. }
  3691. }
  3692. int
  3693. e1000_set_spd_dplx(struct e1000_adapter *adapter, uint16_t spddplx)
  3694. {
  3695. adapter->hw.autoneg = 0;
  3696. /* Fiber NICs only allow 1000 gbps Full duplex */
  3697. if ((adapter->hw.media_type == e1000_media_type_fiber) &&
  3698. spddplx != (SPEED_1000 + DUPLEX_FULL)) {
  3699. DPRINTK(PROBE, ERR, "Unsupported Speed/Duplex configuration\n");
  3700. return -EINVAL;
  3701. }
  3702. switch (spddplx) {
  3703. case SPEED_10 + DUPLEX_HALF:
  3704. adapter->hw.forced_speed_duplex = e1000_10_half;
  3705. break;
  3706. case SPEED_10 + DUPLEX_FULL:
  3707. adapter->hw.forced_speed_duplex = e1000_10_full;
  3708. break;
  3709. case SPEED_100 + DUPLEX_HALF:
  3710. adapter->hw.forced_speed_duplex = e1000_100_half;
  3711. break;
  3712. case SPEED_100 + DUPLEX_FULL:
  3713. adapter->hw.forced_speed_duplex = e1000_100_full;
  3714. break;
  3715. case SPEED_1000 + DUPLEX_FULL:
  3716. adapter->hw.autoneg = 1;
  3717. adapter->hw.autoneg_advertised = ADVERTISE_1000_FULL;
  3718. break;
  3719. case SPEED_1000 + DUPLEX_HALF: /* not supported */
  3720. default:
  3721. DPRINTK(PROBE, ERR, "Unsupported Speed/Duplex configuration\n");
  3722. return -EINVAL;
  3723. }
  3724. return 0;
  3725. }
  3726. #ifdef CONFIG_PM
  3727. /* these functions save and restore 16 or 64 dwords (64-256 bytes) of config
  3728. * space versus the 64 bytes that pci_[save|restore]_state handle
  3729. */
  3730. #define PCIE_CONFIG_SPACE_LEN 256
  3731. #define PCI_CONFIG_SPACE_LEN 64
  3732. static int
  3733. e1000_pci_save_state(struct e1000_adapter *adapter)
  3734. {
  3735. struct pci_dev *dev = adapter->pdev;
  3736. int size;
  3737. int i;
  3738. if (adapter->hw.mac_type >= e1000_82571)
  3739. size = PCIE_CONFIG_SPACE_LEN;
  3740. else
  3741. size = PCI_CONFIG_SPACE_LEN;
  3742. WARN_ON(adapter->config_space != NULL);
  3743. adapter->config_space = kmalloc(size, GFP_KERNEL);
  3744. if (!adapter->config_space) {
  3745. DPRINTK(PROBE, ERR, "unable to allocate %d bytes\n", size);
  3746. return -ENOMEM;
  3747. }
  3748. for (i = 0; i < (size / 4); i++)
  3749. pci_read_config_dword(dev, i * 4, &adapter->config_space[i]);
  3750. return 0;
  3751. }
  3752. static void
  3753. e1000_pci_restore_state(struct e1000_adapter *adapter)
  3754. {
  3755. struct pci_dev *dev = adapter->pdev;
  3756. int size;
  3757. int i;
  3758. if (adapter->config_space == NULL)
  3759. return;
  3760. if (adapter->hw.mac_type >= e1000_82571)
  3761. size = PCIE_CONFIG_SPACE_LEN;
  3762. else
  3763. size = PCI_CONFIG_SPACE_LEN;
  3764. for (i = 0; i < (size / 4); i++)
  3765. pci_write_config_dword(dev, i * 4, adapter->config_space[i]);
  3766. kfree(adapter->config_space);
  3767. adapter->config_space = NULL;
  3768. return;
  3769. }
  3770. #endif /* CONFIG_PM */
  3771. static int
  3772. e1000_suspend(struct pci_dev *pdev, pm_message_t state)
  3773. {
  3774. struct net_device *netdev = pci_get_drvdata(pdev);
  3775. struct e1000_adapter *adapter = netdev_priv(netdev);
  3776. uint32_t ctrl, ctrl_ext, rctl, manc, status;
  3777. uint32_t wufc = adapter->wol;
  3778. int retval = 0;
  3779. netif_device_detach(netdev);
  3780. if (netif_running(netdev))
  3781. e1000_down(adapter);
  3782. #ifdef CONFIG_PM
  3783. /* implement our own version of pci_save_state(pdev) because pci
  3784. * express adapters have larger 256 byte config spaces */
  3785. retval = e1000_pci_save_state(adapter);
  3786. if (retval)
  3787. return retval;
  3788. #endif
  3789. status = E1000_READ_REG(&adapter->hw, STATUS);
  3790. if (status & E1000_STATUS_LU)
  3791. wufc &= ~E1000_WUFC_LNKC;
  3792. if (wufc) {
  3793. e1000_setup_rctl(adapter);
  3794. e1000_set_multi(netdev);
  3795. /* turn on all-multi mode if wake on multicast is enabled */
  3796. if (adapter->wol & E1000_WUFC_MC) {
  3797. rctl = E1000_READ_REG(&adapter->hw, RCTL);
  3798. rctl |= E1000_RCTL_MPE;
  3799. E1000_WRITE_REG(&adapter->hw, RCTL, rctl);
  3800. }
  3801. if (adapter->hw.mac_type >= e1000_82540) {
  3802. ctrl = E1000_READ_REG(&adapter->hw, CTRL);
  3803. /* advertise wake from D3Cold */
  3804. #define E1000_CTRL_ADVD3WUC 0x00100000
  3805. /* phy power management enable */
  3806. #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
  3807. ctrl |= E1000_CTRL_ADVD3WUC |
  3808. E1000_CTRL_EN_PHY_PWR_MGMT;
  3809. E1000_WRITE_REG(&adapter->hw, CTRL, ctrl);
  3810. }
  3811. if (adapter->hw.media_type == e1000_media_type_fiber ||
  3812. adapter->hw.media_type == e1000_media_type_internal_serdes) {
  3813. /* keep the laser running in D3 */
  3814. ctrl_ext = E1000_READ_REG(&adapter->hw, CTRL_EXT);
  3815. ctrl_ext |= E1000_CTRL_EXT_SDP7_DATA;
  3816. E1000_WRITE_REG(&adapter->hw, CTRL_EXT, ctrl_ext);
  3817. }
  3818. /* Allow time for pending master requests to run */
  3819. e1000_disable_pciex_master(&adapter->hw);
  3820. E1000_WRITE_REG(&adapter->hw, WUC, E1000_WUC_PME_EN);
  3821. E1000_WRITE_REG(&adapter->hw, WUFC, wufc);
  3822. retval = pci_enable_wake(pdev, PCI_D3hot, 1);
  3823. if (retval)
  3824. DPRINTK(PROBE, ERR, "Error enabling D3 wake\n");
  3825. retval = pci_enable_wake(pdev, PCI_D3cold, 1);
  3826. if (retval)
  3827. DPRINTK(PROBE, ERR, "Error enabling D3 cold wake\n");
  3828. } else {
  3829. E1000_WRITE_REG(&adapter->hw, WUC, 0);
  3830. E1000_WRITE_REG(&adapter->hw, WUFC, 0);
  3831. retval = pci_enable_wake(pdev, PCI_D3hot, 0);
  3832. if (retval)
  3833. DPRINTK(PROBE, ERR, "Error enabling D3 wake\n");
  3834. retval = pci_enable_wake(pdev, PCI_D3cold, 0); /* 4 == D3 cold */
  3835. if (retval)
  3836. DPRINTK(PROBE, ERR, "Error enabling D3 cold wake\n");
  3837. }
  3838. if (adapter->hw.mac_type >= e1000_82540 &&
  3839. adapter->hw.media_type == e1000_media_type_copper) {
  3840. manc = E1000_READ_REG(&adapter->hw, MANC);
  3841. if (manc & E1000_MANC_SMBUS_EN) {
  3842. manc |= E1000_MANC_ARP_EN;
  3843. E1000_WRITE_REG(&adapter->hw, MANC, manc);
  3844. retval = pci_enable_wake(pdev, PCI_D3hot, 1);
  3845. if (retval)
  3846. DPRINTK(PROBE, ERR, "Error enabling D3 wake\n");
  3847. retval = pci_enable_wake(pdev, PCI_D3cold, 1);
  3848. if (retval)
  3849. DPRINTK(PROBE, ERR, "Error enabling D3 cold wake\n");
  3850. }
  3851. }
  3852. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  3853. * would have already happened in close and is redundant. */
  3854. e1000_release_hw_control(adapter);
  3855. pci_disable_device(pdev);
  3856. retval = pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3857. if (retval)
  3858. DPRINTK(PROBE, ERR, "Error in setting power state\n");
  3859. return 0;
  3860. }
  3861. #ifdef CONFIG_PM
  3862. static int
  3863. e1000_resume(struct pci_dev *pdev)
  3864. {
  3865. struct net_device *netdev = pci_get_drvdata(pdev);
  3866. struct e1000_adapter *adapter = netdev_priv(netdev);
  3867. int retval;
  3868. uint32_t manc, ret_val;
  3869. retval = pci_set_power_state(pdev, PCI_D0);
  3870. if (retval)
  3871. DPRINTK(PROBE, ERR, "Error in setting power state\n");
  3872. e1000_pci_restore_state(adapter);
  3873. ret_val = pci_enable_device(pdev);
  3874. pci_set_master(pdev);
  3875. retval = pci_enable_wake(pdev, PCI_D3hot, 0);
  3876. if (retval)
  3877. DPRINTK(PROBE, ERR, "Error enabling D3 wake\n");
  3878. retval = pci_enable_wake(pdev, PCI_D3cold, 0);
  3879. if (retval)
  3880. DPRINTK(PROBE, ERR, "Error enabling D3 cold wake\n");
  3881. e1000_reset(adapter);
  3882. E1000_WRITE_REG(&adapter->hw, WUS, ~0);
  3883. if (netif_running(netdev))
  3884. e1000_up(adapter);
  3885. netif_device_attach(netdev);
  3886. if (adapter->hw.mac_type >= e1000_82540 &&
  3887. adapter->hw.media_type == e1000_media_type_copper) {
  3888. manc = E1000_READ_REG(&adapter->hw, MANC);
  3889. manc &= ~(E1000_MANC_ARP_EN);
  3890. E1000_WRITE_REG(&adapter->hw, MANC, manc);
  3891. }
  3892. /* If the controller is 82573 and f/w is AMT, do not set
  3893. * DRV_LOAD until the interface is up. For all other cases,
  3894. * let the f/w know that the h/w is now under the control
  3895. * of the driver. */
  3896. if (adapter->hw.mac_type != e1000_82573 ||
  3897. !e1000_check_mng_mode(&adapter->hw))
  3898. e1000_get_hw_control(adapter);
  3899. return 0;
  3900. }
  3901. #endif
  3902. #ifdef CONFIG_NET_POLL_CONTROLLER
  3903. /*
  3904. * Polling 'interrupt' - used by things like netconsole to send skbs
  3905. * without having to re-enable interrupts. It's not called while
  3906. * the interrupt routine is executing.
  3907. */
  3908. static void
  3909. e1000_netpoll(struct net_device *netdev)
  3910. {
  3911. struct e1000_adapter *adapter = netdev_priv(netdev);
  3912. disable_irq(adapter->pdev->irq);
  3913. e1000_intr(adapter->pdev->irq, netdev, NULL);
  3914. e1000_clean_tx_irq(adapter, adapter->tx_ring);
  3915. #ifndef CONFIG_E1000_NAPI
  3916. adapter->clean_rx(adapter, adapter->rx_ring);
  3917. #endif
  3918. enable_irq(adapter->pdev->irq);
  3919. }
  3920. #endif
  3921. /* e1000_main.c */