mv643xx_eth.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.3";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  61. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  62. #else
  63. #define MAX_DESCS_PER_SKB 1
  64. #endif
  65. /*
  66. * Registers shared between all ports.
  67. */
  68. #define PHY_ADDR 0x0000
  69. #define SMI_REG 0x0004
  70. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  71. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  72. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  73. #define WINDOW_BAR_ENABLE 0x0290
  74. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  75. /*
  76. * Per-port registers.
  77. */
  78. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  79. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  80. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  81. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  82. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  83. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  84. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  85. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  86. #define TX_FIFO_EMPTY 0x00000400
  87. #define TX_IN_PROGRESS 0x00000080
  88. #define PORT_SPEED_MASK 0x00000030
  89. #define PORT_SPEED_1000 0x00000010
  90. #define PORT_SPEED_100 0x00000020
  91. #define PORT_SPEED_10 0x00000000
  92. #define FLOW_CONTROL_ENABLED 0x00000008
  93. #define FULL_DUPLEX 0x00000004
  94. #define LINK_UP 0x00000002
  95. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  96. #define TXQ_FIX_PRIO_CONF(p) (0x044c + ((p) << 10))
  97. #define TX_BW_RATE(p) (0x0450 + ((p) << 10))
  98. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  99. #define TX_BW_BURST(p) (0x045c + ((p) << 10))
  100. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  101. #define INT_TX_END_0 0x00080000
  102. #define INT_TX_END 0x07f80000
  103. #define INT_RX 0x0007fbfc
  104. #define INT_EXT 0x00000002
  105. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  106. #define INT_EXT_LINK 0x00100000
  107. #define INT_EXT_PHY 0x00010000
  108. #define INT_EXT_TX_ERROR_0 0x00000100
  109. #define INT_EXT_TX_0 0x00000001
  110. #define INT_EXT_TX 0x0000ffff
  111. #define INT_MASK(p) (0x0468 + ((p) << 10))
  112. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  113. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  114. #define TXQ_FIX_PRIO_CONF_MOVED(p) (0x04dc + ((p) << 10))
  115. #define TX_BW_RATE_MOVED(p) (0x04e0 + ((p) << 10))
  116. #define TX_BW_MTU_MOVED(p) (0x04e8 + ((p) << 10))
  117. #define TX_BW_BURST_MOVED(p) (0x04ec + ((p) << 10))
  118. #define RXQ_CURRENT_DESC_PTR(p, q) (0x060c + ((p) << 10) + ((q) << 4))
  119. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  120. #define TXQ_CURRENT_DESC_PTR(p, q) (0x06c0 + ((p) << 10) + ((q) << 2))
  121. #define TXQ_BW_TOKENS(p, q) (0x0700 + ((p) << 10) + ((q) << 4))
  122. #define TXQ_BW_CONF(p, q) (0x0704 + ((p) << 10) + ((q) << 4))
  123. #define TXQ_BW_WRR_CONF(p, q) (0x0708 + ((p) << 10) + ((q) << 4))
  124. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  125. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  126. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  127. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  128. /*
  129. * SDMA configuration register.
  130. */
  131. #define RX_BURST_SIZE_16_64BIT (4 << 1)
  132. #define BLM_RX_NO_SWAP (1 << 4)
  133. #define BLM_TX_NO_SWAP (1 << 5)
  134. #define TX_BURST_SIZE_16_64BIT (4 << 22)
  135. #if defined(__BIG_ENDIAN)
  136. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  137. RX_BURST_SIZE_16_64BIT | \
  138. TX_BURST_SIZE_16_64BIT
  139. #elif defined(__LITTLE_ENDIAN)
  140. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  141. RX_BURST_SIZE_16_64BIT | \
  142. BLM_RX_NO_SWAP | \
  143. BLM_TX_NO_SWAP | \
  144. TX_BURST_SIZE_16_64BIT
  145. #else
  146. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  147. #endif
  148. /*
  149. * Port serial control register.
  150. */
  151. #define SET_MII_SPEED_TO_100 (1 << 24)
  152. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  153. #define SET_FULL_DUPLEX_MODE (1 << 21)
  154. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  155. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  156. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  157. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  158. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  159. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  160. #define FORCE_LINK_PASS (1 << 1)
  161. #define SERIAL_PORT_ENABLE (1 << 0)
  162. #define DEFAULT_RX_QUEUE_SIZE 400
  163. #define DEFAULT_TX_QUEUE_SIZE 800
  164. /*
  165. * RX/TX descriptors.
  166. */
  167. #if defined(__BIG_ENDIAN)
  168. struct rx_desc {
  169. u16 byte_cnt; /* Descriptor buffer byte count */
  170. u16 buf_size; /* Buffer size */
  171. u32 cmd_sts; /* Descriptor command status */
  172. u32 next_desc_ptr; /* Next descriptor pointer */
  173. u32 buf_ptr; /* Descriptor buffer pointer */
  174. };
  175. struct tx_desc {
  176. u16 byte_cnt; /* buffer byte count */
  177. u16 l4i_chk; /* CPU provided TCP checksum */
  178. u32 cmd_sts; /* Command/status field */
  179. u32 next_desc_ptr; /* Pointer to next descriptor */
  180. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  181. };
  182. #elif defined(__LITTLE_ENDIAN)
  183. struct rx_desc {
  184. u32 cmd_sts; /* Descriptor command status */
  185. u16 buf_size; /* Buffer size */
  186. u16 byte_cnt; /* Descriptor buffer byte count */
  187. u32 buf_ptr; /* Descriptor buffer pointer */
  188. u32 next_desc_ptr; /* Next descriptor pointer */
  189. };
  190. struct tx_desc {
  191. u32 cmd_sts; /* Command/status field */
  192. u16 l4i_chk; /* CPU provided TCP checksum */
  193. u16 byte_cnt; /* buffer byte count */
  194. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  195. u32 next_desc_ptr; /* Pointer to next descriptor */
  196. };
  197. #else
  198. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  199. #endif
  200. /* RX & TX descriptor command */
  201. #define BUFFER_OWNED_BY_DMA 0x80000000
  202. /* RX & TX descriptor status */
  203. #define ERROR_SUMMARY 0x00000001
  204. /* RX descriptor status */
  205. #define LAYER_4_CHECKSUM_OK 0x40000000
  206. #define RX_ENABLE_INTERRUPT 0x20000000
  207. #define RX_FIRST_DESC 0x08000000
  208. #define RX_LAST_DESC 0x04000000
  209. /* TX descriptor command */
  210. #define TX_ENABLE_INTERRUPT 0x00800000
  211. #define GEN_CRC 0x00400000
  212. #define TX_FIRST_DESC 0x00200000
  213. #define TX_LAST_DESC 0x00100000
  214. #define ZERO_PADDING 0x00080000
  215. #define GEN_IP_V4_CHECKSUM 0x00040000
  216. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  217. #define UDP_FRAME 0x00010000
  218. #define MAC_HDR_EXTRA_4_BYTES 0x00008000
  219. #define MAC_HDR_EXTRA_8_BYTES 0x00000200
  220. #define TX_IHL_SHIFT 11
  221. /* global *******************************************************************/
  222. struct mv643xx_eth_shared_private {
  223. /*
  224. * Ethernet controller base address.
  225. */
  226. void __iomem *base;
  227. /*
  228. * Protects access to SMI_REG, which is shared between ports.
  229. */
  230. spinlock_t phy_lock;
  231. /*
  232. * Per-port MBUS window access register value.
  233. */
  234. u32 win_protect;
  235. /*
  236. * Hardware-specific parameters.
  237. */
  238. unsigned int t_clk;
  239. int extended_rx_coal_limit;
  240. int tx_bw_control_moved;
  241. };
  242. /* per-port *****************************************************************/
  243. struct mib_counters {
  244. u64 good_octets_received;
  245. u32 bad_octets_received;
  246. u32 internal_mac_transmit_err;
  247. u32 good_frames_received;
  248. u32 bad_frames_received;
  249. u32 broadcast_frames_received;
  250. u32 multicast_frames_received;
  251. u32 frames_64_octets;
  252. u32 frames_65_to_127_octets;
  253. u32 frames_128_to_255_octets;
  254. u32 frames_256_to_511_octets;
  255. u32 frames_512_to_1023_octets;
  256. u32 frames_1024_to_max_octets;
  257. u64 good_octets_sent;
  258. u32 good_frames_sent;
  259. u32 excessive_collision;
  260. u32 multicast_frames_sent;
  261. u32 broadcast_frames_sent;
  262. u32 unrec_mac_control_received;
  263. u32 fc_sent;
  264. u32 good_fc_received;
  265. u32 bad_fc_received;
  266. u32 undersize_received;
  267. u32 fragments_received;
  268. u32 oversize_received;
  269. u32 jabber_received;
  270. u32 mac_receive_error;
  271. u32 bad_crc_event;
  272. u32 collision;
  273. u32 late_collision;
  274. };
  275. struct rx_queue {
  276. int index;
  277. int rx_ring_size;
  278. int rx_desc_count;
  279. int rx_curr_desc;
  280. int rx_used_desc;
  281. struct rx_desc *rx_desc_area;
  282. dma_addr_t rx_desc_dma;
  283. int rx_desc_area_size;
  284. struct sk_buff **rx_skb;
  285. struct timer_list rx_oom;
  286. };
  287. struct tx_queue {
  288. int index;
  289. int tx_ring_size;
  290. int tx_desc_count;
  291. int tx_curr_desc;
  292. int tx_used_desc;
  293. struct tx_desc *tx_desc_area;
  294. dma_addr_t tx_desc_dma;
  295. int tx_desc_area_size;
  296. struct sk_buff **tx_skb;
  297. };
  298. struct mv643xx_eth_private {
  299. struct mv643xx_eth_shared_private *shared;
  300. int port_num;
  301. struct net_device *dev;
  302. struct mv643xx_eth_shared_private *shared_smi;
  303. int phy_addr;
  304. spinlock_t lock;
  305. struct mib_counters mib_counters;
  306. struct work_struct tx_timeout_task;
  307. struct mii_if_info mii;
  308. /*
  309. * RX state.
  310. */
  311. int default_rx_ring_size;
  312. unsigned long rx_desc_sram_addr;
  313. int rx_desc_sram_size;
  314. u8 rxq_mask;
  315. int rxq_primary;
  316. struct napi_struct napi;
  317. struct rx_queue rxq[8];
  318. /*
  319. * TX state.
  320. */
  321. int default_tx_ring_size;
  322. unsigned long tx_desc_sram_addr;
  323. int tx_desc_sram_size;
  324. u8 txq_mask;
  325. int txq_primary;
  326. struct tx_queue txq[8];
  327. #ifdef MV643XX_ETH_TX_FAST_REFILL
  328. int tx_clean_threshold;
  329. #endif
  330. };
  331. /* port register accessors **************************************************/
  332. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  333. {
  334. return readl(mp->shared->base + offset);
  335. }
  336. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  337. {
  338. writel(data, mp->shared->base + offset);
  339. }
  340. /* rxq/txq helper functions *************************************************/
  341. static struct mv643xx_eth_private *rxq_to_mp(struct rx_queue *rxq)
  342. {
  343. return container_of(rxq, struct mv643xx_eth_private, rxq[rxq->index]);
  344. }
  345. static struct mv643xx_eth_private *txq_to_mp(struct tx_queue *txq)
  346. {
  347. return container_of(txq, struct mv643xx_eth_private, txq[txq->index]);
  348. }
  349. static void rxq_enable(struct rx_queue *rxq)
  350. {
  351. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  352. wrl(mp, RXQ_COMMAND(mp->port_num), 1 << rxq->index);
  353. }
  354. static void rxq_disable(struct rx_queue *rxq)
  355. {
  356. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  357. u8 mask = 1 << rxq->index;
  358. wrl(mp, RXQ_COMMAND(mp->port_num), mask << 8);
  359. while (rdl(mp, RXQ_COMMAND(mp->port_num)) & mask)
  360. udelay(10);
  361. }
  362. static void txq_reset_hw_ptr(struct tx_queue *txq)
  363. {
  364. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  365. int off = TXQ_CURRENT_DESC_PTR(mp->port_num, txq->index);
  366. u32 addr;
  367. addr = (u32)txq->tx_desc_dma;
  368. addr += txq->tx_curr_desc * sizeof(struct tx_desc);
  369. wrl(mp, off, addr);
  370. }
  371. static void txq_enable(struct tx_queue *txq)
  372. {
  373. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  374. wrl(mp, TXQ_COMMAND(mp->port_num), 1 << txq->index);
  375. }
  376. static void txq_disable(struct tx_queue *txq)
  377. {
  378. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  379. u8 mask = 1 << txq->index;
  380. wrl(mp, TXQ_COMMAND(mp->port_num), mask << 8);
  381. while (rdl(mp, TXQ_COMMAND(mp->port_num)) & mask)
  382. udelay(10);
  383. }
  384. static void __txq_maybe_wake(struct tx_queue *txq)
  385. {
  386. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  387. /*
  388. * netif_{stop,wake}_queue() flow control only applies to
  389. * the primary queue.
  390. */
  391. BUG_ON(txq->index != mp->txq_primary);
  392. if (txq->tx_ring_size - txq->tx_desc_count >= MAX_DESCS_PER_SKB)
  393. netif_wake_queue(mp->dev);
  394. }
  395. /* rx ***********************************************************************/
  396. static void txq_reclaim(struct tx_queue *txq, int force);
  397. static void rxq_refill(struct rx_queue *rxq)
  398. {
  399. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  400. unsigned long flags;
  401. spin_lock_irqsave(&mp->lock, flags);
  402. while (rxq->rx_desc_count < rxq->rx_ring_size) {
  403. int skb_size;
  404. struct sk_buff *skb;
  405. int unaligned;
  406. int rx;
  407. /*
  408. * Reserve 2+14 bytes for an ethernet header (the
  409. * hardware automatically prepends 2 bytes of dummy
  410. * data to each received packet), 16 bytes for up to
  411. * four VLAN tags, and 4 bytes for the trailing FCS
  412. * -- 36 bytes total.
  413. */
  414. skb_size = mp->dev->mtu + 36;
  415. /*
  416. * Make sure that the skb size is a multiple of 8
  417. * bytes, as the lower three bits of the receive
  418. * descriptor's buffer size field are ignored by
  419. * the hardware.
  420. */
  421. skb_size = (skb_size + 7) & ~7;
  422. skb = dev_alloc_skb(skb_size + dma_get_cache_alignment() - 1);
  423. if (skb == NULL)
  424. break;
  425. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  426. if (unaligned)
  427. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  428. rxq->rx_desc_count++;
  429. rx = rxq->rx_used_desc;
  430. rxq->rx_used_desc = (rx + 1) % rxq->rx_ring_size;
  431. rxq->rx_desc_area[rx].buf_ptr = dma_map_single(NULL, skb->data,
  432. skb_size, DMA_FROM_DEVICE);
  433. rxq->rx_desc_area[rx].buf_size = skb_size;
  434. rxq->rx_skb[rx] = skb;
  435. wmb();
  436. rxq->rx_desc_area[rx].cmd_sts = BUFFER_OWNED_BY_DMA |
  437. RX_ENABLE_INTERRUPT;
  438. wmb();
  439. /*
  440. * The hardware automatically prepends 2 bytes of
  441. * dummy data to each received packet, so that the
  442. * IP header ends up 16-byte aligned.
  443. */
  444. skb_reserve(skb, 2);
  445. }
  446. if (rxq->rx_desc_count != rxq->rx_ring_size)
  447. mod_timer(&rxq->rx_oom, jiffies + (HZ / 10));
  448. spin_unlock_irqrestore(&mp->lock, flags);
  449. }
  450. static inline void rxq_refill_timer_wrapper(unsigned long data)
  451. {
  452. rxq_refill((struct rx_queue *)data);
  453. }
  454. static int rxq_process(struct rx_queue *rxq, int budget)
  455. {
  456. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  457. struct net_device_stats *stats = &mp->dev->stats;
  458. int rx;
  459. rx = 0;
  460. while (rx < budget && rxq->rx_desc_count) {
  461. struct rx_desc *rx_desc;
  462. unsigned int cmd_sts;
  463. struct sk_buff *skb;
  464. unsigned long flags;
  465. spin_lock_irqsave(&mp->lock, flags);
  466. rx_desc = &rxq->rx_desc_area[rxq->rx_curr_desc];
  467. cmd_sts = rx_desc->cmd_sts;
  468. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  469. spin_unlock_irqrestore(&mp->lock, flags);
  470. break;
  471. }
  472. rmb();
  473. skb = rxq->rx_skb[rxq->rx_curr_desc];
  474. rxq->rx_skb[rxq->rx_curr_desc] = NULL;
  475. rxq->rx_curr_desc = (rxq->rx_curr_desc + 1) % rxq->rx_ring_size;
  476. spin_unlock_irqrestore(&mp->lock, flags);
  477. dma_unmap_single(NULL, rx_desc->buf_ptr,
  478. rx_desc->buf_size, DMA_FROM_DEVICE);
  479. rxq->rx_desc_count--;
  480. rx++;
  481. /*
  482. * Update statistics.
  483. *
  484. * Note that the descriptor byte count includes 2 dummy
  485. * bytes automatically inserted by the hardware at the
  486. * start of the packet (which we don't count), and a 4
  487. * byte CRC at the end of the packet (which we do count).
  488. */
  489. stats->rx_packets++;
  490. stats->rx_bytes += rx_desc->byte_cnt - 2;
  491. /*
  492. * In case we received a packet without first / last bits
  493. * on, or the error summary bit is set, the packet needs
  494. * to be dropped.
  495. */
  496. if (((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  497. (RX_FIRST_DESC | RX_LAST_DESC))
  498. || (cmd_sts & ERROR_SUMMARY)) {
  499. stats->rx_dropped++;
  500. if ((cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  501. (RX_FIRST_DESC | RX_LAST_DESC)) {
  502. if (net_ratelimit())
  503. dev_printk(KERN_ERR, &mp->dev->dev,
  504. "received packet spanning "
  505. "multiple descriptors\n");
  506. }
  507. if (cmd_sts & ERROR_SUMMARY)
  508. stats->rx_errors++;
  509. dev_kfree_skb_irq(skb);
  510. } else {
  511. /*
  512. * The -4 is for the CRC in the trailer of the
  513. * received packet
  514. */
  515. skb_put(skb, rx_desc->byte_cnt - 2 - 4);
  516. if (cmd_sts & LAYER_4_CHECKSUM_OK) {
  517. skb->ip_summed = CHECKSUM_UNNECESSARY;
  518. skb->csum = htons(
  519. (cmd_sts & 0x0007fff8) >> 3);
  520. }
  521. skb->protocol = eth_type_trans(skb, mp->dev);
  522. #ifdef MV643XX_ETH_NAPI
  523. netif_receive_skb(skb);
  524. #else
  525. netif_rx(skb);
  526. #endif
  527. }
  528. mp->dev->last_rx = jiffies;
  529. }
  530. rxq_refill(rxq);
  531. return rx;
  532. }
  533. #ifdef MV643XX_ETH_NAPI
  534. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  535. {
  536. struct mv643xx_eth_private *mp;
  537. int rx;
  538. int i;
  539. mp = container_of(napi, struct mv643xx_eth_private, napi);
  540. #ifdef MV643XX_ETH_TX_FAST_REFILL
  541. if (++mp->tx_clean_threshold > 5) {
  542. mp->tx_clean_threshold = 0;
  543. for (i = 0; i < 8; i++)
  544. if (mp->txq_mask & (1 << i))
  545. txq_reclaim(mp->txq + i, 0);
  546. if (netif_carrier_ok(mp->dev)) {
  547. spin_lock_irq(&mp->lock);
  548. __txq_maybe_wake(mp->txq + mp->txq_primary);
  549. spin_unlock_irq(&mp->lock);
  550. }
  551. }
  552. #endif
  553. rx = 0;
  554. for (i = 7; rx < budget && i >= 0; i--)
  555. if (mp->rxq_mask & (1 << i))
  556. rx += rxq_process(mp->rxq + i, budget - rx);
  557. if (rx < budget) {
  558. netif_rx_complete(mp->dev, napi);
  559. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  560. }
  561. return rx;
  562. }
  563. #endif
  564. /* tx ***********************************************************************/
  565. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  566. {
  567. int frag;
  568. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  569. skb_frag_t *fragp = &skb_shinfo(skb)->frags[frag];
  570. if (fragp->size <= 8 && fragp->page_offset & 7)
  571. return 1;
  572. }
  573. return 0;
  574. }
  575. static int txq_alloc_desc_index(struct tx_queue *txq)
  576. {
  577. int tx_desc_curr;
  578. BUG_ON(txq->tx_desc_count >= txq->tx_ring_size);
  579. tx_desc_curr = txq->tx_curr_desc;
  580. txq->tx_curr_desc = (tx_desc_curr + 1) % txq->tx_ring_size;
  581. BUG_ON(txq->tx_curr_desc == txq->tx_used_desc);
  582. return tx_desc_curr;
  583. }
  584. static void txq_submit_frag_skb(struct tx_queue *txq, struct sk_buff *skb)
  585. {
  586. int nr_frags = skb_shinfo(skb)->nr_frags;
  587. int frag;
  588. for (frag = 0; frag < nr_frags; frag++) {
  589. skb_frag_t *this_frag;
  590. int tx_index;
  591. struct tx_desc *desc;
  592. this_frag = &skb_shinfo(skb)->frags[frag];
  593. tx_index = txq_alloc_desc_index(txq);
  594. desc = &txq->tx_desc_area[tx_index];
  595. /*
  596. * The last fragment will generate an interrupt
  597. * which will free the skb on TX completion.
  598. */
  599. if (frag == nr_frags - 1) {
  600. desc->cmd_sts = BUFFER_OWNED_BY_DMA |
  601. ZERO_PADDING | TX_LAST_DESC |
  602. TX_ENABLE_INTERRUPT;
  603. txq->tx_skb[tx_index] = skb;
  604. } else {
  605. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  606. txq->tx_skb[tx_index] = NULL;
  607. }
  608. desc->l4i_chk = 0;
  609. desc->byte_cnt = this_frag->size;
  610. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  611. this_frag->page_offset,
  612. this_frag->size,
  613. DMA_TO_DEVICE);
  614. }
  615. }
  616. static inline __be16 sum16_as_be(__sum16 sum)
  617. {
  618. return (__force __be16)sum;
  619. }
  620. static void txq_submit_skb(struct tx_queue *txq, struct sk_buff *skb)
  621. {
  622. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  623. int nr_frags = skb_shinfo(skb)->nr_frags;
  624. int tx_index;
  625. struct tx_desc *desc;
  626. u32 cmd_sts;
  627. int length;
  628. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  629. tx_index = txq_alloc_desc_index(txq);
  630. desc = &txq->tx_desc_area[tx_index];
  631. if (nr_frags) {
  632. txq_submit_frag_skb(txq, skb);
  633. length = skb_headlen(skb);
  634. txq->tx_skb[tx_index] = NULL;
  635. } else {
  636. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  637. length = skb->len;
  638. txq->tx_skb[tx_index] = skb;
  639. }
  640. desc->byte_cnt = length;
  641. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  642. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  643. int mac_hdr_len;
  644. BUG_ON(skb->protocol != htons(ETH_P_IP) &&
  645. skb->protocol != htons(ETH_P_8021Q));
  646. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  647. GEN_IP_V4_CHECKSUM |
  648. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  649. mac_hdr_len = (void *)ip_hdr(skb) - (void *)skb->data;
  650. switch (mac_hdr_len - ETH_HLEN) {
  651. case 0:
  652. break;
  653. case 4:
  654. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  655. break;
  656. case 8:
  657. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  658. break;
  659. case 12:
  660. cmd_sts |= MAC_HDR_EXTRA_4_BYTES;
  661. cmd_sts |= MAC_HDR_EXTRA_8_BYTES;
  662. break;
  663. default:
  664. if (net_ratelimit())
  665. dev_printk(KERN_ERR, &txq_to_mp(txq)->dev->dev,
  666. "mac header length is %d?!\n", mac_hdr_len);
  667. break;
  668. }
  669. switch (ip_hdr(skb)->protocol) {
  670. case IPPROTO_UDP:
  671. cmd_sts |= UDP_FRAME;
  672. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  673. break;
  674. case IPPROTO_TCP:
  675. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  676. break;
  677. default:
  678. BUG();
  679. }
  680. } else {
  681. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  682. cmd_sts |= 5 << TX_IHL_SHIFT;
  683. desc->l4i_chk = 0;
  684. }
  685. /* ensure all other descriptors are written before first cmd_sts */
  686. wmb();
  687. desc->cmd_sts = cmd_sts;
  688. /* clear TX_END interrupt status */
  689. wrl(mp, INT_CAUSE(mp->port_num), ~(INT_TX_END_0 << txq->index));
  690. rdl(mp, INT_CAUSE(mp->port_num));
  691. /* ensure all descriptors are written before poking hardware */
  692. wmb();
  693. txq_enable(txq);
  694. txq->tx_desc_count += nr_frags + 1;
  695. }
  696. static int mv643xx_eth_xmit(struct sk_buff *skb, struct net_device *dev)
  697. {
  698. struct mv643xx_eth_private *mp = netdev_priv(dev);
  699. struct net_device_stats *stats = &dev->stats;
  700. struct tx_queue *txq;
  701. unsigned long flags;
  702. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  703. stats->tx_dropped++;
  704. dev_printk(KERN_DEBUG, &dev->dev,
  705. "failed to linearize skb with tiny "
  706. "unaligned fragment\n");
  707. return NETDEV_TX_BUSY;
  708. }
  709. spin_lock_irqsave(&mp->lock, flags);
  710. txq = mp->txq + mp->txq_primary;
  711. if (txq->tx_ring_size - txq->tx_desc_count < MAX_DESCS_PER_SKB) {
  712. spin_unlock_irqrestore(&mp->lock, flags);
  713. if (txq->index == mp->txq_primary && net_ratelimit())
  714. dev_printk(KERN_ERR, &dev->dev,
  715. "primary tx queue full?!\n");
  716. kfree_skb(skb);
  717. return NETDEV_TX_OK;
  718. }
  719. txq_submit_skb(txq, skb);
  720. stats->tx_bytes += skb->len;
  721. stats->tx_packets++;
  722. dev->trans_start = jiffies;
  723. if (txq->index == mp->txq_primary) {
  724. int entries_left;
  725. entries_left = txq->tx_ring_size - txq->tx_desc_count;
  726. if (entries_left < MAX_DESCS_PER_SKB)
  727. netif_stop_queue(dev);
  728. }
  729. spin_unlock_irqrestore(&mp->lock, flags);
  730. return NETDEV_TX_OK;
  731. }
  732. /* tx rate control **********************************************************/
  733. /*
  734. * Set total maximum TX rate (shared by all TX queues for this port)
  735. * to 'rate' bits per second, with a maximum burst of 'burst' bytes.
  736. */
  737. static void tx_set_rate(struct mv643xx_eth_private *mp, int rate, int burst)
  738. {
  739. int token_rate;
  740. int mtu;
  741. int bucket_size;
  742. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  743. if (token_rate > 1023)
  744. token_rate = 1023;
  745. mtu = (mp->dev->mtu + 255) >> 8;
  746. if (mtu > 63)
  747. mtu = 63;
  748. bucket_size = (burst + 255) >> 8;
  749. if (bucket_size > 65535)
  750. bucket_size = 65535;
  751. if (mp->shared->tx_bw_control_moved) {
  752. wrl(mp, TX_BW_RATE_MOVED(mp->port_num), token_rate);
  753. wrl(mp, TX_BW_MTU_MOVED(mp->port_num), mtu);
  754. wrl(mp, TX_BW_BURST_MOVED(mp->port_num), bucket_size);
  755. } else {
  756. wrl(mp, TX_BW_RATE(mp->port_num), token_rate);
  757. wrl(mp, TX_BW_MTU(mp->port_num), mtu);
  758. wrl(mp, TX_BW_BURST(mp->port_num), bucket_size);
  759. }
  760. }
  761. static void txq_set_rate(struct tx_queue *txq, int rate, int burst)
  762. {
  763. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  764. int token_rate;
  765. int bucket_size;
  766. token_rate = ((rate / 1000) * 64) / (mp->shared->t_clk / 1000);
  767. if (token_rate > 1023)
  768. token_rate = 1023;
  769. bucket_size = (burst + 255) >> 8;
  770. if (bucket_size > 65535)
  771. bucket_size = 65535;
  772. wrl(mp, TXQ_BW_TOKENS(mp->port_num, txq->index), token_rate << 14);
  773. wrl(mp, TXQ_BW_CONF(mp->port_num, txq->index),
  774. (bucket_size << 10) | token_rate);
  775. }
  776. static void txq_set_fixed_prio_mode(struct tx_queue *txq)
  777. {
  778. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  779. int off;
  780. u32 val;
  781. /*
  782. * Turn on fixed priority mode.
  783. */
  784. if (mp->shared->tx_bw_control_moved)
  785. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  786. else
  787. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  788. val = rdl(mp, off);
  789. val |= 1 << txq->index;
  790. wrl(mp, off, val);
  791. }
  792. static void txq_set_wrr(struct tx_queue *txq, int weight)
  793. {
  794. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  795. int off;
  796. u32 val;
  797. /*
  798. * Turn off fixed priority mode.
  799. */
  800. if (mp->shared->tx_bw_control_moved)
  801. off = TXQ_FIX_PRIO_CONF_MOVED(mp->port_num);
  802. else
  803. off = TXQ_FIX_PRIO_CONF(mp->port_num);
  804. val = rdl(mp, off);
  805. val &= ~(1 << txq->index);
  806. wrl(mp, off, val);
  807. /*
  808. * Configure WRR weight for this queue.
  809. */
  810. off = TXQ_BW_WRR_CONF(mp->port_num, txq->index);
  811. val = rdl(mp, off);
  812. val = (val & ~0xff) | (weight & 0xff);
  813. wrl(mp, off, val);
  814. }
  815. /* mii management interface *************************************************/
  816. #define SMI_BUSY 0x10000000
  817. #define SMI_READ_VALID 0x08000000
  818. #define SMI_OPCODE_READ 0x04000000
  819. #define SMI_OPCODE_WRITE 0x00000000
  820. static void smi_reg_read(struct mv643xx_eth_private *mp, unsigned int addr,
  821. unsigned int reg, unsigned int *value)
  822. {
  823. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  824. unsigned long flags;
  825. int i;
  826. /* the SMI register is a shared resource */
  827. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  828. /* wait for the SMI register to become available */
  829. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  830. if (i == 1000) {
  831. printk("%s: PHY busy timeout\n", mp->dev->name);
  832. goto out;
  833. }
  834. udelay(10);
  835. }
  836. writel(SMI_OPCODE_READ | (reg << 21) | (addr << 16), smi_reg);
  837. /* now wait for the data to be valid */
  838. for (i = 0; !(readl(smi_reg) & SMI_READ_VALID); i++) {
  839. if (i == 1000) {
  840. printk("%s: PHY read timeout\n", mp->dev->name);
  841. goto out;
  842. }
  843. udelay(10);
  844. }
  845. *value = readl(smi_reg) & 0xffff;
  846. out:
  847. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  848. }
  849. static void smi_reg_write(struct mv643xx_eth_private *mp,
  850. unsigned int addr,
  851. unsigned int reg, unsigned int value)
  852. {
  853. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  854. unsigned long flags;
  855. int i;
  856. /* the SMI register is a shared resource */
  857. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  858. /* wait for the SMI register to become available */
  859. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  860. if (i == 1000) {
  861. printk("%s: PHY busy timeout\n", mp->dev->name);
  862. goto out;
  863. }
  864. udelay(10);
  865. }
  866. writel(SMI_OPCODE_WRITE | (reg << 21) |
  867. (addr << 16) | (value & 0xffff), smi_reg);
  868. out:
  869. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  870. }
  871. /* mib counters *************************************************************/
  872. static inline u32 mib_read(struct mv643xx_eth_private *mp, int offset)
  873. {
  874. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  875. }
  876. static void mib_counters_clear(struct mv643xx_eth_private *mp)
  877. {
  878. int i;
  879. for (i = 0; i < 0x80; i += 4)
  880. mib_read(mp, i);
  881. }
  882. static void mib_counters_update(struct mv643xx_eth_private *mp)
  883. {
  884. struct mib_counters *p = &mp->mib_counters;
  885. p->good_octets_received += mib_read(mp, 0x00);
  886. p->good_octets_received += (u64)mib_read(mp, 0x04) << 32;
  887. p->bad_octets_received += mib_read(mp, 0x08);
  888. p->internal_mac_transmit_err += mib_read(mp, 0x0c);
  889. p->good_frames_received += mib_read(mp, 0x10);
  890. p->bad_frames_received += mib_read(mp, 0x14);
  891. p->broadcast_frames_received += mib_read(mp, 0x18);
  892. p->multicast_frames_received += mib_read(mp, 0x1c);
  893. p->frames_64_octets += mib_read(mp, 0x20);
  894. p->frames_65_to_127_octets += mib_read(mp, 0x24);
  895. p->frames_128_to_255_octets += mib_read(mp, 0x28);
  896. p->frames_256_to_511_octets += mib_read(mp, 0x2c);
  897. p->frames_512_to_1023_octets += mib_read(mp, 0x30);
  898. p->frames_1024_to_max_octets += mib_read(mp, 0x34);
  899. p->good_octets_sent += mib_read(mp, 0x38);
  900. p->good_octets_sent += (u64)mib_read(mp, 0x3c) << 32;
  901. p->good_frames_sent += mib_read(mp, 0x40);
  902. p->excessive_collision += mib_read(mp, 0x44);
  903. p->multicast_frames_sent += mib_read(mp, 0x48);
  904. p->broadcast_frames_sent += mib_read(mp, 0x4c);
  905. p->unrec_mac_control_received += mib_read(mp, 0x50);
  906. p->fc_sent += mib_read(mp, 0x54);
  907. p->good_fc_received += mib_read(mp, 0x58);
  908. p->bad_fc_received += mib_read(mp, 0x5c);
  909. p->undersize_received += mib_read(mp, 0x60);
  910. p->fragments_received += mib_read(mp, 0x64);
  911. p->oversize_received += mib_read(mp, 0x68);
  912. p->jabber_received += mib_read(mp, 0x6c);
  913. p->mac_receive_error += mib_read(mp, 0x70);
  914. p->bad_crc_event += mib_read(mp, 0x74);
  915. p->collision += mib_read(mp, 0x78);
  916. p->late_collision += mib_read(mp, 0x7c);
  917. }
  918. /* ethtool ******************************************************************/
  919. struct mv643xx_eth_stats {
  920. char stat_string[ETH_GSTRING_LEN];
  921. int sizeof_stat;
  922. int netdev_off;
  923. int mp_off;
  924. };
  925. #define SSTAT(m) \
  926. { #m, FIELD_SIZEOF(struct net_device_stats, m), \
  927. offsetof(struct net_device, stats.m), -1 }
  928. #define MIBSTAT(m) \
  929. { #m, FIELD_SIZEOF(struct mib_counters, m), \
  930. -1, offsetof(struct mv643xx_eth_private, mib_counters.m) }
  931. static const struct mv643xx_eth_stats mv643xx_eth_stats[] = {
  932. SSTAT(rx_packets),
  933. SSTAT(tx_packets),
  934. SSTAT(rx_bytes),
  935. SSTAT(tx_bytes),
  936. SSTAT(rx_errors),
  937. SSTAT(tx_errors),
  938. SSTAT(rx_dropped),
  939. SSTAT(tx_dropped),
  940. MIBSTAT(good_octets_received),
  941. MIBSTAT(bad_octets_received),
  942. MIBSTAT(internal_mac_transmit_err),
  943. MIBSTAT(good_frames_received),
  944. MIBSTAT(bad_frames_received),
  945. MIBSTAT(broadcast_frames_received),
  946. MIBSTAT(multicast_frames_received),
  947. MIBSTAT(frames_64_octets),
  948. MIBSTAT(frames_65_to_127_octets),
  949. MIBSTAT(frames_128_to_255_octets),
  950. MIBSTAT(frames_256_to_511_octets),
  951. MIBSTAT(frames_512_to_1023_octets),
  952. MIBSTAT(frames_1024_to_max_octets),
  953. MIBSTAT(good_octets_sent),
  954. MIBSTAT(good_frames_sent),
  955. MIBSTAT(excessive_collision),
  956. MIBSTAT(multicast_frames_sent),
  957. MIBSTAT(broadcast_frames_sent),
  958. MIBSTAT(unrec_mac_control_received),
  959. MIBSTAT(fc_sent),
  960. MIBSTAT(good_fc_received),
  961. MIBSTAT(bad_fc_received),
  962. MIBSTAT(undersize_received),
  963. MIBSTAT(fragments_received),
  964. MIBSTAT(oversize_received),
  965. MIBSTAT(jabber_received),
  966. MIBSTAT(mac_receive_error),
  967. MIBSTAT(bad_crc_event),
  968. MIBSTAT(collision),
  969. MIBSTAT(late_collision),
  970. };
  971. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  972. {
  973. struct mv643xx_eth_private *mp = netdev_priv(dev);
  974. int err;
  975. spin_lock_irq(&mp->lock);
  976. err = mii_ethtool_gset(&mp->mii, cmd);
  977. spin_unlock_irq(&mp->lock);
  978. /*
  979. * The MAC does not support 1000baseT_Half.
  980. */
  981. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  982. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  983. return err;
  984. }
  985. static int mv643xx_eth_get_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  986. {
  987. struct mv643xx_eth_private *mp = netdev_priv(dev);
  988. u32 port_status;
  989. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  990. cmd->supported = SUPPORTED_MII;
  991. cmd->advertising = ADVERTISED_MII;
  992. switch (port_status & PORT_SPEED_MASK) {
  993. case PORT_SPEED_10:
  994. cmd->speed = SPEED_10;
  995. break;
  996. case PORT_SPEED_100:
  997. cmd->speed = SPEED_100;
  998. break;
  999. case PORT_SPEED_1000:
  1000. cmd->speed = SPEED_1000;
  1001. break;
  1002. default:
  1003. cmd->speed = -1;
  1004. break;
  1005. }
  1006. cmd->duplex = (port_status & FULL_DUPLEX) ? DUPLEX_FULL : DUPLEX_HALF;
  1007. cmd->port = PORT_MII;
  1008. cmd->phy_address = 0;
  1009. cmd->transceiver = XCVR_INTERNAL;
  1010. cmd->autoneg = AUTONEG_DISABLE;
  1011. cmd->maxtxpkt = 1;
  1012. cmd->maxrxpkt = 1;
  1013. return 0;
  1014. }
  1015. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1016. {
  1017. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1018. int err;
  1019. /*
  1020. * The MAC does not support 1000baseT_Half.
  1021. */
  1022. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  1023. spin_lock_irq(&mp->lock);
  1024. err = mii_ethtool_sset(&mp->mii, cmd);
  1025. spin_unlock_irq(&mp->lock);
  1026. return err;
  1027. }
  1028. static int mv643xx_eth_set_settings_phyless(struct net_device *dev, struct ethtool_cmd *cmd)
  1029. {
  1030. return -EINVAL;
  1031. }
  1032. static void mv643xx_eth_get_drvinfo(struct net_device *dev,
  1033. struct ethtool_drvinfo *drvinfo)
  1034. {
  1035. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  1036. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  1037. strncpy(drvinfo->fw_version, "N/A", 32);
  1038. strncpy(drvinfo->bus_info, "platform", 32);
  1039. drvinfo->n_stats = ARRAY_SIZE(mv643xx_eth_stats);
  1040. }
  1041. static int mv643xx_eth_nway_reset(struct net_device *dev)
  1042. {
  1043. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1044. return mii_nway_restart(&mp->mii);
  1045. }
  1046. static int mv643xx_eth_nway_reset_phyless(struct net_device *dev)
  1047. {
  1048. return -EINVAL;
  1049. }
  1050. static u32 mv643xx_eth_get_link(struct net_device *dev)
  1051. {
  1052. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1053. return mii_link_ok(&mp->mii);
  1054. }
  1055. static u32 mv643xx_eth_get_link_phyless(struct net_device *dev)
  1056. {
  1057. return 1;
  1058. }
  1059. static void mv643xx_eth_get_strings(struct net_device *dev,
  1060. uint32_t stringset, uint8_t *data)
  1061. {
  1062. int i;
  1063. if (stringset == ETH_SS_STATS) {
  1064. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1065. memcpy(data + i * ETH_GSTRING_LEN,
  1066. mv643xx_eth_stats[i].stat_string,
  1067. ETH_GSTRING_LEN);
  1068. }
  1069. }
  1070. }
  1071. static void mv643xx_eth_get_ethtool_stats(struct net_device *dev,
  1072. struct ethtool_stats *stats,
  1073. uint64_t *data)
  1074. {
  1075. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1076. int i;
  1077. mib_counters_update(mp);
  1078. for (i = 0; i < ARRAY_SIZE(mv643xx_eth_stats); i++) {
  1079. const struct mv643xx_eth_stats *stat;
  1080. void *p;
  1081. stat = mv643xx_eth_stats + i;
  1082. if (stat->netdev_off >= 0)
  1083. p = ((void *)mp->dev) + stat->netdev_off;
  1084. else
  1085. p = ((void *)mp) + stat->mp_off;
  1086. data[i] = (stat->sizeof_stat == 8) ?
  1087. *(uint64_t *)p : *(uint32_t *)p;
  1088. }
  1089. }
  1090. static int mv643xx_eth_get_sset_count(struct net_device *dev, int sset)
  1091. {
  1092. if (sset == ETH_SS_STATS)
  1093. return ARRAY_SIZE(mv643xx_eth_stats);
  1094. return -EOPNOTSUPP;
  1095. }
  1096. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  1097. .get_settings = mv643xx_eth_get_settings,
  1098. .set_settings = mv643xx_eth_set_settings,
  1099. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1100. .nway_reset = mv643xx_eth_nway_reset,
  1101. .get_link = mv643xx_eth_get_link,
  1102. .set_sg = ethtool_op_set_sg,
  1103. .get_strings = mv643xx_eth_get_strings,
  1104. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1105. .get_sset_count = mv643xx_eth_get_sset_count,
  1106. };
  1107. static const struct ethtool_ops mv643xx_eth_ethtool_ops_phyless = {
  1108. .get_settings = mv643xx_eth_get_settings_phyless,
  1109. .set_settings = mv643xx_eth_set_settings_phyless,
  1110. .get_drvinfo = mv643xx_eth_get_drvinfo,
  1111. .nway_reset = mv643xx_eth_nway_reset_phyless,
  1112. .get_link = mv643xx_eth_get_link_phyless,
  1113. .set_sg = ethtool_op_set_sg,
  1114. .get_strings = mv643xx_eth_get_strings,
  1115. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  1116. .get_sset_count = mv643xx_eth_get_sset_count,
  1117. };
  1118. /* address handling *********************************************************/
  1119. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  1120. {
  1121. unsigned int mac_h;
  1122. unsigned int mac_l;
  1123. mac_h = rdl(mp, MAC_ADDR_HIGH(mp->port_num));
  1124. mac_l = rdl(mp, MAC_ADDR_LOW(mp->port_num));
  1125. addr[0] = (mac_h >> 24) & 0xff;
  1126. addr[1] = (mac_h >> 16) & 0xff;
  1127. addr[2] = (mac_h >> 8) & 0xff;
  1128. addr[3] = mac_h & 0xff;
  1129. addr[4] = (mac_l >> 8) & 0xff;
  1130. addr[5] = mac_l & 0xff;
  1131. }
  1132. static void init_mac_tables(struct mv643xx_eth_private *mp)
  1133. {
  1134. int i;
  1135. for (i = 0; i < 0x100; i += 4) {
  1136. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1137. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1138. }
  1139. for (i = 0; i < 0x10; i += 4)
  1140. wrl(mp, UNICAST_TABLE(mp->port_num) + i, 0);
  1141. }
  1142. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  1143. int table, unsigned char entry)
  1144. {
  1145. unsigned int table_reg;
  1146. /* Set "accepts frame bit" at specified table entry */
  1147. table_reg = rdl(mp, table + (entry & 0xfc));
  1148. table_reg |= 0x01 << (8 * (entry & 3));
  1149. wrl(mp, table + (entry & 0xfc), table_reg);
  1150. }
  1151. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  1152. {
  1153. unsigned int mac_h;
  1154. unsigned int mac_l;
  1155. int table;
  1156. mac_l = (addr[4] << 8) | addr[5];
  1157. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1158. wrl(mp, MAC_ADDR_LOW(mp->port_num), mac_l);
  1159. wrl(mp, MAC_ADDR_HIGH(mp->port_num), mac_h);
  1160. table = UNICAST_TABLE(mp->port_num);
  1161. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  1162. }
  1163. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1164. {
  1165. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1166. /* +2 is for the offset of the HW addr type */
  1167. memcpy(dev->dev_addr, addr + 2, 6);
  1168. init_mac_tables(mp);
  1169. uc_addr_set(mp, dev->dev_addr);
  1170. return 0;
  1171. }
  1172. static int addr_crc(unsigned char *addr)
  1173. {
  1174. int crc = 0;
  1175. int i;
  1176. for (i = 0; i < 6; i++) {
  1177. int j;
  1178. crc = (crc ^ addr[i]) << 8;
  1179. for (j = 7; j >= 0; j--) {
  1180. if (crc & (0x100 << j))
  1181. crc ^= 0x107 << j;
  1182. }
  1183. }
  1184. return crc;
  1185. }
  1186. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1187. {
  1188. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1189. u32 port_config;
  1190. struct dev_addr_list *addr;
  1191. int i;
  1192. port_config = rdl(mp, PORT_CONFIG(mp->port_num));
  1193. if (dev->flags & IFF_PROMISC)
  1194. port_config |= UNICAST_PROMISCUOUS_MODE;
  1195. else
  1196. port_config &= ~UNICAST_PROMISCUOUS_MODE;
  1197. wrl(mp, PORT_CONFIG(mp->port_num), port_config);
  1198. if (dev->flags & (IFF_PROMISC | IFF_ALLMULTI)) {
  1199. int port_num = mp->port_num;
  1200. u32 accept = 0x01010101;
  1201. for (i = 0; i < 0x100; i += 4) {
  1202. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + i, accept);
  1203. wrl(mp, OTHER_MCAST_TABLE(port_num) + i, accept);
  1204. }
  1205. return;
  1206. }
  1207. for (i = 0; i < 0x100; i += 4) {
  1208. wrl(mp, SPECIAL_MCAST_TABLE(mp->port_num) + i, 0);
  1209. wrl(mp, OTHER_MCAST_TABLE(mp->port_num) + i, 0);
  1210. }
  1211. for (addr = dev->mc_list; addr != NULL; addr = addr->next) {
  1212. u8 *a = addr->da_addr;
  1213. int table;
  1214. if (addr->da_addrlen != 6)
  1215. continue;
  1216. if (memcmp(a, "\x01\x00\x5e\x00\x00", 5) == 0) {
  1217. table = SPECIAL_MCAST_TABLE(mp->port_num);
  1218. set_filter_table_entry(mp, table, a[5]);
  1219. } else {
  1220. int crc = addr_crc(a);
  1221. table = OTHER_MCAST_TABLE(mp->port_num);
  1222. set_filter_table_entry(mp, table, crc);
  1223. }
  1224. }
  1225. }
  1226. /* rx/tx queue initialisation ***********************************************/
  1227. static int rxq_init(struct mv643xx_eth_private *mp, int index)
  1228. {
  1229. struct rx_queue *rxq = mp->rxq + index;
  1230. struct rx_desc *rx_desc;
  1231. int size;
  1232. int i;
  1233. rxq->index = index;
  1234. rxq->rx_ring_size = mp->default_rx_ring_size;
  1235. rxq->rx_desc_count = 0;
  1236. rxq->rx_curr_desc = 0;
  1237. rxq->rx_used_desc = 0;
  1238. size = rxq->rx_ring_size * sizeof(struct rx_desc);
  1239. if (index == mp->rxq_primary && size <= mp->rx_desc_sram_size) {
  1240. rxq->rx_desc_area = ioremap(mp->rx_desc_sram_addr,
  1241. mp->rx_desc_sram_size);
  1242. rxq->rx_desc_dma = mp->rx_desc_sram_addr;
  1243. } else {
  1244. rxq->rx_desc_area = dma_alloc_coherent(NULL, size,
  1245. &rxq->rx_desc_dma,
  1246. GFP_KERNEL);
  1247. }
  1248. if (rxq->rx_desc_area == NULL) {
  1249. dev_printk(KERN_ERR, &mp->dev->dev,
  1250. "can't allocate rx ring (%d bytes)\n", size);
  1251. goto out;
  1252. }
  1253. memset(rxq->rx_desc_area, 0, size);
  1254. rxq->rx_desc_area_size = size;
  1255. rxq->rx_skb = kmalloc(rxq->rx_ring_size * sizeof(*rxq->rx_skb),
  1256. GFP_KERNEL);
  1257. if (rxq->rx_skb == NULL) {
  1258. dev_printk(KERN_ERR, &mp->dev->dev,
  1259. "can't allocate rx skb ring\n");
  1260. goto out_free;
  1261. }
  1262. rx_desc = (struct rx_desc *)rxq->rx_desc_area;
  1263. for (i = 0; i < rxq->rx_ring_size; i++) {
  1264. int nexti = (i + 1) % rxq->rx_ring_size;
  1265. rx_desc[i].next_desc_ptr = rxq->rx_desc_dma +
  1266. nexti * sizeof(struct rx_desc);
  1267. }
  1268. init_timer(&rxq->rx_oom);
  1269. rxq->rx_oom.data = (unsigned long)rxq;
  1270. rxq->rx_oom.function = rxq_refill_timer_wrapper;
  1271. return 0;
  1272. out_free:
  1273. if (index == mp->rxq_primary && size <= mp->rx_desc_sram_size)
  1274. iounmap(rxq->rx_desc_area);
  1275. else
  1276. dma_free_coherent(NULL, size,
  1277. rxq->rx_desc_area,
  1278. rxq->rx_desc_dma);
  1279. out:
  1280. return -ENOMEM;
  1281. }
  1282. static void rxq_deinit(struct rx_queue *rxq)
  1283. {
  1284. struct mv643xx_eth_private *mp = rxq_to_mp(rxq);
  1285. int i;
  1286. rxq_disable(rxq);
  1287. del_timer_sync(&rxq->rx_oom);
  1288. for (i = 0; i < rxq->rx_ring_size; i++) {
  1289. if (rxq->rx_skb[i]) {
  1290. dev_kfree_skb(rxq->rx_skb[i]);
  1291. rxq->rx_desc_count--;
  1292. }
  1293. }
  1294. if (rxq->rx_desc_count) {
  1295. dev_printk(KERN_ERR, &mp->dev->dev,
  1296. "error freeing rx ring -- %d skbs stuck\n",
  1297. rxq->rx_desc_count);
  1298. }
  1299. if (rxq->index == mp->rxq_primary &&
  1300. rxq->rx_desc_area_size <= mp->rx_desc_sram_size)
  1301. iounmap(rxq->rx_desc_area);
  1302. else
  1303. dma_free_coherent(NULL, rxq->rx_desc_area_size,
  1304. rxq->rx_desc_area, rxq->rx_desc_dma);
  1305. kfree(rxq->rx_skb);
  1306. }
  1307. static int txq_init(struct mv643xx_eth_private *mp, int index)
  1308. {
  1309. struct tx_queue *txq = mp->txq + index;
  1310. struct tx_desc *tx_desc;
  1311. int size;
  1312. int i;
  1313. txq->index = index;
  1314. txq->tx_ring_size = mp->default_tx_ring_size;
  1315. txq->tx_desc_count = 0;
  1316. txq->tx_curr_desc = 0;
  1317. txq->tx_used_desc = 0;
  1318. size = txq->tx_ring_size * sizeof(struct tx_desc);
  1319. if (index == mp->txq_primary && size <= mp->tx_desc_sram_size) {
  1320. txq->tx_desc_area = ioremap(mp->tx_desc_sram_addr,
  1321. mp->tx_desc_sram_size);
  1322. txq->tx_desc_dma = mp->tx_desc_sram_addr;
  1323. } else {
  1324. txq->tx_desc_area = dma_alloc_coherent(NULL, size,
  1325. &txq->tx_desc_dma,
  1326. GFP_KERNEL);
  1327. }
  1328. if (txq->tx_desc_area == NULL) {
  1329. dev_printk(KERN_ERR, &mp->dev->dev,
  1330. "can't allocate tx ring (%d bytes)\n", size);
  1331. goto out;
  1332. }
  1333. memset(txq->tx_desc_area, 0, size);
  1334. txq->tx_desc_area_size = size;
  1335. txq->tx_skb = kmalloc(txq->tx_ring_size * sizeof(*txq->tx_skb),
  1336. GFP_KERNEL);
  1337. if (txq->tx_skb == NULL) {
  1338. dev_printk(KERN_ERR, &mp->dev->dev,
  1339. "can't allocate tx skb ring\n");
  1340. goto out_free;
  1341. }
  1342. tx_desc = (struct tx_desc *)txq->tx_desc_area;
  1343. for (i = 0; i < txq->tx_ring_size; i++) {
  1344. struct tx_desc *txd = tx_desc + i;
  1345. int nexti = (i + 1) % txq->tx_ring_size;
  1346. txd->cmd_sts = 0;
  1347. txd->next_desc_ptr = txq->tx_desc_dma +
  1348. nexti * sizeof(struct tx_desc);
  1349. }
  1350. return 0;
  1351. out_free:
  1352. if (index == mp->txq_primary && size <= mp->tx_desc_sram_size)
  1353. iounmap(txq->tx_desc_area);
  1354. else
  1355. dma_free_coherent(NULL, size,
  1356. txq->tx_desc_area,
  1357. txq->tx_desc_dma);
  1358. out:
  1359. return -ENOMEM;
  1360. }
  1361. static void txq_reclaim(struct tx_queue *txq, int force)
  1362. {
  1363. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1364. unsigned long flags;
  1365. spin_lock_irqsave(&mp->lock, flags);
  1366. while (txq->tx_desc_count > 0) {
  1367. int tx_index;
  1368. struct tx_desc *desc;
  1369. u32 cmd_sts;
  1370. struct sk_buff *skb;
  1371. dma_addr_t addr;
  1372. int count;
  1373. tx_index = txq->tx_used_desc;
  1374. desc = &txq->tx_desc_area[tx_index];
  1375. cmd_sts = desc->cmd_sts;
  1376. if (cmd_sts & BUFFER_OWNED_BY_DMA) {
  1377. if (!force)
  1378. break;
  1379. desc->cmd_sts = cmd_sts & ~BUFFER_OWNED_BY_DMA;
  1380. }
  1381. txq->tx_used_desc = (tx_index + 1) % txq->tx_ring_size;
  1382. txq->tx_desc_count--;
  1383. addr = desc->buf_ptr;
  1384. count = desc->byte_cnt;
  1385. skb = txq->tx_skb[tx_index];
  1386. txq->tx_skb[tx_index] = NULL;
  1387. if (cmd_sts & ERROR_SUMMARY) {
  1388. dev_printk(KERN_INFO, &mp->dev->dev, "tx error\n");
  1389. mp->dev->stats.tx_errors++;
  1390. }
  1391. /*
  1392. * Drop mp->lock while we free the skb.
  1393. */
  1394. spin_unlock_irqrestore(&mp->lock, flags);
  1395. if (cmd_sts & TX_FIRST_DESC)
  1396. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1397. else
  1398. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1399. if (skb)
  1400. dev_kfree_skb_irq(skb);
  1401. spin_lock_irqsave(&mp->lock, flags);
  1402. }
  1403. spin_unlock_irqrestore(&mp->lock, flags);
  1404. }
  1405. static void txq_deinit(struct tx_queue *txq)
  1406. {
  1407. struct mv643xx_eth_private *mp = txq_to_mp(txq);
  1408. txq_disable(txq);
  1409. txq_reclaim(txq, 1);
  1410. BUG_ON(txq->tx_used_desc != txq->tx_curr_desc);
  1411. if (txq->index == mp->txq_primary &&
  1412. txq->tx_desc_area_size <= mp->tx_desc_sram_size)
  1413. iounmap(txq->tx_desc_area);
  1414. else
  1415. dma_free_coherent(NULL, txq->tx_desc_area_size,
  1416. txq->tx_desc_area, txq->tx_desc_dma);
  1417. kfree(txq->tx_skb);
  1418. }
  1419. /* netdev ops and related ***************************************************/
  1420. static void handle_link_event(struct mv643xx_eth_private *mp)
  1421. {
  1422. struct net_device *dev = mp->dev;
  1423. u32 port_status;
  1424. int speed;
  1425. int duplex;
  1426. int fc;
  1427. port_status = rdl(mp, PORT_STATUS(mp->port_num));
  1428. if (!(port_status & LINK_UP)) {
  1429. if (netif_carrier_ok(dev)) {
  1430. int i;
  1431. printk(KERN_INFO "%s: link down\n", dev->name);
  1432. netif_carrier_off(dev);
  1433. netif_stop_queue(dev);
  1434. for (i = 0; i < 8; i++) {
  1435. struct tx_queue *txq = mp->txq + i;
  1436. if (mp->txq_mask & (1 << i)) {
  1437. txq_reclaim(txq, 1);
  1438. txq_reset_hw_ptr(txq);
  1439. }
  1440. }
  1441. }
  1442. return;
  1443. }
  1444. switch (port_status & PORT_SPEED_MASK) {
  1445. case PORT_SPEED_10:
  1446. speed = 10;
  1447. break;
  1448. case PORT_SPEED_100:
  1449. speed = 100;
  1450. break;
  1451. case PORT_SPEED_1000:
  1452. speed = 1000;
  1453. break;
  1454. default:
  1455. speed = -1;
  1456. break;
  1457. }
  1458. duplex = (port_status & FULL_DUPLEX) ? 1 : 0;
  1459. fc = (port_status & FLOW_CONTROL_ENABLED) ? 1 : 0;
  1460. printk(KERN_INFO "%s: link up, %d Mb/s, %s duplex, "
  1461. "flow control %sabled\n", dev->name,
  1462. speed, duplex ? "full" : "half",
  1463. fc ? "en" : "dis");
  1464. if (!netif_carrier_ok(dev)) {
  1465. netif_carrier_on(dev);
  1466. netif_wake_queue(dev);
  1467. }
  1468. }
  1469. static irqreturn_t mv643xx_eth_irq(int irq, void *dev_id)
  1470. {
  1471. struct net_device *dev = (struct net_device *)dev_id;
  1472. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1473. u32 int_cause;
  1474. u32 int_cause_ext;
  1475. int_cause = rdl(mp, INT_CAUSE(mp->port_num)) &
  1476. (INT_TX_END | INT_RX | INT_EXT);
  1477. if (int_cause == 0)
  1478. return IRQ_NONE;
  1479. int_cause_ext = 0;
  1480. if (int_cause & INT_EXT) {
  1481. int_cause_ext = rdl(mp, INT_CAUSE_EXT(mp->port_num))
  1482. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1483. wrl(mp, INT_CAUSE_EXT(mp->port_num), ~int_cause_ext);
  1484. }
  1485. if (int_cause_ext & (INT_EXT_PHY | INT_EXT_LINK))
  1486. handle_link_event(mp);
  1487. /*
  1488. * RxBuffer or RxError set for any of the 8 queues?
  1489. */
  1490. #ifdef MV643XX_ETH_NAPI
  1491. if (int_cause & INT_RX) {
  1492. wrl(mp, INT_CAUSE(mp->port_num), ~(int_cause & INT_RX));
  1493. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1494. rdl(mp, INT_MASK(mp->port_num));
  1495. netif_rx_schedule(dev, &mp->napi);
  1496. }
  1497. #else
  1498. if (int_cause & INT_RX) {
  1499. int i;
  1500. for (i = 7; i >= 0; i--)
  1501. if (mp->rxq_mask & (1 << i))
  1502. rxq_process(mp->rxq + i, INT_MAX);
  1503. }
  1504. #endif
  1505. /*
  1506. * TxBuffer or TxError set for any of the 8 queues?
  1507. */
  1508. if (int_cause_ext & INT_EXT_TX) {
  1509. int i;
  1510. for (i = 0; i < 8; i++)
  1511. if (mp->txq_mask & (1 << i))
  1512. txq_reclaim(mp->txq + i, 0);
  1513. /*
  1514. * Enough space again in the primary TX queue for a
  1515. * full packet?
  1516. */
  1517. if (netif_carrier_ok(dev)) {
  1518. spin_lock(&mp->lock);
  1519. __txq_maybe_wake(mp->txq + mp->txq_primary);
  1520. spin_unlock(&mp->lock);
  1521. }
  1522. }
  1523. /*
  1524. * Any TxEnd interrupts?
  1525. */
  1526. if (int_cause & INT_TX_END) {
  1527. int i;
  1528. wrl(mp, INT_CAUSE(mp->port_num), ~(int_cause & INT_TX_END));
  1529. spin_lock(&mp->lock);
  1530. for (i = 0; i < 8; i++) {
  1531. struct tx_queue *txq = mp->txq + i;
  1532. u32 hw_desc_ptr;
  1533. u32 expected_ptr;
  1534. if ((int_cause & (INT_TX_END_0 << i)) == 0)
  1535. continue;
  1536. hw_desc_ptr =
  1537. rdl(mp, TXQ_CURRENT_DESC_PTR(mp->port_num, i));
  1538. expected_ptr = (u32)txq->tx_desc_dma +
  1539. txq->tx_curr_desc * sizeof(struct tx_desc);
  1540. if (hw_desc_ptr != expected_ptr)
  1541. txq_enable(txq);
  1542. }
  1543. spin_unlock(&mp->lock);
  1544. }
  1545. return IRQ_HANDLED;
  1546. }
  1547. static void phy_reset(struct mv643xx_eth_private *mp)
  1548. {
  1549. unsigned int data;
  1550. smi_reg_read(mp, mp->phy_addr, MII_BMCR, &data);
  1551. data |= BMCR_RESET;
  1552. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data);
  1553. do {
  1554. udelay(1);
  1555. smi_reg_read(mp, mp->phy_addr, MII_BMCR, &data);
  1556. } while (data & BMCR_RESET);
  1557. }
  1558. static void port_start(struct mv643xx_eth_private *mp)
  1559. {
  1560. u32 pscr;
  1561. int i;
  1562. /*
  1563. * Perform PHY reset, if there is a PHY.
  1564. */
  1565. if (mp->phy_addr != -1) {
  1566. struct ethtool_cmd cmd;
  1567. mv643xx_eth_get_settings(mp->dev, &cmd);
  1568. phy_reset(mp);
  1569. mv643xx_eth_set_settings(mp->dev, &cmd);
  1570. }
  1571. /*
  1572. * Configure basic link parameters.
  1573. */
  1574. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1575. pscr |= SERIAL_PORT_ENABLE;
  1576. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1577. pscr |= DO_NOT_FORCE_LINK_FAIL;
  1578. if (mp->phy_addr == -1)
  1579. pscr |= FORCE_LINK_PASS;
  1580. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  1581. wrl(mp, SDMA_CONFIG(mp->port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1582. /*
  1583. * Configure TX path and queues.
  1584. */
  1585. tx_set_rate(mp, 1000000000, 16777216);
  1586. for (i = 0; i < 8; i++) {
  1587. struct tx_queue *txq = mp->txq + i;
  1588. if ((mp->txq_mask & (1 << i)) == 0)
  1589. continue;
  1590. txq_reset_hw_ptr(txq);
  1591. txq_set_rate(txq, 1000000000, 16777216);
  1592. txq_set_fixed_prio_mode(txq);
  1593. }
  1594. /*
  1595. * Add configured unicast address to address filter table.
  1596. */
  1597. uc_addr_set(mp, mp->dev->dev_addr);
  1598. /*
  1599. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1600. * frames to RX queue #0.
  1601. */
  1602. wrl(mp, PORT_CONFIG(mp->port_num), 0x00000000);
  1603. /*
  1604. * Treat BPDUs as normal multicasts, and disable partition mode.
  1605. */
  1606. wrl(mp, PORT_CONFIG_EXT(mp->port_num), 0x00000000);
  1607. /*
  1608. * Enable the receive queues.
  1609. */
  1610. for (i = 0; i < 8; i++) {
  1611. struct rx_queue *rxq = mp->rxq + i;
  1612. int off = RXQ_CURRENT_DESC_PTR(mp->port_num, i);
  1613. u32 addr;
  1614. if ((mp->rxq_mask & (1 << i)) == 0)
  1615. continue;
  1616. addr = (u32)rxq->rx_desc_dma;
  1617. addr += rxq->rx_curr_desc * sizeof(struct rx_desc);
  1618. wrl(mp, off, addr);
  1619. rxq_enable(rxq);
  1620. }
  1621. }
  1622. static void set_rx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1623. {
  1624. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1625. u32 val;
  1626. val = rdl(mp, SDMA_CONFIG(mp->port_num));
  1627. if (mp->shared->extended_rx_coal_limit) {
  1628. if (coal > 0xffff)
  1629. coal = 0xffff;
  1630. val &= ~0x023fff80;
  1631. val |= (coal & 0x8000) << 10;
  1632. val |= (coal & 0x7fff) << 7;
  1633. } else {
  1634. if (coal > 0x3fff)
  1635. coal = 0x3fff;
  1636. val &= ~0x003fff00;
  1637. val |= (coal & 0x3fff) << 8;
  1638. }
  1639. wrl(mp, SDMA_CONFIG(mp->port_num), val);
  1640. }
  1641. static void set_tx_coal(struct mv643xx_eth_private *mp, unsigned int delay)
  1642. {
  1643. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1644. if (coal > 0x3fff)
  1645. coal = 0x3fff;
  1646. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), (coal & 0x3fff) << 4);
  1647. }
  1648. static int mv643xx_eth_open(struct net_device *dev)
  1649. {
  1650. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1651. int err;
  1652. int i;
  1653. wrl(mp, INT_CAUSE(mp->port_num), 0);
  1654. wrl(mp, INT_CAUSE_EXT(mp->port_num), 0);
  1655. rdl(mp, INT_CAUSE_EXT(mp->port_num));
  1656. err = request_irq(dev->irq, mv643xx_eth_irq,
  1657. IRQF_SHARED, dev->name, dev);
  1658. if (err) {
  1659. dev_printk(KERN_ERR, &dev->dev, "can't assign irq\n");
  1660. return -EAGAIN;
  1661. }
  1662. init_mac_tables(mp);
  1663. for (i = 0; i < 8; i++) {
  1664. if ((mp->rxq_mask & (1 << i)) == 0)
  1665. continue;
  1666. err = rxq_init(mp, i);
  1667. if (err) {
  1668. while (--i >= 0)
  1669. if (mp->rxq_mask & (1 << i))
  1670. rxq_deinit(mp->rxq + i);
  1671. goto out;
  1672. }
  1673. rxq_refill(mp->rxq + i);
  1674. }
  1675. for (i = 0; i < 8; i++) {
  1676. if ((mp->txq_mask & (1 << i)) == 0)
  1677. continue;
  1678. err = txq_init(mp, i);
  1679. if (err) {
  1680. while (--i >= 0)
  1681. if (mp->txq_mask & (1 << i))
  1682. txq_deinit(mp->txq + i);
  1683. goto out_free;
  1684. }
  1685. }
  1686. #ifdef MV643XX_ETH_NAPI
  1687. napi_enable(&mp->napi);
  1688. #endif
  1689. netif_carrier_off(dev);
  1690. netif_stop_queue(dev);
  1691. port_start(mp);
  1692. set_rx_coal(mp, 0);
  1693. set_tx_coal(mp, 0);
  1694. wrl(mp, INT_MASK_EXT(mp->port_num),
  1695. INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1696. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1697. return 0;
  1698. out_free:
  1699. for (i = 0; i < 8; i++)
  1700. if (mp->rxq_mask & (1 << i))
  1701. rxq_deinit(mp->rxq + i);
  1702. out:
  1703. free_irq(dev->irq, dev);
  1704. return err;
  1705. }
  1706. static void port_reset(struct mv643xx_eth_private *mp)
  1707. {
  1708. unsigned int data;
  1709. int i;
  1710. for (i = 0; i < 8; i++) {
  1711. if (mp->rxq_mask & (1 << i))
  1712. rxq_disable(mp->rxq + i);
  1713. if (mp->txq_mask & (1 << i))
  1714. txq_disable(mp->txq + i);
  1715. }
  1716. while (1) {
  1717. u32 ps = rdl(mp, PORT_STATUS(mp->port_num));
  1718. if ((ps & (TX_IN_PROGRESS | TX_FIFO_EMPTY)) == TX_FIFO_EMPTY)
  1719. break;
  1720. udelay(10);
  1721. }
  1722. /* Reset the Enable bit in the Configuration Register */
  1723. data = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  1724. data &= ~(SERIAL_PORT_ENABLE |
  1725. DO_NOT_FORCE_LINK_FAIL |
  1726. FORCE_LINK_PASS);
  1727. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), data);
  1728. }
  1729. static int mv643xx_eth_stop(struct net_device *dev)
  1730. {
  1731. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1732. int i;
  1733. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1734. rdl(mp, INT_MASK(mp->port_num));
  1735. #ifdef MV643XX_ETH_NAPI
  1736. napi_disable(&mp->napi);
  1737. #endif
  1738. netif_carrier_off(dev);
  1739. netif_stop_queue(dev);
  1740. free_irq(dev->irq, dev);
  1741. port_reset(mp);
  1742. mib_counters_update(mp);
  1743. for (i = 0; i < 8; i++) {
  1744. if (mp->rxq_mask & (1 << i))
  1745. rxq_deinit(mp->rxq + i);
  1746. if (mp->txq_mask & (1 << i))
  1747. txq_deinit(mp->txq + i);
  1748. }
  1749. return 0;
  1750. }
  1751. static int mv643xx_eth_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1752. {
  1753. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1754. if (mp->phy_addr != -1)
  1755. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1756. return -EOPNOTSUPP;
  1757. }
  1758. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1759. {
  1760. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1761. if (new_mtu < 64 || new_mtu > 9500)
  1762. return -EINVAL;
  1763. dev->mtu = new_mtu;
  1764. tx_set_rate(mp, 1000000000, 16777216);
  1765. if (!netif_running(dev))
  1766. return 0;
  1767. /*
  1768. * Stop and then re-open the interface. This will allocate RX
  1769. * skbs of the new MTU.
  1770. * There is a possible danger that the open will not succeed,
  1771. * due to memory being full.
  1772. */
  1773. mv643xx_eth_stop(dev);
  1774. if (mv643xx_eth_open(dev)) {
  1775. dev_printk(KERN_ERR, &dev->dev,
  1776. "fatal error on re-opening device after "
  1777. "MTU change\n");
  1778. }
  1779. return 0;
  1780. }
  1781. static void tx_timeout_task(struct work_struct *ugly)
  1782. {
  1783. struct mv643xx_eth_private *mp;
  1784. mp = container_of(ugly, struct mv643xx_eth_private, tx_timeout_task);
  1785. if (netif_running(mp->dev)) {
  1786. netif_stop_queue(mp->dev);
  1787. port_reset(mp);
  1788. port_start(mp);
  1789. __txq_maybe_wake(mp->txq + mp->txq_primary);
  1790. }
  1791. }
  1792. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1793. {
  1794. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1795. dev_printk(KERN_INFO, &dev->dev, "tx timeout\n");
  1796. schedule_work(&mp->tx_timeout_task);
  1797. }
  1798. #ifdef CONFIG_NET_POLL_CONTROLLER
  1799. static void mv643xx_eth_netpoll(struct net_device *dev)
  1800. {
  1801. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1802. wrl(mp, INT_MASK(mp->port_num), 0x00000000);
  1803. rdl(mp, INT_MASK(mp->port_num));
  1804. mv643xx_eth_irq(dev->irq, dev);
  1805. wrl(mp, INT_MASK(mp->port_num), INT_TX_END | INT_RX | INT_EXT);
  1806. }
  1807. #endif
  1808. static int mv643xx_eth_mdio_read(struct net_device *dev, int addr, int reg)
  1809. {
  1810. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1811. int val;
  1812. smi_reg_read(mp, addr, reg, &val);
  1813. return val;
  1814. }
  1815. static void mv643xx_eth_mdio_write(struct net_device *dev, int addr, int reg, int val)
  1816. {
  1817. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1818. smi_reg_write(mp, addr, reg, val);
  1819. }
  1820. /* platform glue ************************************************************/
  1821. static void
  1822. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1823. struct mbus_dram_target_info *dram)
  1824. {
  1825. void __iomem *base = msp->base;
  1826. u32 win_enable;
  1827. u32 win_protect;
  1828. int i;
  1829. for (i = 0; i < 6; i++) {
  1830. writel(0, base + WINDOW_BASE(i));
  1831. writel(0, base + WINDOW_SIZE(i));
  1832. if (i < 4)
  1833. writel(0, base + WINDOW_REMAP_HIGH(i));
  1834. }
  1835. win_enable = 0x3f;
  1836. win_protect = 0;
  1837. for (i = 0; i < dram->num_cs; i++) {
  1838. struct mbus_dram_window *cs = dram->cs + i;
  1839. writel((cs->base & 0xffff0000) |
  1840. (cs->mbus_attr << 8) |
  1841. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1842. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1843. win_enable &= ~(1 << i);
  1844. win_protect |= 3 << (2 * i);
  1845. }
  1846. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1847. msp->win_protect = win_protect;
  1848. }
  1849. static void infer_hw_params(struct mv643xx_eth_shared_private *msp)
  1850. {
  1851. /*
  1852. * Check whether we have a 14-bit coal limit field in bits
  1853. * [21:8], or a 16-bit coal limit in bits [25,21:7] of the
  1854. * SDMA config register.
  1855. */
  1856. writel(0x02000000, msp->base + SDMA_CONFIG(0));
  1857. if (readl(msp->base + SDMA_CONFIG(0)) & 0x02000000)
  1858. msp->extended_rx_coal_limit = 1;
  1859. else
  1860. msp->extended_rx_coal_limit = 0;
  1861. /*
  1862. * Check whether the TX rate control registers are in the
  1863. * old or the new place.
  1864. */
  1865. writel(1, msp->base + TX_BW_MTU_MOVED(0));
  1866. if (readl(msp->base + TX_BW_MTU_MOVED(0)) & 1)
  1867. msp->tx_bw_control_moved = 1;
  1868. else
  1869. msp->tx_bw_control_moved = 0;
  1870. }
  1871. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1872. {
  1873. static int mv643xx_eth_version_printed = 0;
  1874. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1875. struct mv643xx_eth_shared_private *msp;
  1876. struct resource *res;
  1877. int ret;
  1878. if (!mv643xx_eth_version_printed++)
  1879. printk(KERN_NOTICE "MV-643xx 10/100/1000 ethernet "
  1880. "driver version %s\n", mv643xx_eth_driver_version);
  1881. ret = -EINVAL;
  1882. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1883. if (res == NULL)
  1884. goto out;
  1885. ret = -ENOMEM;
  1886. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1887. if (msp == NULL)
  1888. goto out;
  1889. memset(msp, 0, sizeof(*msp));
  1890. msp->base = ioremap(res->start, res->end - res->start + 1);
  1891. if (msp->base == NULL)
  1892. goto out_free;
  1893. spin_lock_init(&msp->phy_lock);
  1894. /*
  1895. * (Re-)program MBUS remapping windows if we are asked to.
  1896. */
  1897. if (pd != NULL && pd->dram != NULL)
  1898. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1899. /*
  1900. * Detect hardware parameters.
  1901. */
  1902. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1903. infer_hw_params(msp);
  1904. platform_set_drvdata(pdev, msp);
  1905. return 0;
  1906. out_free:
  1907. kfree(msp);
  1908. out:
  1909. return ret;
  1910. }
  1911. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1912. {
  1913. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1914. iounmap(msp->base);
  1915. kfree(msp);
  1916. return 0;
  1917. }
  1918. static struct platform_driver mv643xx_eth_shared_driver = {
  1919. .probe = mv643xx_eth_shared_probe,
  1920. .remove = mv643xx_eth_shared_remove,
  1921. .driver = {
  1922. .name = MV643XX_ETH_SHARED_NAME,
  1923. .owner = THIS_MODULE,
  1924. },
  1925. };
  1926. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1927. {
  1928. int addr_shift = 5 * mp->port_num;
  1929. u32 data;
  1930. data = rdl(mp, PHY_ADDR);
  1931. data &= ~(0x1f << addr_shift);
  1932. data |= (phy_addr & 0x1f) << addr_shift;
  1933. wrl(mp, PHY_ADDR, data);
  1934. }
  1935. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1936. {
  1937. unsigned int data;
  1938. data = rdl(mp, PHY_ADDR);
  1939. return (data >> (5 * mp->port_num)) & 0x1f;
  1940. }
  1941. static void set_params(struct mv643xx_eth_private *mp,
  1942. struct mv643xx_eth_platform_data *pd)
  1943. {
  1944. struct net_device *dev = mp->dev;
  1945. if (is_valid_ether_addr(pd->mac_addr))
  1946. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1947. else
  1948. uc_addr_get(mp, dev->dev_addr);
  1949. if (pd->phy_addr == -1) {
  1950. mp->shared_smi = NULL;
  1951. mp->phy_addr = -1;
  1952. } else {
  1953. mp->shared_smi = mp->shared;
  1954. if (pd->shared_smi != NULL)
  1955. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  1956. if (pd->force_phy_addr || pd->phy_addr) {
  1957. mp->phy_addr = pd->phy_addr & 0x3f;
  1958. phy_addr_set(mp, mp->phy_addr);
  1959. } else {
  1960. mp->phy_addr = phy_addr_get(mp);
  1961. }
  1962. }
  1963. mp->default_rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1964. if (pd->rx_queue_size)
  1965. mp->default_rx_ring_size = pd->rx_queue_size;
  1966. mp->rx_desc_sram_addr = pd->rx_sram_addr;
  1967. mp->rx_desc_sram_size = pd->rx_sram_size;
  1968. if (pd->rx_queue_mask)
  1969. mp->rxq_mask = pd->rx_queue_mask;
  1970. else
  1971. mp->rxq_mask = 0x01;
  1972. mp->rxq_primary = fls(mp->rxq_mask) - 1;
  1973. mp->default_tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1974. if (pd->tx_queue_size)
  1975. mp->default_tx_ring_size = pd->tx_queue_size;
  1976. mp->tx_desc_sram_addr = pd->tx_sram_addr;
  1977. mp->tx_desc_sram_size = pd->tx_sram_size;
  1978. if (pd->tx_queue_mask)
  1979. mp->txq_mask = pd->tx_queue_mask;
  1980. else
  1981. mp->txq_mask = 0x01;
  1982. mp->txq_primary = fls(mp->txq_mask) - 1;
  1983. }
  1984. static int phy_detect(struct mv643xx_eth_private *mp)
  1985. {
  1986. unsigned int data;
  1987. unsigned int data2;
  1988. smi_reg_read(mp, mp->phy_addr, MII_BMCR, &data);
  1989. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data ^ BMCR_ANENABLE);
  1990. smi_reg_read(mp, mp->phy_addr, MII_BMCR, &data2);
  1991. if (((data ^ data2) & BMCR_ANENABLE) == 0)
  1992. return -ENODEV;
  1993. smi_reg_write(mp, mp->phy_addr, MII_BMCR, data);
  1994. return 0;
  1995. }
  1996. static int phy_init(struct mv643xx_eth_private *mp,
  1997. struct mv643xx_eth_platform_data *pd)
  1998. {
  1999. struct ethtool_cmd cmd;
  2000. int err;
  2001. err = phy_detect(mp);
  2002. if (err) {
  2003. dev_printk(KERN_INFO, &mp->dev->dev,
  2004. "no PHY detected at addr %d\n", mp->phy_addr);
  2005. return err;
  2006. }
  2007. phy_reset(mp);
  2008. mp->mii.phy_id = mp->phy_addr;
  2009. mp->mii.phy_id_mask = 0x3f;
  2010. mp->mii.reg_num_mask = 0x1f;
  2011. mp->mii.dev = mp->dev;
  2012. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  2013. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  2014. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  2015. memset(&cmd, 0, sizeof(cmd));
  2016. cmd.port = PORT_MII;
  2017. cmd.transceiver = XCVR_INTERNAL;
  2018. cmd.phy_address = mp->phy_addr;
  2019. if (pd->speed == 0) {
  2020. cmd.autoneg = AUTONEG_ENABLE;
  2021. cmd.speed = SPEED_100;
  2022. cmd.advertising = ADVERTISED_10baseT_Half |
  2023. ADVERTISED_10baseT_Full |
  2024. ADVERTISED_100baseT_Half |
  2025. ADVERTISED_100baseT_Full;
  2026. if (mp->mii.supports_gmii)
  2027. cmd.advertising |= ADVERTISED_1000baseT_Full;
  2028. } else {
  2029. cmd.autoneg = AUTONEG_DISABLE;
  2030. cmd.speed = pd->speed;
  2031. cmd.duplex = pd->duplex;
  2032. }
  2033. mv643xx_eth_set_settings(mp->dev, &cmd);
  2034. return 0;
  2035. }
  2036. static void init_pscr(struct mv643xx_eth_private *mp, int speed, int duplex)
  2037. {
  2038. u32 pscr;
  2039. pscr = rdl(mp, PORT_SERIAL_CONTROL(mp->port_num));
  2040. if (pscr & SERIAL_PORT_ENABLE) {
  2041. pscr &= ~SERIAL_PORT_ENABLE;
  2042. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2043. }
  2044. pscr = MAX_RX_PACKET_9700BYTE | SERIAL_PORT_CONTROL_RESERVED;
  2045. if (mp->phy_addr == -1) {
  2046. pscr |= DISABLE_AUTO_NEG_SPEED_GMII;
  2047. if (speed == SPEED_1000)
  2048. pscr |= SET_GMII_SPEED_TO_1000;
  2049. else if (speed == SPEED_100)
  2050. pscr |= SET_MII_SPEED_TO_100;
  2051. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL;
  2052. pscr |= DISABLE_AUTO_NEG_FOR_DUPLEX;
  2053. if (duplex == DUPLEX_FULL)
  2054. pscr |= SET_FULL_DUPLEX_MODE;
  2055. }
  2056. wrl(mp, PORT_SERIAL_CONTROL(mp->port_num), pscr);
  2057. }
  2058. static int mv643xx_eth_probe(struct platform_device *pdev)
  2059. {
  2060. struct mv643xx_eth_platform_data *pd;
  2061. struct mv643xx_eth_private *mp;
  2062. struct net_device *dev;
  2063. struct resource *res;
  2064. DECLARE_MAC_BUF(mac);
  2065. int err;
  2066. pd = pdev->dev.platform_data;
  2067. if (pd == NULL) {
  2068. dev_printk(KERN_ERR, &pdev->dev,
  2069. "no mv643xx_eth_platform_data\n");
  2070. return -ENODEV;
  2071. }
  2072. if (pd->shared == NULL) {
  2073. dev_printk(KERN_ERR, &pdev->dev,
  2074. "no mv643xx_eth_platform_data->shared\n");
  2075. return -ENODEV;
  2076. }
  2077. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  2078. if (!dev)
  2079. return -ENOMEM;
  2080. mp = netdev_priv(dev);
  2081. platform_set_drvdata(pdev, mp);
  2082. mp->shared = platform_get_drvdata(pd->shared);
  2083. mp->port_num = pd->port_number;
  2084. mp->dev = dev;
  2085. #ifdef MV643XX_ETH_NAPI
  2086. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  2087. #endif
  2088. set_params(mp, pd);
  2089. spin_lock_init(&mp->lock);
  2090. mib_counters_clear(mp);
  2091. INIT_WORK(&mp->tx_timeout_task, tx_timeout_task);
  2092. if (mp->phy_addr != -1) {
  2093. err = phy_init(mp, pd);
  2094. if (err)
  2095. goto out;
  2096. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  2097. } else {
  2098. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops_phyless);
  2099. }
  2100. init_pscr(mp, pd->speed, pd->duplex);
  2101. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  2102. BUG_ON(!res);
  2103. dev->irq = res->start;
  2104. dev->hard_start_xmit = mv643xx_eth_xmit;
  2105. dev->open = mv643xx_eth_open;
  2106. dev->stop = mv643xx_eth_stop;
  2107. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  2108. dev->set_mac_address = mv643xx_eth_set_mac_address;
  2109. dev->do_ioctl = mv643xx_eth_ioctl;
  2110. dev->change_mtu = mv643xx_eth_change_mtu;
  2111. dev->tx_timeout = mv643xx_eth_tx_timeout;
  2112. #ifdef CONFIG_NET_POLL_CONTROLLER
  2113. dev->poll_controller = mv643xx_eth_netpoll;
  2114. #endif
  2115. dev->watchdog_timeo = 2 * HZ;
  2116. dev->base_addr = 0;
  2117. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  2118. /*
  2119. * Zero copy can only work if we use Discovery II memory. Else, we will
  2120. * have to map the buffers to ISA memory which is only 16 MB
  2121. */
  2122. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2123. dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM;
  2124. #endif
  2125. SET_NETDEV_DEV(dev, &pdev->dev);
  2126. if (mp->shared->win_protect)
  2127. wrl(mp, WINDOW_PROTECT(mp->port_num), mp->shared->win_protect);
  2128. err = register_netdev(dev);
  2129. if (err)
  2130. goto out;
  2131. dev_printk(KERN_NOTICE, &dev->dev, "port %d with MAC address %s\n",
  2132. mp->port_num, print_mac(mac, dev->dev_addr));
  2133. if (dev->features & NETIF_F_SG)
  2134. dev_printk(KERN_NOTICE, &dev->dev, "scatter/gather enabled\n");
  2135. if (dev->features & NETIF_F_IP_CSUM)
  2136. dev_printk(KERN_NOTICE, &dev->dev, "tx checksum offload\n");
  2137. #ifdef MV643XX_ETH_NAPI
  2138. dev_printk(KERN_NOTICE, &dev->dev, "napi enabled\n");
  2139. #endif
  2140. if (mp->tx_desc_sram_size > 0)
  2141. dev_printk(KERN_NOTICE, &dev->dev, "configured with sram\n");
  2142. return 0;
  2143. out:
  2144. free_netdev(dev);
  2145. return err;
  2146. }
  2147. static int mv643xx_eth_remove(struct platform_device *pdev)
  2148. {
  2149. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2150. unregister_netdev(mp->dev);
  2151. flush_scheduled_work();
  2152. free_netdev(mp->dev);
  2153. platform_set_drvdata(pdev, NULL);
  2154. return 0;
  2155. }
  2156. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  2157. {
  2158. struct mv643xx_eth_private *mp = platform_get_drvdata(pdev);
  2159. /* Mask all interrupts on ethernet port */
  2160. wrl(mp, INT_MASK(mp->port_num), 0);
  2161. rdl(mp, INT_MASK(mp->port_num));
  2162. if (netif_running(mp->dev))
  2163. port_reset(mp);
  2164. }
  2165. static struct platform_driver mv643xx_eth_driver = {
  2166. .probe = mv643xx_eth_probe,
  2167. .remove = mv643xx_eth_remove,
  2168. .shutdown = mv643xx_eth_shutdown,
  2169. .driver = {
  2170. .name = MV643XX_ETH_NAME,
  2171. .owner = THIS_MODULE,
  2172. },
  2173. };
  2174. static int __init mv643xx_eth_init_module(void)
  2175. {
  2176. int rc;
  2177. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  2178. if (!rc) {
  2179. rc = platform_driver_register(&mv643xx_eth_driver);
  2180. if (rc)
  2181. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2182. }
  2183. return rc;
  2184. }
  2185. module_init(mv643xx_eth_init_module);
  2186. static void __exit mv643xx_eth_cleanup_module(void)
  2187. {
  2188. platform_driver_unregister(&mv643xx_eth_driver);
  2189. platform_driver_unregister(&mv643xx_eth_shared_driver);
  2190. }
  2191. module_exit(mv643xx_eth_cleanup_module);
  2192. MODULE_AUTHOR("Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, "
  2193. "Manish Lachwani, Dale Farnsworth and Lennert Buytenhek");
  2194. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  2195. MODULE_LICENSE("GPL");
  2196. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);
  2197. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);