omap-serial.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/of_irq.h>
  41. #include <linux/gpio.h>
  42. #include <linux/of_gpio.h>
  43. #include <linux/platform_data/serial-omap.h>
  44. #include <dt-bindings/gpio/gpio.h>
  45. #define OMAP_MAX_HSUART_PORTS 6
  46. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  47. #define OMAP_UART_REV_42 0x0402
  48. #define OMAP_UART_REV_46 0x0406
  49. #define OMAP_UART_REV_52 0x0502
  50. #define OMAP_UART_REV_63 0x0603
  51. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  52. /* Feature flags */
  53. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  54. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  55. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  56. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  57. /* SCR register bitmasks */
  58. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  59. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  60. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  61. /* FCR register bitmasks */
  62. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  63. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  64. /* MVR register bitmasks */
  65. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  66. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  67. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  68. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  69. #define OMAP_UART_MVR_MAJ_MASK 0x700
  70. #define OMAP_UART_MVR_MAJ_SHIFT 8
  71. #define OMAP_UART_MVR_MIN_MASK 0x3f
  72. #define OMAP_UART_DMA_CH_FREE -1
  73. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  74. #define OMAP_MODE13X_SPEED 230400
  75. /* WER = 0x7F
  76. * Enable module level wakeup in WER reg
  77. */
  78. #define OMAP_UART_WER_MOD_WKUP 0X7F
  79. /* Enable XON/XOFF flow control on output */
  80. #define OMAP_UART_SW_TX 0x08
  81. /* Enable XON/XOFF flow control on input */
  82. #define OMAP_UART_SW_RX 0x02
  83. #define OMAP_UART_SW_CLR 0xF0
  84. #define OMAP_UART_TCR_TRIG 0x0F
  85. struct uart_omap_dma {
  86. u8 uart_dma_tx;
  87. u8 uart_dma_rx;
  88. int rx_dma_channel;
  89. int tx_dma_channel;
  90. dma_addr_t rx_buf_dma_phys;
  91. dma_addr_t tx_buf_dma_phys;
  92. unsigned int uart_base;
  93. /*
  94. * Buffer for rx dma.It is not required for tx because the buffer
  95. * comes from port structure.
  96. */
  97. unsigned char *rx_buf;
  98. unsigned int prev_rx_dma_pos;
  99. int tx_buf_size;
  100. int tx_dma_used;
  101. int rx_dma_used;
  102. spinlock_t tx_lock;
  103. spinlock_t rx_lock;
  104. /* timer to poll activity on rx dma */
  105. struct timer_list rx_timer;
  106. unsigned int rx_buf_size;
  107. unsigned int rx_poll_rate;
  108. unsigned int rx_timeout;
  109. };
  110. struct uart_omap_port {
  111. struct uart_port port;
  112. struct uart_omap_dma uart_dma;
  113. struct device *dev;
  114. int wakeirq;
  115. unsigned char ier;
  116. unsigned char lcr;
  117. unsigned char mcr;
  118. unsigned char fcr;
  119. unsigned char efr;
  120. unsigned char dll;
  121. unsigned char dlh;
  122. unsigned char mdr1;
  123. unsigned char scr;
  124. unsigned char wer;
  125. int use_dma;
  126. /*
  127. * Some bits in registers are cleared on a read, so they must
  128. * be saved whenever the register is read but the bits will not
  129. * be immediately processed.
  130. */
  131. unsigned int lsr_break_flag;
  132. unsigned char msr_saved_flags;
  133. char name[20];
  134. unsigned long port_activity;
  135. int context_loss_cnt;
  136. u32 errata;
  137. u8 wakeups_enabled;
  138. u32 features;
  139. int DTR_gpio;
  140. int DTR_inverted;
  141. int DTR_active;
  142. struct serial_rs485 rs485;
  143. int rts_gpio;
  144. struct pm_qos_request pm_qos_request;
  145. u32 latency;
  146. u32 calc_latency;
  147. struct work_struct qos_work;
  148. bool is_suspending;
  149. };
  150. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  151. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  152. /* Forward declaration of functions */
  153. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  154. static struct workqueue_struct *serial_omap_uart_wq;
  155. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  156. {
  157. offset <<= up->port.regshift;
  158. return readw(up->port.membase + offset);
  159. }
  160. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  161. {
  162. offset <<= up->port.regshift;
  163. writew(value, up->port.membase + offset);
  164. }
  165. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  166. {
  167. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  168. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  169. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  170. serial_out(up, UART_FCR, 0);
  171. }
  172. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  173. {
  174. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  175. if (!pdata || !pdata->get_context_loss_count)
  176. return -EINVAL;
  177. return pdata->get_context_loss_count(up->dev);
  178. }
  179. static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
  180. bool enable)
  181. {
  182. if (!up->wakeirq)
  183. return;
  184. if (enable)
  185. enable_irq(up->wakeirq);
  186. else
  187. disable_irq(up->wakeirq);
  188. }
  189. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  190. {
  191. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  192. serial_omap_enable_wakeirq(up, enable);
  193. if (!pdata || !pdata->enable_wakeup)
  194. return;
  195. pdata->enable_wakeup(up->dev, enable);
  196. }
  197. /*
  198. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  199. * @port: uart port info
  200. * @baud: baudrate for which mode needs to be determined
  201. *
  202. * Returns true if baud rate is MODE16X and false if MODE13X
  203. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  204. * and Error Rates" determines modes not for all common baud rates.
  205. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  206. * table it's determined as 13x.
  207. */
  208. static bool
  209. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  210. {
  211. unsigned int n13 = port->uartclk / (13 * baud);
  212. unsigned int n16 = port->uartclk / (16 * baud);
  213. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  214. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  215. if(baudAbsDiff13 < 0)
  216. baudAbsDiff13 = -baudAbsDiff13;
  217. if(baudAbsDiff16 < 0)
  218. baudAbsDiff16 = -baudAbsDiff16;
  219. return (baudAbsDiff13 >= baudAbsDiff16);
  220. }
  221. /*
  222. * serial_omap_get_divisor - calculate divisor value
  223. * @port: uart port info
  224. * @baud: baudrate for which divisor needs to be calculated.
  225. */
  226. static unsigned int
  227. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  228. {
  229. unsigned int mode;
  230. if (!serial_omap_baud_is_mode16(port, baud))
  231. mode = 13;
  232. else
  233. mode = 16;
  234. return port->uartclk/(mode * baud);
  235. }
  236. static void serial_omap_enable_ms(struct uart_port *port)
  237. {
  238. struct uart_omap_port *up = to_uart_omap_port(port);
  239. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  240. pm_runtime_get_sync(up->dev);
  241. up->ier |= UART_IER_MSI;
  242. serial_out(up, UART_IER, up->ier);
  243. pm_runtime_mark_last_busy(up->dev);
  244. pm_runtime_put_autosuspend(up->dev);
  245. }
  246. static void serial_omap_stop_tx(struct uart_port *port)
  247. {
  248. struct uart_omap_port *up = to_uart_omap_port(port);
  249. struct circ_buf *xmit = &up->port.state->xmit;
  250. int res;
  251. pm_runtime_get_sync(up->dev);
  252. /* handle rs485 */
  253. if (up->rs485.flags & SER_RS485_ENABLED) {
  254. /* do nothing if current tx not yet completed */
  255. res = serial_in(up, UART_LSR) & UART_LSR_TEMT;
  256. if (!res)
  257. return;
  258. /* if there's no more data to send, turn off rts */
  259. if (uart_circ_empty(xmit)) {
  260. /* if rts not already disabled */
  261. res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
  262. if (gpio_get_value(up->rts_gpio) != res) {
  263. if (up->rs485.delay_rts_after_send > 0) {
  264. mdelay(up->rs485.delay_rts_after_send);
  265. }
  266. gpio_set_value(up->rts_gpio, res);
  267. }
  268. }
  269. }
  270. if (up->ier & UART_IER_THRI) {
  271. up->ier &= ~UART_IER_THRI;
  272. serial_out(up, UART_IER, up->ier);
  273. }
  274. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  275. !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
  276. up->ier = UART_IER_RLSI | UART_IER_RDI;
  277. serial_out(up, UART_IER, up->ier);
  278. }
  279. pm_runtime_mark_last_busy(up->dev);
  280. pm_runtime_put_autosuspend(up->dev);
  281. }
  282. static void serial_omap_stop_rx(struct uart_port *port)
  283. {
  284. struct uart_omap_port *up = to_uart_omap_port(port);
  285. pm_runtime_get_sync(up->dev);
  286. up->ier &= ~UART_IER_RLSI;
  287. up->port.read_status_mask &= ~UART_LSR_DR;
  288. serial_out(up, UART_IER, up->ier);
  289. pm_runtime_mark_last_busy(up->dev);
  290. pm_runtime_put_autosuspend(up->dev);
  291. }
  292. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  293. {
  294. struct circ_buf *xmit = &up->port.state->xmit;
  295. int count;
  296. if (up->port.x_char) {
  297. serial_out(up, UART_TX, up->port.x_char);
  298. up->port.icount.tx++;
  299. up->port.x_char = 0;
  300. return;
  301. }
  302. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  303. serial_omap_stop_tx(&up->port);
  304. return;
  305. }
  306. count = up->port.fifosize / 4;
  307. do {
  308. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  309. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  310. up->port.icount.tx++;
  311. if (uart_circ_empty(xmit))
  312. break;
  313. } while (--count > 0);
  314. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  315. spin_unlock(&up->port.lock);
  316. uart_write_wakeup(&up->port);
  317. spin_lock(&up->port.lock);
  318. }
  319. if (uart_circ_empty(xmit))
  320. serial_omap_stop_tx(&up->port);
  321. }
  322. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  323. {
  324. if (!(up->ier & UART_IER_THRI)) {
  325. up->ier |= UART_IER_THRI;
  326. serial_out(up, UART_IER, up->ier);
  327. }
  328. }
  329. static void serial_omap_start_tx(struct uart_port *port)
  330. {
  331. struct uart_omap_port *up = to_uart_omap_port(port);
  332. int res;
  333. pm_runtime_get_sync(up->dev);
  334. /* handle rs485 */
  335. if (up->rs485.flags & SER_RS485_ENABLED) {
  336. /* if rts not already enabled */
  337. res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  338. if (gpio_get_value(up->rts_gpio) != res) {
  339. gpio_set_value(up->rts_gpio, res);
  340. if (up->rs485.delay_rts_before_send > 0) {
  341. mdelay(up->rs485.delay_rts_before_send);
  342. }
  343. }
  344. }
  345. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  346. !(up->rs485.flags & SER_RS485_RX_DURING_TX))
  347. serial_omap_stop_rx(port);
  348. serial_omap_enable_ier_thri(up);
  349. pm_runtime_mark_last_busy(up->dev);
  350. pm_runtime_put_autosuspend(up->dev);
  351. }
  352. static void serial_omap_throttle(struct uart_port *port)
  353. {
  354. struct uart_omap_port *up = to_uart_omap_port(port);
  355. unsigned long flags;
  356. pm_runtime_get_sync(up->dev);
  357. spin_lock_irqsave(&up->port.lock, flags);
  358. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  359. serial_out(up, UART_IER, up->ier);
  360. spin_unlock_irqrestore(&up->port.lock, flags);
  361. pm_runtime_mark_last_busy(up->dev);
  362. pm_runtime_put_autosuspend(up->dev);
  363. }
  364. static void serial_omap_unthrottle(struct uart_port *port)
  365. {
  366. struct uart_omap_port *up = to_uart_omap_port(port);
  367. unsigned long flags;
  368. pm_runtime_get_sync(up->dev);
  369. spin_lock_irqsave(&up->port.lock, flags);
  370. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  371. serial_out(up, UART_IER, up->ier);
  372. spin_unlock_irqrestore(&up->port.lock, flags);
  373. pm_runtime_mark_last_busy(up->dev);
  374. pm_runtime_put_autosuspend(up->dev);
  375. }
  376. static unsigned int check_modem_status(struct uart_omap_port *up)
  377. {
  378. unsigned int status;
  379. status = serial_in(up, UART_MSR);
  380. status |= up->msr_saved_flags;
  381. up->msr_saved_flags = 0;
  382. if ((status & UART_MSR_ANY_DELTA) == 0)
  383. return status;
  384. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  385. up->port.state != NULL) {
  386. if (status & UART_MSR_TERI)
  387. up->port.icount.rng++;
  388. if (status & UART_MSR_DDSR)
  389. up->port.icount.dsr++;
  390. if (status & UART_MSR_DDCD)
  391. uart_handle_dcd_change
  392. (&up->port, status & UART_MSR_DCD);
  393. if (status & UART_MSR_DCTS)
  394. uart_handle_cts_change
  395. (&up->port, status & UART_MSR_CTS);
  396. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  397. }
  398. return status;
  399. }
  400. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  401. {
  402. unsigned int flag;
  403. unsigned char ch = 0;
  404. if (likely(lsr & UART_LSR_DR))
  405. ch = serial_in(up, UART_RX);
  406. up->port.icount.rx++;
  407. flag = TTY_NORMAL;
  408. if (lsr & UART_LSR_BI) {
  409. flag = TTY_BREAK;
  410. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  411. up->port.icount.brk++;
  412. /*
  413. * We do the SysRQ and SAK checking
  414. * here because otherwise the break
  415. * may get masked by ignore_status_mask
  416. * or read_status_mask.
  417. */
  418. if (uart_handle_break(&up->port))
  419. return;
  420. }
  421. if (lsr & UART_LSR_PE) {
  422. flag = TTY_PARITY;
  423. up->port.icount.parity++;
  424. }
  425. if (lsr & UART_LSR_FE) {
  426. flag = TTY_FRAME;
  427. up->port.icount.frame++;
  428. }
  429. if (lsr & UART_LSR_OE)
  430. up->port.icount.overrun++;
  431. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  432. if (up->port.line == up->port.cons->index) {
  433. /* Recover the break flag from console xmit */
  434. lsr |= up->lsr_break_flag;
  435. }
  436. #endif
  437. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  438. }
  439. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  440. {
  441. unsigned char ch = 0;
  442. unsigned int flag;
  443. if (!(lsr & UART_LSR_DR))
  444. return;
  445. ch = serial_in(up, UART_RX);
  446. flag = TTY_NORMAL;
  447. up->port.icount.rx++;
  448. if (uart_handle_sysrq_char(&up->port, ch))
  449. return;
  450. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  451. }
  452. /**
  453. * serial_omap_irq() - This handles the interrupt from one port
  454. * @irq: uart port irq number
  455. * @dev_id: uart port info
  456. */
  457. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  458. {
  459. struct uart_omap_port *up = dev_id;
  460. unsigned int iir, lsr;
  461. unsigned int type;
  462. irqreturn_t ret = IRQ_NONE;
  463. int max_count = 256;
  464. spin_lock(&up->port.lock);
  465. pm_runtime_get_sync(up->dev);
  466. do {
  467. iir = serial_in(up, UART_IIR);
  468. if (iir & UART_IIR_NO_INT)
  469. break;
  470. ret = IRQ_HANDLED;
  471. lsr = serial_in(up, UART_LSR);
  472. /* extract IRQ type from IIR register */
  473. type = iir & 0x3e;
  474. switch (type) {
  475. case UART_IIR_MSI:
  476. check_modem_status(up);
  477. break;
  478. case UART_IIR_THRI:
  479. transmit_chars(up, lsr);
  480. break;
  481. case UART_IIR_RX_TIMEOUT:
  482. /* FALLTHROUGH */
  483. case UART_IIR_RDI:
  484. serial_omap_rdi(up, lsr);
  485. break;
  486. case UART_IIR_RLSI:
  487. serial_omap_rlsi(up, lsr);
  488. break;
  489. case UART_IIR_CTS_RTS_DSR:
  490. /* simply try again */
  491. break;
  492. case UART_IIR_XOFF:
  493. /* FALLTHROUGH */
  494. default:
  495. break;
  496. }
  497. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  498. spin_unlock(&up->port.lock);
  499. tty_flip_buffer_push(&up->port.state->port);
  500. pm_runtime_mark_last_busy(up->dev);
  501. pm_runtime_put_autosuspend(up->dev);
  502. up->port_activity = jiffies;
  503. return ret;
  504. }
  505. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  506. {
  507. struct uart_omap_port *up = to_uart_omap_port(port);
  508. unsigned long flags = 0;
  509. unsigned int ret = 0;
  510. pm_runtime_get_sync(up->dev);
  511. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  512. spin_lock_irqsave(&up->port.lock, flags);
  513. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  514. spin_unlock_irqrestore(&up->port.lock, flags);
  515. pm_runtime_mark_last_busy(up->dev);
  516. pm_runtime_put_autosuspend(up->dev);
  517. return ret;
  518. }
  519. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  520. {
  521. struct uart_omap_port *up = to_uart_omap_port(port);
  522. unsigned int status;
  523. unsigned int ret = 0;
  524. pm_runtime_get_sync(up->dev);
  525. status = check_modem_status(up);
  526. pm_runtime_mark_last_busy(up->dev);
  527. pm_runtime_put_autosuspend(up->dev);
  528. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  529. if (status & UART_MSR_DCD)
  530. ret |= TIOCM_CAR;
  531. if (status & UART_MSR_RI)
  532. ret |= TIOCM_RNG;
  533. if (status & UART_MSR_DSR)
  534. ret |= TIOCM_DSR;
  535. if (status & UART_MSR_CTS)
  536. ret |= TIOCM_CTS;
  537. return ret;
  538. }
  539. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  540. {
  541. struct uart_omap_port *up = to_uart_omap_port(port);
  542. unsigned char mcr = 0, old_mcr;
  543. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  544. if (mctrl & TIOCM_RTS)
  545. mcr |= UART_MCR_RTS;
  546. if (mctrl & TIOCM_DTR)
  547. mcr |= UART_MCR_DTR;
  548. if (mctrl & TIOCM_OUT1)
  549. mcr |= UART_MCR_OUT1;
  550. if (mctrl & TIOCM_OUT2)
  551. mcr |= UART_MCR_OUT2;
  552. if (mctrl & TIOCM_LOOP)
  553. mcr |= UART_MCR_LOOP;
  554. pm_runtime_get_sync(up->dev);
  555. old_mcr = serial_in(up, UART_MCR);
  556. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  557. UART_MCR_DTR | UART_MCR_RTS);
  558. up->mcr = old_mcr | mcr;
  559. serial_out(up, UART_MCR, up->mcr);
  560. pm_runtime_mark_last_busy(up->dev);
  561. pm_runtime_put_autosuspend(up->dev);
  562. if (gpio_is_valid(up->DTR_gpio) &&
  563. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  564. up->DTR_active = !up->DTR_active;
  565. if (gpio_cansleep(up->DTR_gpio))
  566. schedule_work(&up->qos_work);
  567. else
  568. gpio_set_value(up->DTR_gpio,
  569. up->DTR_active != up->DTR_inverted);
  570. }
  571. }
  572. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  573. {
  574. struct uart_omap_port *up = to_uart_omap_port(port);
  575. unsigned long flags = 0;
  576. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  577. pm_runtime_get_sync(up->dev);
  578. spin_lock_irqsave(&up->port.lock, flags);
  579. if (break_state == -1)
  580. up->lcr |= UART_LCR_SBC;
  581. else
  582. up->lcr &= ~UART_LCR_SBC;
  583. serial_out(up, UART_LCR, up->lcr);
  584. spin_unlock_irqrestore(&up->port.lock, flags);
  585. pm_runtime_mark_last_busy(up->dev);
  586. pm_runtime_put_autosuspend(up->dev);
  587. }
  588. static int serial_omap_startup(struct uart_port *port)
  589. {
  590. struct uart_omap_port *up = to_uart_omap_port(port);
  591. unsigned long flags = 0;
  592. int retval;
  593. /*
  594. * Allocate the IRQ
  595. */
  596. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  597. up->name, up);
  598. if (retval)
  599. return retval;
  600. /* Optional wake-up IRQ */
  601. if (up->wakeirq) {
  602. retval = request_irq(up->wakeirq, serial_omap_irq,
  603. up->port.irqflags, up->name, up);
  604. if (retval) {
  605. free_irq(up->port.irq, up);
  606. return retval;
  607. }
  608. disable_irq(up->wakeirq);
  609. } else {
  610. dev_info(up->port.dev, "no wakeirq for uart%d\n",
  611. up->port.line);
  612. }
  613. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  614. pm_runtime_get_sync(up->dev);
  615. /*
  616. * Clear the FIFO buffers and disable them.
  617. * (they will be reenabled in set_termios())
  618. */
  619. serial_omap_clear_fifos(up);
  620. /* For Hardware flow control */
  621. serial_out(up, UART_MCR, UART_MCR_RTS);
  622. /*
  623. * Clear the interrupt registers.
  624. */
  625. (void) serial_in(up, UART_LSR);
  626. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  627. (void) serial_in(up, UART_RX);
  628. (void) serial_in(up, UART_IIR);
  629. (void) serial_in(up, UART_MSR);
  630. /*
  631. * Now, initialize the UART
  632. */
  633. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  634. spin_lock_irqsave(&up->port.lock, flags);
  635. /*
  636. * Most PC uarts need OUT2 raised to enable interrupts.
  637. */
  638. up->port.mctrl |= TIOCM_OUT2;
  639. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  640. spin_unlock_irqrestore(&up->port.lock, flags);
  641. up->msr_saved_flags = 0;
  642. /*
  643. * Finally, enable interrupts. Note: Modem status interrupts
  644. * are set via set_termios(), which will be occurring imminently
  645. * anyway, so we don't enable them here.
  646. */
  647. up->ier = UART_IER_RLSI | UART_IER_RDI;
  648. serial_out(up, UART_IER, up->ier);
  649. /* Enable module level wake up */
  650. up->wer = OMAP_UART_WER_MOD_WKUP;
  651. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  652. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  653. serial_out(up, UART_OMAP_WER, up->wer);
  654. pm_runtime_mark_last_busy(up->dev);
  655. pm_runtime_put_autosuspend(up->dev);
  656. up->port_activity = jiffies;
  657. return 0;
  658. }
  659. static void serial_omap_shutdown(struct uart_port *port)
  660. {
  661. struct uart_omap_port *up = to_uart_omap_port(port);
  662. unsigned long flags = 0;
  663. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  664. pm_runtime_get_sync(up->dev);
  665. /*
  666. * Disable interrupts from this port
  667. */
  668. up->ier = 0;
  669. serial_out(up, UART_IER, 0);
  670. spin_lock_irqsave(&up->port.lock, flags);
  671. up->port.mctrl &= ~TIOCM_OUT2;
  672. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  673. spin_unlock_irqrestore(&up->port.lock, flags);
  674. /*
  675. * Disable break condition and FIFOs
  676. */
  677. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  678. serial_omap_clear_fifos(up);
  679. /*
  680. * Read data port to reset things, and then free the irq
  681. */
  682. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  683. (void) serial_in(up, UART_RX);
  684. pm_runtime_mark_last_busy(up->dev);
  685. pm_runtime_put_autosuspend(up->dev);
  686. free_irq(up->port.irq, up);
  687. if (up->wakeirq)
  688. free_irq(up->wakeirq, up);
  689. }
  690. static void serial_omap_uart_qos_work(struct work_struct *work)
  691. {
  692. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  693. qos_work);
  694. pm_qos_update_request(&up->pm_qos_request, up->latency);
  695. if (gpio_is_valid(up->DTR_gpio))
  696. gpio_set_value_cansleep(up->DTR_gpio,
  697. up->DTR_active != up->DTR_inverted);
  698. }
  699. static void
  700. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  701. struct ktermios *old)
  702. {
  703. struct uart_omap_port *up = to_uart_omap_port(port);
  704. unsigned char cval = 0;
  705. unsigned long flags = 0;
  706. unsigned int baud, quot;
  707. switch (termios->c_cflag & CSIZE) {
  708. case CS5:
  709. cval = UART_LCR_WLEN5;
  710. break;
  711. case CS6:
  712. cval = UART_LCR_WLEN6;
  713. break;
  714. case CS7:
  715. cval = UART_LCR_WLEN7;
  716. break;
  717. default:
  718. case CS8:
  719. cval = UART_LCR_WLEN8;
  720. break;
  721. }
  722. if (termios->c_cflag & CSTOPB)
  723. cval |= UART_LCR_STOP;
  724. if (termios->c_cflag & PARENB)
  725. cval |= UART_LCR_PARITY;
  726. if (!(termios->c_cflag & PARODD))
  727. cval |= UART_LCR_EPAR;
  728. if (termios->c_cflag & CMSPAR)
  729. cval |= UART_LCR_SPAR;
  730. /*
  731. * Ask the core to calculate the divisor for us.
  732. */
  733. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  734. quot = serial_omap_get_divisor(port, baud);
  735. /* calculate wakeup latency constraint */
  736. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  737. up->latency = up->calc_latency;
  738. schedule_work(&up->qos_work);
  739. up->dll = quot & 0xff;
  740. up->dlh = quot >> 8;
  741. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  742. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  743. UART_FCR_ENABLE_FIFO;
  744. /*
  745. * Ok, we're now changing the port state. Do it with
  746. * interrupts disabled.
  747. */
  748. pm_runtime_get_sync(up->dev);
  749. spin_lock_irqsave(&up->port.lock, flags);
  750. /*
  751. * Update the per-port timeout.
  752. */
  753. uart_update_timeout(port, termios->c_cflag, baud);
  754. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  755. if (termios->c_iflag & INPCK)
  756. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  757. if (termios->c_iflag & (BRKINT | PARMRK))
  758. up->port.read_status_mask |= UART_LSR_BI;
  759. /*
  760. * Characters to ignore
  761. */
  762. up->port.ignore_status_mask = 0;
  763. if (termios->c_iflag & IGNPAR)
  764. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  765. if (termios->c_iflag & IGNBRK) {
  766. up->port.ignore_status_mask |= UART_LSR_BI;
  767. /*
  768. * If we're ignoring parity and break indicators,
  769. * ignore overruns too (for real raw support).
  770. */
  771. if (termios->c_iflag & IGNPAR)
  772. up->port.ignore_status_mask |= UART_LSR_OE;
  773. }
  774. /*
  775. * ignore all characters if CREAD is not set
  776. */
  777. if ((termios->c_cflag & CREAD) == 0)
  778. up->port.ignore_status_mask |= UART_LSR_DR;
  779. /*
  780. * Modem status interrupts
  781. */
  782. up->ier &= ~UART_IER_MSI;
  783. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  784. up->ier |= UART_IER_MSI;
  785. serial_out(up, UART_IER, up->ier);
  786. serial_out(up, UART_LCR, cval); /* reset DLAB */
  787. up->lcr = cval;
  788. up->scr = 0;
  789. /* FIFOs and DMA Settings */
  790. /* FCR can be changed only when the
  791. * baud clock is not running
  792. * DLL_REG and DLH_REG set to 0.
  793. */
  794. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  795. serial_out(up, UART_DLL, 0);
  796. serial_out(up, UART_DLM, 0);
  797. serial_out(up, UART_LCR, 0);
  798. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  799. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  800. up->efr &= ~UART_EFR_SCD;
  801. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  802. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  803. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  804. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  805. /* FIFO ENABLE, DMA MODE */
  806. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  807. /*
  808. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  809. * sets Enables the granularity of 1 for TRIGGER RX
  810. * level. Along with setting RX FIFO trigger level
  811. * to 1 (as noted below, 16 characters) and TLR[3:0]
  812. * to zero this will result RX FIFO threshold level
  813. * to 1 character, instead of 16 as noted in comment
  814. * below.
  815. */
  816. /* Set receive FIFO threshold to 16 characters and
  817. * transmit FIFO threshold to 16 spaces
  818. */
  819. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  820. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  821. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  822. UART_FCR_ENABLE_FIFO;
  823. serial_out(up, UART_FCR, up->fcr);
  824. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  825. serial_out(up, UART_OMAP_SCR, up->scr);
  826. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  827. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  828. serial_out(up, UART_MCR, up->mcr);
  829. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  830. serial_out(up, UART_EFR, up->efr);
  831. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  832. /* Protocol, Baud Rate, and Interrupt Settings */
  833. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  834. serial_omap_mdr1_errataset(up, up->mdr1);
  835. else
  836. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  837. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  838. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  839. serial_out(up, UART_LCR, 0);
  840. serial_out(up, UART_IER, 0);
  841. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  842. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  843. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  844. serial_out(up, UART_LCR, 0);
  845. serial_out(up, UART_IER, up->ier);
  846. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  847. serial_out(up, UART_EFR, up->efr);
  848. serial_out(up, UART_LCR, cval);
  849. if (!serial_omap_baud_is_mode16(port, baud))
  850. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  851. else
  852. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  853. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  854. serial_omap_mdr1_errataset(up, up->mdr1);
  855. else
  856. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  857. /* Configure flow control */
  858. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  859. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  860. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  861. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  862. /* Enable access to TCR/TLR */
  863. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  864. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  865. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  866. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  867. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  868. /* Enable AUTORTS and AUTOCTS */
  869. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  870. /* Ensure MCR RTS is asserted */
  871. up->mcr |= UART_MCR_RTS;
  872. } else {
  873. /* Disable AUTORTS and AUTOCTS */
  874. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  875. }
  876. if (up->port.flags & UPF_SOFT_FLOW) {
  877. /* clear SW control mode bits */
  878. up->efr &= OMAP_UART_SW_CLR;
  879. /*
  880. * IXON Flag:
  881. * Enable XON/XOFF flow control on input.
  882. * Receiver compares XON1, XOFF1.
  883. */
  884. if (termios->c_iflag & IXON)
  885. up->efr |= OMAP_UART_SW_RX;
  886. /*
  887. * IXOFF Flag:
  888. * Enable XON/XOFF flow control on output.
  889. * Transmit XON1, XOFF1
  890. */
  891. if (termios->c_iflag & IXOFF)
  892. up->efr |= OMAP_UART_SW_TX;
  893. /*
  894. * IXANY Flag:
  895. * Enable any character to restart output.
  896. * Operation resumes after receiving any
  897. * character after recognition of the XOFF character
  898. */
  899. if (termios->c_iflag & IXANY)
  900. up->mcr |= UART_MCR_XONANY;
  901. else
  902. up->mcr &= ~UART_MCR_XONANY;
  903. }
  904. serial_out(up, UART_MCR, up->mcr);
  905. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  906. serial_out(up, UART_EFR, up->efr);
  907. serial_out(up, UART_LCR, up->lcr);
  908. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  909. spin_unlock_irqrestore(&up->port.lock, flags);
  910. pm_runtime_mark_last_busy(up->dev);
  911. pm_runtime_put_autosuspend(up->dev);
  912. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  913. }
  914. static void
  915. serial_omap_pm(struct uart_port *port, unsigned int state,
  916. unsigned int oldstate)
  917. {
  918. struct uart_omap_port *up = to_uart_omap_port(port);
  919. unsigned char efr;
  920. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  921. pm_runtime_get_sync(up->dev);
  922. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  923. efr = serial_in(up, UART_EFR);
  924. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  925. serial_out(up, UART_LCR, 0);
  926. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  927. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  928. serial_out(up, UART_EFR, efr);
  929. serial_out(up, UART_LCR, 0);
  930. if (!device_may_wakeup(up->dev)) {
  931. if (!state)
  932. pm_runtime_forbid(up->dev);
  933. else
  934. pm_runtime_allow(up->dev);
  935. }
  936. pm_runtime_mark_last_busy(up->dev);
  937. pm_runtime_put_autosuspend(up->dev);
  938. }
  939. static void serial_omap_release_port(struct uart_port *port)
  940. {
  941. dev_dbg(port->dev, "serial_omap_release_port+\n");
  942. }
  943. static int serial_omap_request_port(struct uart_port *port)
  944. {
  945. dev_dbg(port->dev, "serial_omap_request_port+\n");
  946. return 0;
  947. }
  948. static void serial_omap_config_port(struct uart_port *port, int flags)
  949. {
  950. struct uart_omap_port *up = to_uart_omap_port(port);
  951. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  952. up->port.line);
  953. up->port.type = PORT_OMAP;
  954. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  955. }
  956. static int
  957. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  958. {
  959. /* we don't want the core code to modify any port params */
  960. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  961. return -EINVAL;
  962. }
  963. static const char *
  964. serial_omap_type(struct uart_port *port)
  965. {
  966. struct uart_omap_port *up = to_uart_omap_port(port);
  967. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  968. return up->name;
  969. }
  970. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  971. static inline void wait_for_xmitr(struct uart_omap_port *up)
  972. {
  973. unsigned int status, tmout = 10000;
  974. /* Wait up to 10ms for the character(s) to be sent. */
  975. do {
  976. status = serial_in(up, UART_LSR);
  977. if (status & UART_LSR_BI)
  978. up->lsr_break_flag = UART_LSR_BI;
  979. if (--tmout == 0)
  980. break;
  981. udelay(1);
  982. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  983. /* Wait up to 1s for flow control if necessary */
  984. if (up->port.flags & UPF_CONS_FLOW) {
  985. tmout = 1000000;
  986. for (tmout = 1000000; tmout; tmout--) {
  987. unsigned int msr = serial_in(up, UART_MSR);
  988. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  989. if (msr & UART_MSR_CTS)
  990. break;
  991. udelay(1);
  992. }
  993. }
  994. }
  995. #ifdef CONFIG_CONSOLE_POLL
  996. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  997. {
  998. struct uart_omap_port *up = to_uart_omap_port(port);
  999. pm_runtime_get_sync(up->dev);
  1000. wait_for_xmitr(up);
  1001. serial_out(up, UART_TX, ch);
  1002. pm_runtime_mark_last_busy(up->dev);
  1003. pm_runtime_put_autosuspend(up->dev);
  1004. }
  1005. static int serial_omap_poll_get_char(struct uart_port *port)
  1006. {
  1007. struct uart_omap_port *up = to_uart_omap_port(port);
  1008. unsigned int status;
  1009. pm_runtime_get_sync(up->dev);
  1010. status = serial_in(up, UART_LSR);
  1011. if (!(status & UART_LSR_DR)) {
  1012. status = NO_POLL_CHAR;
  1013. goto out;
  1014. }
  1015. status = serial_in(up, UART_RX);
  1016. out:
  1017. pm_runtime_mark_last_busy(up->dev);
  1018. pm_runtime_put_autosuspend(up->dev);
  1019. return status;
  1020. }
  1021. #endif /* CONFIG_CONSOLE_POLL */
  1022. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  1023. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1024. static struct uart_driver serial_omap_reg;
  1025. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  1026. {
  1027. struct uart_omap_port *up = to_uart_omap_port(port);
  1028. wait_for_xmitr(up);
  1029. serial_out(up, UART_TX, ch);
  1030. }
  1031. static void
  1032. serial_omap_console_write(struct console *co, const char *s,
  1033. unsigned int count)
  1034. {
  1035. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1036. unsigned long flags;
  1037. unsigned int ier;
  1038. int locked = 1;
  1039. pm_runtime_get_sync(up->dev);
  1040. local_irq_save(flags);
  1041. if (up->port.sysrq)
  1042. locked = 0;
  1043. else if (oops_in_progress)
  1044. locked = spin_trylock(&up->port.lock);
  1045. else
  1046. spin_lock(&up->port.lock);
  1047. /*
  1048. * First save the IER then disable the interrupts
  1049. */
  1050. ier = serial_in(up, UART_IER);
  1051. serial_out(up, UART_IER, 0);
  1052. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1053. /*
  1054. * Finally, wait for transmitter to become empty
  1055. * and restore the IER
  1056. */
  1057. wait_for_xmitr(up);
  1058. serial_out(up, UART_IER, ier);
  1059. /*
  1060. * The receive handling will happen properly because the
  1061. * receive ready bit will still be set; it is not cleared
  1062. * on read. However, modem control will not, we must
  1063. * call it if we have saved something in the saved flags
  1064. * while processing with interrupts off.
  1065. */
  1066. if (up->msr_saved_flags)
  1067. check_modem_status(up);
  1068. pm_runtime_mark_last_busy(up->dev);
  1069. pm_runtime_put_autosuspend(up->dev);
  1070. if (locked)
  1071. spin_unlock(&up->port.lock);
  1072. local_irq_restore(flags);
  1073. }
  1074. static int __init
  1075. serial_omap_console_setup(struct console *co, char *options)
  1076. {
  1077. struct uart_omap_port *up;
  1078. int baud = 115200;
  1079. int bits = 8;
  1080. int parity = 'n';
  1081. int flow = 'n';
  1082. if (serial_omap_console_ports[co->index] == NULL)
  1083. return -ENODEV;
  1084. up = serial_omap_console_ports[co->index];
  1085. if (options)
  1086. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1087. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1088. }
  1089. static struct console serial_omap_console = {
  1090. .name = OMAP_SERIAL_NAME,
  1091. .write = serial_omap_console_write,
  1092. .device = uart_console_device,
  1093. .setup = serial_omap_console_setup,
  1094. .flags = CON_PRINTBUFFER,
  1095. .index = -1,
  1096. .data = &serial_omap_reg,
  1097. };
  1098. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1099. {
  1100. serial_omap_console_ports[up->port.line] = up;
  1101. }
  1102. #define OMAP_CONSOLE (&serial_omap_console)
  1103. #else
  1104. #define OMAP_CONSOLE NULL
  1105. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1106. {}
  1107. #endif
  1108. /* Enable or disable the rs485 support */
  1109. static void
  1110. serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  1111. {
  1112. struct uart_omap_port *up = to_uart_omap_port(port);
  1113. unsigned long flags;
  1114. unsigned int mode;
  1115. int val;
  1116. pm_runtime_get_sync(up->dev);
  1117. spin_lock_irqsave(&up->port.lock, flags);
  1118. /* Disable interrupts from this port */
  1119. mode = up->ier;
  1120. up->ier = 0;
  1121. serial_out(up, UART_IER, 0);
  1122. /* store new config */
  1123. up->rs485 = *rs485conf;
  1124. /*
  1125. * Just as a precaution, only allow rs485
  1126. * to be enabled if the gpio pin is valid
  1127. */
  1128. if (gpio_is_valid(up->rts_gpio)) {
  1129. /* enable / disable rts */
  1130. val = (up->rs485.flags & SER_RS485_ENABLED) ?
  1131. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1132. val = (up->rs485.flags & val) ? 1 : 0;
  1133. gpio_set_value(up->rts_gpio, val);
  1134. } else
  1135. up->rs485.flags &= ~SER_RS485_ENABLED;
  1136. /* Enable interrupts */
  1137. up->ier = mode;
  1138. serial_out(up, UART_IER, up->ier);
  1139. spin_unlock_irqrestore(&up->port.lock, flags);
  1140. pm_runtime_mark_last_busy(up->dev);
  1141. pm_runtime_put_autosuspend(up->dev);
  1142. }
  1143. static int
  1144. serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
  1145. {
  1146. struct serial_rs485 rs485conf;
  1147. switch (cmd) {
  1148. case TIOCSRS485:
  1149. if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
  1150. sizeof(rs485conf)))
  1151. return -EFAULT;
  1152. serial_omap_config_rs485(port, &rs485conf);
  1153. break;
  1154. case TIOCGRS485:
  1155. if (copy_to_user((struct serial_rs485 *) arg,
  1156. &(to_uart_omap_port(port)->rs485),
  1157. sizeof(rs485conf)))
  1158. return -EFAULT;
  1159. break;
  1160. default:
  1161. return -ENOIOCTLCMD;
  1162. }
  1163. return 0;
  1164. }
  1165. static struct uart_ops serial_omap_pops = {
  1166. .tx_empty = serial_omap_tx_empty,
  1167. .set_mctrl = serial_omap_set_mctrl,
  1168. .get_mctrl = serial_omap_get_mctrl,
  1169. .stop_tx = serial_omap_stop_tx,
  1170. .start_tx = serial_omap_start_tx,
  1171. .throttle = serial_omap_throttle,
  1172. .unthrottle = serial_omap_unthrottle,
  1173. .stop_rx = serial_omap_stop_rx,
  1174. .enable_ms = serial_omap_enable_ms,
  1175. .break_ctl = serial_omap_break_ctl,
  1176. .startup = serial_omap_startup,
  1177. .shutdown = serial_omap_shutdown,
  1178. .set_termios = serial_omap_set_termios,
  1179. .pm = serial_omap_pm,
  1180. .type = serial_omap_type,
  1181. .release_port = serial_omap_release_port,
  1182. .request_port = serial_omap_request_port,
  1183. .config_port = serial_omap_config_port,
  1184. .verify_port = serial_omap_verify_port,
  1185. .ioctl = serial_omap_ioctl,
  1186. #ifdef CONFIG_CONSOLE_POLL
  1187. .poll_put_char = serial_omap_poll_put_char,
  1188. .poll_get_char = serial_omap_poll_get_char,
  1189. #endif
  1190. };
  1191. static struct uart_driver serial_omap_reg = {
  1192. .owner = THIS_MODULE,
  1193. .driver_name = "OMAP-SERIAL",
  1194. .dev_name = OMAP_SERIAL_NAME,
  1195. .nr = OMAP_MAX_HSUART_PORTS,
  1196. .cons = OMAP_CONSOLE,
  1197. };
  1198. #ifdef CONFIG_PM_SLEEP
  1199. static int serial_omap_prepare(struct device *dev)
  1200. {
  1201. struct uart_omap_port *up = dev_get_drvdata(dev);
  1202. up->is_suspending = true;
  1203. return 0;
  1204. }
  1205. static void serial_omap_complete(struct device *dev)
  1206. {
  1207. struct uart_omap_port *up = dev_get_drvdata(dev);
  1208. up->is_suspending = false;
  1209. }
  1210. static int serial_omap_suspend(struct device *dev)
  1211. {
  1212. struct uart_omap_port *up = dev_get_drvdata(dev);
  1213. uart_suspend_port(&serial_omap_reg, &up->port);
  1214. flush_work(&up->qos_work);
  1215. return 0;
  1216. }
  1217. static int serial_omap_resume(struct device *dev)
  1218. {
  1219. struct uart_omap_port *up = dev_get_drvdata(dev);
  1220. uart_resume_port(&serial_omap_reg, &up->port);
  1221. return 0;
  1222. }
  1223. #else
  1224. #define serial_omap_prepare NULL
  1225. #define serial_omap_complete NULL
  1226. #endif /* CONFIG_PM_SLEEP */
  1227. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1228. {
  1229. u32 mvr, scheme;
  1230. u16 revision, major, minor;
  1231. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1232. /* Check revision register scheme */
  1233. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1234. switch (scheme) {
  1235. case 0: /* Legacy Scheme: OMAP2/3 */
  1236. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1237. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1238. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1239. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1240. break;
  1241. case 1:
  1242. /* New Scheme: OMAP4+ */
  1243. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1244. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1245. OMAP_UART_MVR_MAJ_SHIFT;
  1246. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1247. break;
  1248. default:
  1249. dev_warn(up->dev,
  1250. "Unknown %s revision, defaulting to highest\n",
  1251. up->name);
  1252. /* highest possible revision */
  1253. major = 0xff;
  1254. minor = 0xff;
  1255. }
  1256. /* normalize revision for the driver */
  1257. revision = UART_BUILD_REVISION(major, minor);
  1258. switch (revision) {
  1259. case OMAP_UART_REV_46:
  1260. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1261. UART_ERRATA_i291_DMA_FORCEIDLE);
  1262. break;
  1263. case OMAP_UART_REV_52:
  1264. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1265. UART_ERRATA_i291_DMA_FORCEIDLE);
  1266. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1267. break;
  1268. case OMAP_UART_REV_63:
  1269. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1270. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1271. break;
  1272. default:
  1273. break;
  1274. }
  1275. }
  1276. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1277. {
  1278. struct omap_uart_port_info *omap_up_info;
  1279. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1280. if (!omap_up_info)
  1281. return NULL; /* out of memory */
  1282. of_property_read_u32(dev->of_node, "clock-frequency",
  1283. &omap_up_info->uartclk);
  1284. return omap_up_info;
  1285. }
  1286. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1287. struct device_node *np)
  1288. {
  1289. struct serial_rs485 *rs485conf = &up->rs485;
  1290. u32 rs485_delay[2];
  1291. enum of_gpio_flags flags;
  1292. int ret;
  1293. rs485conf->flags = 0;
  1294. up->rts_gpio = -EINVAL;
  1295. if (!np)
  1296. return 0;
  1297. if (of_property_read_bool(np, "rs485-rts-active-high"))
  1298. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1299. else
  1300. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1301. /* check for tx enable gpio */
  1302. up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
  1303. if (gpio_is_valid(up->rts_gpio)) {
  1304. ret = gpio_request(up->rts_gpio, "omap-serial");
  1305. if (ret < 0)
  1306. return ret;
  1307. ret = gpio_direction_output(up->rts_gpio,
  1308. flags & SER_RS485_RTS_AFTER_SEND);
  1309. if (ret < 0)
  1310. return ret;
  1311. } else
  1312. up->rts_gpio = -EINVAL;
  1313. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1314. rs485_delay, 2) == 0) {
  1315. rs485conf->delay_rts_before_send = rs485_delay[0];
  1316. rs485conf->delay_rts_after_send = rs485_delay[1];
  1317. }
  1318. if (of_property_read_bool(np, "rs485-rx-during-tx"))
  1319. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1320. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
  1321. rs485conf->flags |= SER_RS485_ENABLED;
  1322. return 0;
  1323. }
  1324. static int serial_omap_probe(struct platform_device *pdev)
  1325. {
  1326. struct uart_omap_port *up;
  1327. struct resource *mem, *irq;
  1328. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1329. int ret, uartirq = 0, wakeirq = 0;
  1330. /* The optional wakeirq may be specified in the board dts file */
  1331. if (pdev->dev.of_node) {
  1332. uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1333. if (!uartirq)
  1334. return -EPROBE_DEFER;
  1335. wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
  1336. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1337. pdev->dev.platform_data = omap_up_info;
  1338. } else {
  1339. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1340. if (!irq) {
  1341. dev_err(&pdev->dev, "no irq resource?\n");
  1342. return -ENODEV;
  1343. }
  1344. uartirq = irq->start;
  1345. }
  1346. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1347. if (!mem) {
  1348. dev_err(&pdev->dev, "no mem resource?\n");
  1349. return -ENODEV;
  1350. }
  1351. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1352. pdev->dev.driver->name)) {
  1353. dev_err(&pdev->dev, "memory region already claimed\n");
  1354. return -EBUSY;
  1355. }
  1356. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1357. omap_up_info->DTR_present) {
  1358. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1359. if (ret < 0)
  1360. return ret;
  1361. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1362. omap_up_info->DTR_inverted);
  1363. if (ret < 0)
  1364. return ret;
  1365. }
  1366. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1367. if (!up)
  1368. return -ENOMEM;
  1369. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1370. omap_up_info->DTR_present) {
  1371. up->DTR_gpio = omap_up_info->DTR_gpio;
  1372. up->DTR_inverted = omap_up_info->DTR_inverted;
  1373. } else
  1374. up->DTR_gpio = -EINVAL;
  1375. up->DTR_active = 0;
  1376. up->dev = &pdev->dev;
  1377. up->port.dev = &pdev->dev;
  1378. up->port.type = PORT_OMAP;
  1379. up->port.iotype = UPIO_MEM;
  1380. up->port.irq = uartirq;
  1381. up->wakeirq = wakeirq;
  1382. up->port.regshift = 2;
  1383. up->port.fifosize = 64;
  1384. up->port.ops = &serial_omap_pops;
  1385. if (pdev->dev.of_node)
  1386. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1387. else
  1388. up->port.line = pdev->id;
  1389. if (up->port.line < 0) {
  1390. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1391. up->port.line);
  1392. ret = -ENODEV;
  1393. goto err_port_line;
  1394. }
  1395. ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
  1396. if (ret < 0)
  1397. goto err_rs485;
  1398. sprintf(up->name, "OMAP UART%d", up->port.line);
  1399. up->port.mapbase = mem->start;
  1400. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1401. resource_size(mem));
  1402. if (!up->port.membase) {
  1403. dev_err(&pdev->dev, "can't ioremap UART\n");
  1404. ret = -ENOMEM;
  1405. goto err_ioremap;
  1406. }
  1407. up->port.flags = omap_up_info->flags;
  1408. up->port.uartclk = omap_up_info->uartclk;
  1409. if (!up->port.uartclk) {
  1410. up->port.uartclk = DEFAULT_CLK_SPEED;
  1411. dev_warn(&pdev->dev, "No clock speed specified: using default:"
  1412. "%d\n", DEFAULT_CLK_SPEED);
  1413. }
  1414. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1415. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1416. pm_qos_add_request(&up->pm_qos_request,
  1417. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1418. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1419. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1420. platform_set_drvdata(pdev, up);
  1421. if (omap_up_info->autosuspend_timeout == 0)
  1422. omap_up_info->autosuspend_timeout = -1;
  1423. device_init_wakeup(up->dev, true);
  1424. pm_runtime_use_autosuspend(&pdev->dev);
  1425. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1426. omap_up_info->autosuspend_timeout);
  1427. pm_runtime_irq_safe(&pdev->dev);
  1428. pm_runtime_enable(&pdev->dev);
  1429. pm_runtime_get_sync(&pdev->dev);
  1430. omap_serial_fill_features_erratas(up);
  1431. ui[up->port.line] = up;
  1432. serial_omap_add_console_port(up);
  1433. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1434. if (ret != 0)
  1435. goto err_add_port;
  1436. pm_runtime_mark_last_busy(up->dev);
  1437. pm_runtime_put_autosuspend(up->dev);
  1438. return 0;
  1439. err_add_port:
  1440. pm_runtime_put(&pdev->dev);
  1441. pm_runtime_disable(&pdev->dev);
  1442. err_ioremap:
  1443. err_rs485:
  1444. err_port_line:
  1445. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1446. pdev->id, __func__, ret);
  1447. return ret;
  1448. }
  1449. static int serial_omap_remove(struct platform_device *dev)
  1450. {
  1451. struct uart_omap_port *up = platform_get_drvdata(dev);
  1452. pm_runtime_put_sync(up->dev);
  1453. pm_runtime_disable(up->dev);
  1454. uart_remove_one_port(&serial_omap_reg, &up->port);
  1455. pm_qos_remove_request(&up->pm_qos_request);
  1456. return 0;
  1457. }
  1458. /*
  1459. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1460. * The access to uart register after MDR1 Access
  1461. * causes UART to corrupt data.
  1462. *
  1463. * Need a delay =
  1464. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1465. * give 10 times as much
  1466. */
  1467. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1468. {
  1469. u8 timeout = 255;
  1470. serial_out(up, UART_OMAP_MDR1, mdr1);
  1471. udelay(2);
  1472. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1473. UART_FCR_CLEAR_RCVR);
  1474. /*
  1475. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1476. * TX_FIFO_E bit is 1.
  1477. */
  1478. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1479. (UART_LSR_THRE | UART_LSR_DR))) {
  1480. timeout--;
  1481. if (!timeout) {
  1482. /* Should *never* happen. we warn and carry on */
  1483. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1484. serial_in(up, UART_LSR));
  1485. break;
  1486. }
  1487. udelay(1);
  1488. }
  1489. }
  1490. #ifdef CONFIG_PM_RUNTIME
  1491. static void serial_omap_restore_context(struct uart_omap_port *up)
  1492. {
  1493. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1494. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1495. else
  1496. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1497. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1498. serial_out(up, UART_EFR, UART_EFR_ECB);
  1499. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1500. serial_out(up, UART_IER, 0x0);
  1501. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1502. serial_out(up, UART_DLL, up->dll);
  1503. serial_out(up, UART_DLM, up->dlh);
  1504. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1505. serial_out(up, UART_IER, up->ier);
  1506. serial_out(up, UART_FCR, up->fcr);
  1507. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1508. serial_out(up, UART_MCR, up->mcr);
  1509. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1510. serial_out(up, UART_OMAP_SCR, up->scr);
  1511. serial_out(up, UART_EFR, up->efr);
  1512. serial_out(up, UART_LCR, up->lcr);
  1513. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1514. serial_omap_mdr1_errataset(up, up->mdr1);
  1515. else
  1516. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1517. serial_out(up, UART_OMAP_WER, up->wer);
  1518. }
  1519. static int serial_omap_runtime_suspend(struct device *dev)
  1520. {
  1521. struct uart_omap_port *up = dev_get_drvdata(dev);
  1522. if (!up)
  1523. return -EINVAL;
  1524. /*
  1525. * When using 'no_console_suspend', the console UART must not be
  1526. * suspended. Since driver suspend is managed by runtime suspend,
  1527. * preventing runtime suspend (by returning error) will keep device
  1528. * active during suspend.
  1529. */
  1530. if (up->is_suspending && !console_suspend_enabled &&
  1531. uart_console(&up->port))
  1532. return -EBUSY;
  1533. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1534. if (device_may_wakeup(dev)) {
  1535. if (!up->wakeups_enabled) {
  1536. serial_omap_enable_wakeup(up, true);
  1537. up->wakeups_enabled = true;
  1538. }
  1539. } else {
  1540. if (up->wakeups_enabled) {
  1541. serial_omap_enable_wakeup(up, false);
  1542. up->wakeups_enabled = false;
  1543. }
  1544. }
  1545. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1546. schedule_work(&up->qos_work);
  1547. return 0;
  1548. }
  1549. static int serial_omap_runtime_resume(struct device *dev)
  1550. {
  1551. struct uart_omap_port *up = dev_get_drvdata(dev);
  1552. int loss_cnt = serial_omap_get_context_loss_count(up);
  1553. if (loss_cnt < 0) {
  1554. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1555. loss_cnt);
  1556. serial_omap_restore_context(up);
  1557. } else if (up->context_loss_cnt != loss_cnt) {
  1558. serial_omap_restore_context(up);
  1559. }
  1560. up->latency = up->calc_latency;
  1561. schedule_work(&up->qos_work);
  1562. return 0;
  1563. }
  1564. #endif
  1565. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1566. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1567. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1568. serial_omap_runtime_resume, NULL)
  1569. .prepare = serial_omap_prepare,
  1570. .complete = serial_omap_complete,
  1571. };
  1572. #if defined(CONFIG_OF)
  1573. static const struct of_device_id omap_serial_of_match[] = {
  1574. { .compatible = "ti,omap2-uart" },
  1575. { .compatible = "ti,omap3-uart" },
  1576. { .compatible = "ti,omap4-uart" },
  1577. {},
  1578. };
  1579. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1580. #endif
  1581. static struct platform_driver serial_omap_driver = {
  1582. .probe = serial_omap_probe,
  1583. .remove = serial_omap_remove,
  1584. .driver = {
  1585. .name = DRIVER_NAME,
  1586. .pm = &serial_omap_dev_pm_ops,
  1587. .of_match_table = of_match_ptr(omap_serial_of_match),
  1588. },
  1589. };
  1590. static int __init serial_omap_init(void)
  1591. {
  1592. int ret;
  1593. ret = uart_register_driver(&serial_omap_reg);
  1594. if (ret != 0)
  1595. return ret;
  1596. ret = platform_driver_register(&serial_omap_driver);
  1597. if (ret != 0)
  1598. uart_unregister_driver(&serial_omap_reg);
  1599. return ret;
  1600. }
  1601. static void __exit serial_omap_exit(void)
  1602. {
  1603. platform_driver_unregister(&serial_omap_driver);
  1604. uart_unregister_driver(&serial_omap_reg);
  1605. }
  1606. module_init(serial_omap_init);
  1607. module_exit(serial_omap_exit);
  1608. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1609. MODULE_LICENSE("GPL");
  1610. MODULE_AUTHOR("Texas Instruments Inc");