aspm.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005
  1. /*
  2. * File: drivers/pci/pcie/aspm.c
  3. * Enabling PCIe link L0s/L1 state and Clock Power Management
  4. *
  5. * Copyright (C) 2007 Intel
  6. * Copyright (C) Zhang Yanmin (yanmin.zhang@intel.com)
  7. * Copyright (C) Shaohua Li (shaohua.li@intel.com)
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/pci.h>
  13. #include <linux/pci_regs.h>
  14. #include <linux/errno.h>
  15. #include <linux/pm.h>
  16. #include <linux/init.h>
  17. #include <linux/slab.h>
  18. #include <linux/jiffies.h>
  19. #include <linux/delay.h>
  20. #include <linux/pci-aspm.h>
  21. #include "../pci.h"
  22. #ifdef MODULE_PARAM_PREFIX
  23. #undef MODULE_PARAM_PREFIX
  24. #endif
  25. #define MODULE_PARAM_PREFIX "pcie_aspm."
  26. /* Note: those are not register definitions */
  27. #define ASPM_STATE_L0S_UP (1) /* Upstream direction L0s state */
  28. #define ASPM_STATE_L0S_DW (2) /* Downstream direction L0s state */
  29. #define ASPM_STATE_L1 (4) /* L1 state */
  30. #define ASPM_STATE_L0S (ASPM_STATE_L0S_UP | ASPM_STATE_L0S_DW)
  31. #define ASPM_STATE_ALL (ASPM_STATE_L0S | ASPM_STATE_L1)
  32. struct aspm_latency {
  33. u32 l0s; /* L0s latency (nsec) */
  34. u32 l1; /* L1 latency (nsec) */
  35. };
  36. struct pcie_link_state {
  37. struct pci_dev *pdev; /* Upstream component of the Link */
  38. struct pcie_link_state *root; /* pointer to the root port link */
  39. struct pcie_link_state *parent; /* pointer to the parent Link state */
  40. struct list_head sibling; /* node in link_list */
  41. struct list_head children; /* list of child link states */
  42. struct list_head link; /* node in parent's children list */
  43. /* ASPM state */
  44. u32 aspm_support:3; /* Supported ASPM state */
  45. u32 aspm_enabled:3; /* Enabled ASPM state */
  46. u32 aspm_capable:3; /* Capable ASPM state with latency */
  47. u32 aspm_default:3; /* Default ASPM state by BIOS */
  48. u32 aspm_disable:3; /* Disabled ASPM state */
  49. /* Clock PM state */
  50. u32 clkpm_capable:1; /* Clock PM capable? */
  51. u32 clkpm_enabled:1; /* Current Clock PM state */
  52. u32 clkpm_default:1; /* Default Clock PM state by BIOS */
  53. /* Exit latencies */
  54. struct aspm_latency latency_up; /* Upstream direction exit latency */
  55. struct aspm_latency latency_dw; /* Downstream direction exit latency */
  56. /*
  57. * Endpoint acceptable latencies. A pcie downstream port only
  58. * has one slot under it, so at most there are 8 functions.
  59. */
  60. struct aspm_latency acceptable[8];
  61. };
  62. static int aspm_disabled, aspm_force;
  63. static bool aspm_support_enabled = true;
  64. static DEFINE_MUTEX(aspm_lock);
  65. static LIST_HEAD(link_list);
  66. #define POLICY_DEFAULT 0 /* BIOS default setting */
  67. #define POLICY_PERFORMANCE 1 /* high performance */
  68. #define POLICY_POWERSAVE 2 /* high power saving */
  69. #ifdef CONFIG_PCIEASPM_PERFORMANCE
  70. static int aspm_policy = POLICY_PERFORMANCE;
  71. #elif defined CONFIG_PCIEASPM_POWERSAVE
  72. static int aspm_policy = POLICY_POWERSAVE;
  73. #else
  74. static int aspm_policy;
  75. #endif
  76. static const char *policy_str[] = {
  77. [POLICY_DEFAULT] = "default",
  78. [POLICY_PERFORMANCE] = "performance",
  79. [POLICY_POWERSAVE] = "powersave"
  80. };
  81. #define LINK_RETRAIN_TIMEOUT HZ
  82. static int policy_to_aspm_state(struct pcie_link_state *link)
  83. {
  84. switch (aspm_policy) {
  85. case POLICY_PERFORMANCE:
  86. /* Disable ASPM and Clock PM */
  87. return 0;
  88. case POLICY_POWERSAVE:
  89. /* Enable ASPM L0s/L1 */
  90. return ASPM_STATE_ALL;
  91. case POLICY_DEFAULT:
  92. return link->aspm_default;
  93. }
  94. return 0;
  95. }
  96. static int policy_to_clkpm_state(struct pcie_link_state *link)
  97. {
  98. switch (aspm_policy) {
  99. case POLICY_PERFORMANCE:
  100. /* Disable ASPM and Clock PM */
  101. return 0;
  102. case POLICY_POWERSAVE:
  103. /* Disable Clock PM */
  104. return 1;
  105. case POLICY_DEFAULT:
  106. return link->clkpm_default;
  107. }
  108. return 0;
  109. }
  110. static void pcie_set_clkpm_nocheck(struct pcie_link_state *link, int enable)
  111. {
  112. int pos;
  113. u16 reg16;
  114. struct pci_dev *child;
  115. struct pci_bus *linkbus = link->pdev->subordinate;
  116. list_for_each_entry(child, &linkbus->devices, bus_list) {
  117. pos = pci_pcie_cap(child);
  118. if (!pos)
  119. return;
  120. pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
  121. if (enable)
  122. reg16 |= PCI_EXP_LNKCTL_CLKREQ_EN;
  123. else
  124. reg16 &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
  125. pci_write_config_word(child, pos + PCI_EXP_LNKCTL, reg16);
  126. }
  127. link->clkpm_enabled = !!enable;
  128. }
  129. static void pcie_set_clkpm(struct pcie_link_state *link, int enable)
  130. {
  131. /* Don't enable Clock PM if the link is not Clock PM capable */
  132. if (!link->clkpm_capable && enable)
  133. enable = 0;
  134. /* Need nothing if the specified equals to current state */
  135. if (link->clkpm_enabled == enable)
  136. return;
  137. pcie_set_clkpm_nocheck(link, enable);
  138. }
  139. static void pcie_clkpm_cap_init(struct pcie_link_state *link, int blacklist)
  140. {
  141. int pos, capable = 1, enabled = 1;
  142. u32 reg32;
  143. u16 reg16;
  144. struct pci_dev *child;
  145. struct pci_bus *linkbus = link->pdev->subordinate;
  146. /* All functions should have the same cap and state, take the worst */
  147. list_for_each_entry(child, &linkbus->devices, bus_list) {
  148. pos = pci_pcie_cap(child);
  149. if (!pos)
  150. return;
  151. pci_read_config_dword(child, pos + PCI_EXP_LNKCAP, &reg32);
  152. if (!(reg32 & PCI_EXP_LNKCAP_CLKPM)) {
  153. capable = 0;
  154. enabled = 0;
  155. break;
  156. }
  157. pci_read_config_word(child, pos + PCI_EXP_LNKCTL, &reg16);
  158. if (!(reg16 & PCI_EXP_LNKCTL_CLKREQ_EN))
  159. enabled = 0;
  160. }
  161. link->clkpm_enabled = enabled;
  162. link->clkpm_default = enabled;
  163. link->clkpm_capable = (blacklist) ? 0 : capable;
  164. }
  165. /*
  166. * pcie_aspm_configure_common_clock: check if the 2 ends of a link
  167. * could use common clock. If they are, configure them to use the
  168. * common clock. That will reduce the ASPM state exit latency.
  169. */
  170. static void pcie_aspm_configure_common_clock(struct pcie_link_state *link)
  171. {
  172. int ppos, cpos, same_clock = 1;
  173. u16 reg16, parent_reg, child_reg[8];
  174. unsigned long start_jiffies;
  175. struct pci_dev *child, *parent = link->pdev;
  176. struct pci_bus *linkbus = parent->subordinate;
  177. /*
  178. * All functions of a slot should have the same Slot Clock
  179. * Configuration, so just check one function
  180. */
  181. child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
  182. BUG_ON(!pci_is_pcie(child));
  183. /* Check downstream component if bit Slot Clock Configuration is 1 */
  184. cpos = pci_pcie_cap(child);
  185. pci_read_config_word(child, cpos + PCI_EXP_LNKSTA, &reg16);
  186. if (!(reg16 & PCI_EXP_LNKSTA_SLC))
  187. same_clock = 0;
  188. /* Check upstream component if bit Slot Clock Configuration is 1 */
  189. ppos = pci_pcie_cap(parent);
  190. pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
  191. if (!(reg16 & PCI_EXP_LNKSTA_SLC))
  192. same_clock = 0;
  193. /* Configure downstream component, all functions */
  194. list_for_each_entry(child, &linkbus->devices, bus_list) {
  195. cpos = pci_pcie_cap(child);
  196. pci_read_config_word(child, cpos + PCI_EXP_LNKCTL, &reg16);
  197. child_reg[PCI_FUNC(child->devfn)] = reg16;
  198. if (same_clock)
  199. reg16 |= PCI_EXP_LNKCTL_CCC;
  200. else
  201. reg16 &= ~PCI_EXP_LNKCTL_CCC;
  202. pci_write_config_word(child, cpos + PCI_EXP_LNKCTL, reg16);
  203. }
  204. /* Configure upstream component */
  205. pci_read_config_word(parent, ppos + PCI_EXP_LNKCTL, &reg16);
  206. parent_reg = reg16;
  207. if (same_clock)
  208. reg16 |= PCI_EXP_LNKCTL_CCC;
  209. else
  210. reg16 &= ~PCI_EXP_LNKCTL_CCC;
  211. pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
  212. /* Retrain link */
  213. reg16 |= PCI_EXP_LNKCTL_RL;
  214. pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, reg16);
  215. /* Wait for link training end. Break out after waiting for timeout */
  216. start_jiffies = jiffies;
  217. for (;;) {
  218. pci_read_config_word(parent, ppos + PCI_EXP_LNKSTA, &reg16);
  219. if (!(reg16 & PCI_EXP_LNKSTA_LT))
  220. break;
  221. if (time_after(jiffies, start_jiffies + LINK_RETRAIN_TIMEOUT))
  222. break;
  223. msleep(1);
  224. }
  225. if (!(reg16 & PCI_EXP_LNKSTA_LT))
  226. return;
  227. /* Training failed. Restore common clock configurations */
  228. dev_printk(KERN_ERR, &parent->dev,
  229. "ASPM: Could not configure common clock\n");
  230. list_for_each_entry(child, &linkbus->devices, bus_list) {
  231. cpos = pci_pcie_cap(child);
  232. pci_write_config_word(child, cpos + PCI_EXP_LNKCTL,
  233. child_reg[PCI_FUNC(child->devfn)]);
  234. }
  235. pci_write_config_word(parent, ppos + PCI_EXP_LNKCTL, parent_reg);
  236. }
  237. /* Convert L0s latency encoding to ns */
  238. static u32 calc_l0s_latency(u32 encoding)
  239. {
  240. if (encoding == 0x7)
  241. return (5 * 1000); /* > 4us */
  242. return (64 << encoding);
  243. }
  244. /* Convert L0s acceptable latency encoding to ns */
  245. static u32 calc_l0s_acceptable(u32 encoding)
  246. {
  247. if (encoding == 0x7)
  248. return -1U;
  249. return (64 << encoding);
  250. }
  251. /* Convert L1 latency encoding to ns */
  252. static u32 calc_l1_latency(u32 encoding)
  253. {
  254. if (encoding == 0x7)
  255. return (65 * 1000); /* > 64us */
  256. return (1000 << encoding);
  257. }
  258. /* Convert L1 acceptable latency encoding to ns */
  259. static u32 calc_l1_acceptable(u32 encoding)
  260. {
  261. if (encoding == 0x7)
  262. return -1U;
  263. return (1000 << encoding);
  264. }
  265. struct aspm_register_info {
  266. u32 support:2;
  267. u32 enabled:2;
  268. u32 latency_encoding_l0s;
  269. u32 latency_encoding_l1;
  270. };
  271. static void pcie_get_aspm_reg(struct pci_dev *pdev,
  272. struct aspm_register_info *info)
  273. {
  274. int pos;
  275. u16 reg16;
  276. u32 reg32;
  277. pos = pci_pcie_cap(pdev);
  278. pci_read_config_dword(pdev, pos + PCI_EXP_LNKCAP, &reg32);
  279. info->support = (reg32 & PCI_EXP_LNKCAP_ASPMS) >> 10;
  280. info->latency_encoding_l0s = (reg32 & PCI_EXP_LNKCAP_L0SEL) >> 12;
  281. info->latency_encoding_l1 = (reg32 & PCI_EXP_LNKCAP_L1EL) >> 15;
  282. pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
  283. info->enabled = reg16 & PCI_EXP_LNKCTL_ASPMC;
  284. }
  285. static void pcie_aspm_check_latency(struct pci_dev *endpoint)
  286. {
  287. u32 latency, l1_switch_latency = 0;
  288. struct aspm_latency *acceptable;
  289. struct pcie_link_state *link;
  290. /* Device not in D0 doesn't need latency check */
  291. if ((endpoint->current_state != PCI_D0) &&
  292. (endpoint->current_state != PCI_UNKNOWN))
  293. return;
  294. link = endpoint->bus->self->link_state;
  295. acceptable = &link->acceptable[PCI_FUNC(endpoint->devfn)];
  296. while (link) {
  297. /* Check upstream direction L0s latency */
  298. if ((link->aspm_capable & ASPM_STATE_L0S_UP) &&
  299. (link->latency_up.l0s > acceptable->l0s))
  300. link->aspm_capable &= ~ASPM_STATE_L0S_UP;
  301. /* Check downstream direction L0s latency */
  302. if ((link->aspm_capable & ASPM_STATE_L0S_DW) &&
  303. (link->latency_dw.l0s > acceptable->l0s))
  304. link->aspm_capable &= ~ASPM_STATE_L0S_DW;
  305. /*
  306. * Check L1 latency.
  307. * Every switch on the path to root complex need 1
  308. * more microsecond for L1. Spec doesn't mention L0s.
  309. */
  310. latency = max_t(u32, link->latency_up.l1, link->latency_dw.l1);
  311. if ((link->aspm_capable & ASPM_STATE_L1) &&
  312. (latency + l1_switch_latency > acceptable->l1))
  313. link->aspm_capable &= ~ASPM_STATE_L1;
  314. l1_switch_latency += 1000;
  315. link = link->parent;
  316. }
  317. }
  318. static void pcie_aspm_cap_init(struct pcie_link_state *link, int blacklist)
  319. {
  320. struct pci_dev *child, *parent = link->pdev;
  321. struct pci_bus *linkbus = parent->subordinate;
  322. struct aspm_register_info upreg, dwreg;
  323. if (blacklist) {
  324. /* Set enabled/disable so that we will disable ASPM later */
  325. link->aspm_enabled = ASPM_STATE_ALL;
  326. link->aspm_disable = ASPM_STATE_ALL;
  327. return;
  328. }
  329. /* Configure common clock before checking latencies */
  330. pcie_aspm_configure_common_clock(link);
  331. /* Get upstream/downstream components' register state */
  332. pcie_get_aspm_reg(parent, &upreg);
  333. child = list_entry(linkbus->devices.next, struct pci_dev, bus_list);
  334. pcie_get_aspm_reg(child, &dwreg);
  335. /*
  336. * Setup L0s state
  337. *
  338. * Note that we must not enable L0s in either direction on a
  339. * given link unless components on both sides of the link each
  340. * support L0s.
  341. */
  342. if (dwreg.support & upreg.support & PCIE_LINK_STATE_L0S)
  343. link->aspm_support |= ASPM_STATE_L0S;
  344. if (dwreg.enabled & PCIE_LINK_STATE_L0S)
  345. link->aspm_enabled |= ASPM_STATE_L0S_UP;
  346. if (upreg.enabled & PCIE_LINK_STATE_L0S)
  347. link->aspm_enabled |= ASPM_STATE_L0S_DW;
  348. link->latency_up.l0s = calc_l0s_latency(upreg.latency_encoding_l0s);
  349. link->latency_dw.l0s = calc_l0s_latency(dwreg.latency_encoding_l0s);
  350. /* Setup L1 state */
  351. if (upreg.support & dwreg.support & PCIE_LINK_STATE_L1)
  352. link->aspm_support |= ASPM_STATE_L1;
  353. if (upreg.enabled & dwreg.enabled & PCIE_LINK_STATE_L1)
  354. link->aspm_enabled |= ASPM_STATE_L1;
  355. link->latency_up.l1 = calc_l1_latency(upreg.latency_encoding_l1);
  356. link->latency_dw.l1 = calc_l1_latency(dwreg.latency_encoding_l1);
  357. /* Save default state */
  358. link->aspm_default = link->aspm_enabled;
  359. /* Setup initial capable state. Will be updated later */
  360. link->aspm_capable = link->aspm_support;
  361. /*
  362. * If the downstream component has pci bridge function, don't
  363. * do ASPM for now.
  364. */
  365. list_for_each_entry(child, &linkbus->devices, bus_list) {
  366. if (child->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE) {
  367. link->aspm_disable = ASPM_STATE_ALL;
  368. break;
  369. }
  370. }
  371. /* Get and check endpoint acceptable latencies */
  372. list_for_each_entry(child, &linkbus->devices, bus_list) {
  373. int pos;
  374. u32 reg32, encoding;
  375. struct aspm_latency *acceptable =
  376. &link->acceptable[PCI_FUNC(child->devfn)];
  377. if (child->pcie_type != PCI_EXP_TYPE_ENDPOINT &&
  378. child->pcie_type != PCI_EXP_TYPE_LEG_END)
  379. continue;
  380. pos = pci_pcie_cap(child);
  381. pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
  382. /* Calculate endpoint L0s acceptable latency */
  383. encoding = (reg32 & PCI_EXP_DEVCAP_L0S) >> 6;
  384. acceptable->l0s = calc_l0s_acceptable(encoding);
  385. /* Calculate endpoint L1 acceptable latency */
  386. encoding = (reg32 & PCI_EXP_DEVCAP_L1) >> 9;
  387. acceptable->l1 = calc_l1_acceptable(encoding);
  388. pcie_aspm_check_latency(child);
  389. }
  390. }
  391. static void pcie_config_aspm_dev(struct pci_dev *pdev, u32 val)
  392. {
  393. u16 reg16;
  394. int pos = pci_pcie_cap(pdev);
  395. pci_read_config_word(pdev, pos + PCI_EXP_LNKCTL, &reg16);
  396. reg16 &= ~0x3;
  397. reg16 |= val;
  398. pci_write_config_word(pdev, pos + PCI_EXP_LNKCTL, reg16);
  399. }
  400. static void pcie_config_aspm_link(struct pcie_link_state *link, u32 state)
  401. {
  402. u32 upstream = 0, dwstream = 0;
  403. struct pci_dev *child, *parent = link->pdev;
  404. struct pci_bus *linkbus = parent->subordinate;
  405. /* Nothing to do if the link is already in the requested state */
  406. state &= (link->aspm_capable & ~link->aspm_disable);
  407. if (link->aspm_enabled == state)
  408. return;
  409. /* Convert ASPM state to upstream/downstream ASPM register state */
  410. if (state & ASPM_STATE_L0S_UP)
  411. dwstream |= PCIE_LINK_STATE_L0S;
  412. if (state & ASPM_STATE_L0S_DW)
  413. upstream |= PCIE_LINK_STATE_L0S;
  414. if (state & ASPM_STATE_L1) {
  415. upstream |= PCIE_LINK_STATE_L1;
  416. dwstream |= PCIE_LINK_STATE_L1;
  417. }
  418. /*
  419. * Spec 2.0 suggests all functions should be configured the
  420. * same setting for ASPM. Enabling ASPM L1 should be done in
  421. * upstream component first and then downstream, and vice
  422. * versa for disabling ASPM L1. Spec doesn't mention L0S.
  423. */
  424. if (state & ASPM_STATE_L1)
  425. pcie_config_aspm_dev(parent, upstream);
  426. list_for_each_entry(child, &linkbus->devices, bus_list)
  427. pcie_config_aspm_dev(child, dwstream);
  428. if (!(state & ASPM_STATE_L1))
  429. pcie_config_aspm_dev(parent, upstream);
  430. link->aspm_enabled = state;
  431. }
  432. static void pcie_config_aspm_path(struct pcie_link_state *link)
  433. {
  434. while (link) {
  435. pcie_config_aspm_link(link, policy_to_aspm_state(link));
  436. link = link->parent;
  437. }
  438. }
  439. static void free_link_state(struct pcie_link_state *link)
  440. {
  441. link->pdev->link_state = NULL;
  442. kfree(link);
  443. }
  444. static int pcie_aspm_sanity_check(struct pci_dev *pdev)
  445. {
  446. struct pci_dev *child;
  447. int pos;
  448. u32 reg32;
  449. if (aspm_disabled)
  450. return 0;
  451. /*
  452. * Some functions in a slot might not all be PCIe functions,
  453. * very strange. Disable ASPM for the whole slot
  454. */
  455. list_for_each_entry(child, &pdev->subordinate->devices, bus_list) {
  456. pos = pci_pcie_cap(child);
  457. if (!pos)
  458. return -EINVAL;
  459. /*
  460. * Disable ASPM for pre-1.1 PCIe device, we follow MS to use
  461. * RBER bit to determine if a function is 1.1 version device
  462. */
  463. pci_read_config_dword(child, pos + PCI_EXP_DEVCAP, &reg32);
  464. if (!(reg32 & PCI_EXP_DEVCAP_RBER) && !aspm_force) {
  465. dev_printk(KERN_INFO, &child->dev, "disabling ASPM"
  466. " on pre-1.1 PCIe device. You can enable it"
  467. " with 'pcie_aspm=force'\n");
  468. return -EINVAL;
  469. }
  470. }
  471. return 0;
  472. }
  473. static struct pcie_link_state *alloc_pcie_link_state(struct pci_dev *pdev)
  474. {
  475. struct pcie_link_state *link;
  476. link = kzalloc(sizeof(*link), GFP_KERNEL);
  477. if (!link)
  478. return NULL;
  479. INIT_LIST_HEAD(&link->sibling);
  480. INIT_LIST_HEAD(&link->children);
  481. INIT_LIST_HEAD(&link->link);
  482. link->pdev = pdev;
  483. if (pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM) {
  484. struct pcie_link_state *parent;
  485. parent = pdev->bus->parent->self->link_state;
  486. if (!parent) {
  487. kfree(link);
  488. return NULL;
  489. }
  490. link->parent = parent;
  491. list_add(&link->link, &parent->children);
  492. }
  493. /* Setup a pointer to the root port link */
  494. if (!link->parent)
  495. link->root = link;
  496. else
  497. link->root = link->parent->root;
  498. list_add(&link->sibling, &link_list);
  499. pdev->link_state = link;
  500. return link;
  501. }
  502. /*
  503. * pcie_aspm_init_link_state: Initiate PCI express link state.
  504. * It is called after the pcie and its children devices are scaned.
  505. * @pdev: the root port or switch downstream port
  506. */
  507. void pcie_aspm_init_link_state(struct pci_dev *pdev)
  508. {
  509. struct pcie_link_state *link;
  510. int blacklist = !!pcie_aspm_sanity_check(pdev);
  511. if (!pci_is_pcie(pdev) || pdev->link_state)
  512. return;
  513. if (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
  514. pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM)
  515. return;
  516. /* VIA has a strange chipset, root port is under a bridge */
  517. if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT &&
  518. pdev->bus->self)
  519. return;
  520. down_read(&pci_bus_sem);
  521. if (list_empty(&pdev->subordinate->devices))
  522. goto out;
  523. mutex_lock(&aspm_lock);
  524. link = alloc_pcie_link_state(pdev);
  525. if (!link)
  526. goto unlock;
  527. /*
  528. * Setup initial ASPM state. Note that we need to configure
  529. * upstream links also because capable state of them can be
  530. * update through pcie_aspm_cap_init().
  531. */
  532. pcie_aspm_cap_init(link, blacklist);
  533. /* Setup initial Clock PM state */
  534. pcie_clkpm_cap_init(link, blacklist);
  535. /*
  536. * At this stage drivers haven't had an opportunity to change the
  537. * link policy setting. Enabling ASPM on broken hardware can cripple
  538. * it even before the driver has had a chance to disable ASPM, so
  539. * default to a safe level right now. If we're enabling ASPM beyond
  540. * the BIOS's expectation, we'll do so once pci_enable_device() is
  541. * called.
  542. */
  543. if (aspm_policy != POLICY_POWERSAVE) {
  544. pcie_config_aspm_path(link);
  545. pcie_set_clkpm(link, policy_to_clkpm_state(link));
  546. }
  547. unlock:
  548. mutex_unlock(&aspm_lock);
  549. out:
  550. up_read(&pci_bus_sem);
  551. }
  552. /* Recheck latencies and update aspm_capable for links under the root */
  553. static void pcie_update_aspm_capable(struct pcie_link_state *root)
  554. {
  555. struct pcie_link_state *link;
  556. BUG_ON(root->parent);
  557. list_for_each_entry(link, &link_list, sibling) {
  558. if (link->root != root)
  559. continue;
  560. link->aspm_capable = link->aspm_support;
  561. }
  562. list_for_each_entry(link, &link_list, sibling) {
  563. struct pci_dev *child;
  564. struct pci_bus *linkbus = link->pdev->subordinate;
  565. if (link->root != root)
  566. continue;
  567. list_for_each_entry(child, &linkbus->devices, bus_list) {
  568. if ((child->pcie_type != PCI_EXP_TYPE_ENDPOINT) &&
  569. (child->pcie_type != PCI_EXP_TYPE_LEG_END))
  570. continue;
  571. pcie_aspm_check_latency(child);
  572. }
  573. }
  574. }
  575. /* @pdev: the endpoint device */
  576. void pcie_aspm_exit_link_state(struct pci_dev *pdev)
  577. {
  578. struct pci_dev *parent = pdev->bus->self;
  579. struct pcie_link_state *link, *root, *parent_link;
  580. if (!pci_is_pcie(pdev) || !parent || !parent->link_state)
  581. return;
  582. if ((parent->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
  583. (parent->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
  584. return;
  585. down_read(&pci_bus_sem);
  586. mutex_lock(&aspm_lock);
  587. /*
  588. * All PCIe functions are in one slot, remove one function will remove
  589. * the whole slot, so just wait until we are the last function left.
  590. */
  591. if (!list_is_last(&pdev->bus_list, &parent->subordinate->devices))
  592. goto out;
  593. link = parent->link_state;
  594. root = link->root;
  595. parent_link = link->parent;
  596. /* All functions are removed, so just disable ASPM for the link */
  597. pcie_config_aspm_link(link, 0);
  598. list_del(&link->sibling);
  599. list_del(&link->link);
  600. /* Clock PM is for endpoint device */
  601. free_link_state(link);
  602. /* Recheck latencies and configure upstream links */
  603. if (parent_link) {
  604. pcie_update_aspm_capable(root);
  605. pcie_config_aspm_path(parent_link);
  606. }
  607. out:
  608. mutex_unlock(&aspm_lock);
  609. up_read(&pci_bus_sem);
  610. }
  611. /* @pdev: the root port or switch downstream port */
  612. void pcie_aspm_pm_state_change(struct pci_dev *pdev)
  613. {
  614. struct pcie_link_state *link = pdev->link_state;
  615. if (aspm_disabled || !pci_is_pcie(pdev) || !link)
  616. return;
  617. if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
  618. (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
  619. return;
  620. /*
  621. * Devices changed PM state, we should recheck if latency
  622. * meets all functions' requirement
  623. */
  624. down_read(&pci_bus_sem);
  625. mutex_lock(&aspm_lock);
  626. pcie_update_aspm_capable(link->root);
  627. pcie_config_aspm_path(link);
  628. mutex_unlock(&aspm_lock);
  629. up_read(&pci_bus_sem);
  630. }
  631. void pcie_aspm_powersave_config_link(struct pci_dev *pdev)
  632. {
  633. struct pcie_link_state *link = pdev->link_state;
  634. if (aspm_disabled || !pci_is_pcie(pdev) || !link)
  635. return;
  636. if (aspm_policy != POLICY_POWERSAVE)
  637. return;
  638. if ((pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT) &&
  639. (pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM))
  640. return;
  641. down_read(&pci_bus_sem);
  642. mutex_lock(&aspm_lock);
  643. pcie_config_aspm_path(link);
  644. pcie_set_clkpm(link, policy_to_clkpm_state(link));
  645. mutex_unlock(&aspm_lock);
  646. up_read(&pci_bus_sem);
  647. }
  648. /*
  649. * pci_disable_link_state - disable pci device's link state, so the link will
  650. * never enter specific states
  651. */
  652. static void __pci_disable_link_state(struct pci_dev *pdev, int state, bool sem,
  653. bool force)
  654. {
  655. struct pci_dev *parent = pdev->bus->self;
  656. struct pcie_link_state *link;
  657. if (aspm_disabled && !force)
  658. return;
  659. if (!pci_is_pcie(pdev))
  660. return;
  661. if (pdev->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
  662. pdev->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
  663. parent = pdev;
  664. if (!parent || !parent->link_state)
  665. return;
  666. if (sem)
  667. down_read(&pci_bus_sem);
  668. mutex_lock(&aspm_lock);
  669. link = parent->link_state;
  670. if (state & PCIE_LINK_STATE_L0S)
  671. link->aspm_disable |= ASPM_STATE_L0S;
  672. if (state & PCIE_LINK_STATE_L1)
  673. link->aspm_disable |= ASPM_STATE_L1;
  674. pcie_config_aspm_link(link, policy_to_aspm_state(link));
  675. if (state & PCIE_LINK_STATE_CLKPM) {
  676. link->clkpm_capable = 0;
  677. pcie_set_clkpm(link, 0);
  678. }
  679. mutex_unlock(&aspm_lock);
  680. if (sem)
  681. up_read(&pci_bus_sem);
  682. }
  683. void pci_disable_link_state_locked(struct pci_dev *pdev, int state)
  684. {
  685. __pci_disable_link_state(pdev, state, false, false);
  686. }
  687. EXPORT_SYMBOL(pci_disable_link_state_locked);
  688. void pci_disable_link_state(struct pci_dev *pdev, int state)
  689. {
  690. __pci_disable_link_state(pdev, state, true, false);
  691. }
  692. EXPORT_SYMBOL(pci_disable_link_state);
  693. void pcie_clear_aspm(struct pci_bus *bus)
  694. {
  695. struct pci_dev *child;
  696. /*
  697. * Clear any ASPM setup that the firmware has carried out on this bus
  698. */
  699. list_for_each_entry(child, &bus->devices, bus_list) {
  700. __pci_disable_link_state(child, PCIE_LINK_STATE_L0S |
  701. PCIE_LINK_STATE_L1 |
  702. PCIE_LINK_STATE_CLKPM,
  703. false, true);
  704. }
  705. }
  706. static int pcie_aspm_set_policy(const char *val, struct kernel_param *kp)
  707. {
  708. int i;
  709. struct pcie_link_state *link;
  710. if (aspm_disabled)
  711. return -EPERM;
  712. for (i = 0; i < ARRAY_SIZE(policy_str); i++)
  713. if (!strncmp(val, policy_str[i], strlen(policy_str[i])))
  714. break;
  715. if (i >= ARRAY_SIZE(policy_str))
  716. return -EINVAL;
  717. if (i == aspm_policy)
  718. return 0;
  719. down_read(&pci_bus_sem);
  720. mutex_lock(&aspm_lock);
  721. aspm_policy = i;
  722. list_for_each_entry(link, &link_list, sibling) {
  723. pcie_config_aspm_link(link, policy_to_aspm_state(link));
  724. pcie_set_clkpm(link, policy_to_clkpm_state(link));
  725. }
  726. mutex_unlock(&aspm_lock);
  727. up_read(&pci_bus_sem);
  728. return 0;
  729. }
  730. static int pcie_aspm_get_policy(char *buffer, struct kernel_param *kp)
  731. {
  732. int i, cnt = 0;
  733. for (i = 0; i < ARRAY_SIZE(policy_str); i++)
  734. if (i == aspm_policy)
  735. cnt += sprintf(buffer + cnt, "[%s] ", policy_str[i]);
  736. else
  737. cnt += sprintf(buffer + cnt, "%s ", policy_str[i]);
  738. return cnt;
  739. }
  740. module_param_call(policy, pcie_aspm_set_policy, pcie_aspm_get_policy,
  741. NULL, 0644);
  742. #ifdef CONFIG_PCIEASPM_DEBUG
  743. static ssize_t link_state_show(struct device *dev,
  744. struct device_attribute *attr,
  745. char *buf)
  746. {
  747. struct pci_dev *pci_device = to_pci_dev(dev);
  748. struct pcie_link_state *link_state = pci_device->link_state;
  749. return sprintf(buf, "%d\n", link_state->aspm_enabled);
  750. }
  751. static ssize_t link_state_store(struct device *dev,
  752. struct device_attribute *attr,
  753. const char *buf,
  754. size_t n)
  755. {
  756. struct pci_dev *pdev = to_pci_dev(dev);
  757. struct pcie_link_state *link, *root = pdev->link_state->root;
  758. u32 val = buf[0] - '0', state = 0;
  759. if (aspm_disabled)
  760. return -EPERM;
  761. if (n < 1 || val > 3)
  762. return -EINVAL;
  763. /* Convert requested state to ASPM state */
  764. if (val & PCIE_LINK_STATE_L0S)
  765. state |= ASPM_STATE_L0S;
  766. if (val & PCIE_LINK_STATE_L1)
  767. state |= ASPM_STATE_L1;
  768. down_read(&pci_bus_sem);
  769. mutex_lock(&aspm_lock);
  770. list_for_each_entry(link, &link_list, sibling) {
  771. if (link->root != root)
  772. continue;
  773. pcie_config_aspm_link(link, state);
  774. }
  775. mutex_unlock(&aspm_lock);
  776. up_read(&pci_bus_sem);
  777. return n;
  778. }
  779. static ssize_t clk_ctl_show(struct device *dev,
  780. struct device_attribute *attr,
  781. char *buf)
  782. {
  783. struct pci_dev *pci_device = to_pci_dev(dev);
  784. struct pcie_link_state *link_state = pci_device->link_state;
  785. return sprintf(buf, "%d\n", link_state->clkpm_enabled);
  786. }
  787. static ssize_t clk_ctl_store(struct device *dev,
  788. struct device_attribute *attr,
  789. const char *buf,
  790. size_t n)
  791. {
  792. struct pci_dev *pdev = to_pci_dev(dev);
  793. int state;
  794. if (n < 1)
  795. return -EINVAL;
  796. state = buf[0]-'0';
  797. down_read(&pci_bus_sem);
  798. mutex_lock(&aspm_lock);
  799. pcie_set_clkpm_nocheck(pdev->link_state, !!state);
  800. mutex_unlock(&aspm_lock);
  801. up_read(&pci_bus_sem);
  802. return n;
  803. }
  804. static DEVICE_ATTR(link_state, 0644, link_state_show, link_state_store);
  805. static DEVICE_ATTR(clk_ctl, 0644, clk_ctl_show, clk_ctl_store);
  806. static char power_group[] = "power";
  807. void pcie_aspm_create_sysfs_dev_files(struct pci_dev *pdev)
  808. {
  809. struct pcie_link_state *link_state = pdev->link_state;
  810. if (!pci_is_pcie(pdev) ||
  811. (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
  812. pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
  813. return;
  814. if (link_state->aspm_support)
  815. sysfs_add_file_to_group(&pdev->dev.kobj,
  816. &dev_attr_link_state.attr, power_group);
  817. if (link_state->clkpm_capable)
  818. sysfs_add_file_to_group(&pdev->dev.kobj,
  819. &dev_attr_clk_ctl.attr, power_group);
  820. }
  821. void pcie_aspm_remove_sysfs_dev_files(struct pci_dev *pdev)
  822. {
  823. struct pcie_link_state *link_state = pdev->link_state;
  824. if (!pci_is_pcie(pdev) ||
  825. (pdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT &&
  826. pdev->pcie_type != PCI_EXP_TYPE_DOWNSTREAM) || !link_state)
  827. return;
  828. if (link_state->aspm_support)
  829. sysfs_remove_file_from_group(&pdev->dev.kobj,
  830. &dev_attr_link_state.attr, power_group);
  831. if (link_state->clkpm_capable)
  832. sysfs_remove_file_from_group(&pdev->dev.kobj,
  833. &dev_attr_clk_ctl.attr, power_group);
  834. }
  835. #endif
  836. static int __init pcie_aspm_disable(char *str)
  837. {
  838. if (!strcmp(str, "off")) {
  839. aspm_policy = POLICY_DEFAULT;
  840. aspm_disabled = 1;
  841. aspm_support_enabled = false;
  842. printk(KERN_INFO "PCIe ASPM is disabled\n");
  843. } else if (!strcmp(str, "force")) {
  844. aspm_force = 1;
  845. printk(KERN_INFO "PCIe ASPM is forcibly enabled\n");
  846. }
  847. return 1;
  848. }
  849. __setup("pcie_aspm=", pcie_aspm_disable);
  850. void pcie_no_aspm(void)
  851. {
  852. /*
  853. * Disabling ASPM is intended to prevent the kernel from modifying
  854. * existing hardware state, not to clear existing state. To that end:
  855. * (a) set policy to POLICY_DEFAULT in order to avoid changing state
  856. * (b) prevent userspace from changing policy
  857. */
  858. if (!aspm_force) {
  859. aspm_policy = POLICY_DEFAULT;
  860. aspm_disabled = 1;
  861. }
  862. }
  863. /**
  864. * pcie_aspm_enabled - is PCIe ASPM enabled?
  865. *
  866. * Returns true if ASPM has not been disabled by the command-line option
  867. * pcie_aspm=off.
  868. **/
  869. int pcie_aspm_enabled(void)
  870. {
  871. return !aspm_disabled;
  872. }
  873. EXPORT_SYMBOL(pcie_aspm_enabled);
  874. bool pcie_aspm_support_enabled(void)
  875. {
  876. return aspm_support_enabled;
  877. }
  878. EXPORT_SYMBOL(pcie_aspm_support_enabled);