x2apic_uv_x.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <linux/delay.h>
  27. #include <linux/crash_dump.h>
  28. #include <asm/uv/uv_mmrs.h>
  29. #include <asm/uv/uv_hub.h>
  30. #include <asm/current.h>
  31. #include <asm/pgtable.h>
  32. #include <asm/uv/bios.h>
  33. #include <asm/uv/uv.h>
  34. #include <asm/apic.h>
  35. #include <asm/ipi.h>
  36. #include <asm/smp.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/emergency-restart.h>
  39. #include <asm/nmi.h>
  40. /* BMC sets a bit this MMR non-zero before sending an NMI */
  41. #define UVH_NMI_MMR UVH_SCRATCH5
  42. #define UVH_NMI_MMR_CLEAR (UVH_NMI_MMR + 8)
  43. #define UV_NMI_PENDING_MASK (1UL << 63)
  44. DEFINE_PER_CPU(unsigned long, cpu_last_nmi_count);
  45. DEFINE_PER_CPU(int, x2apic_extra_bits);
  46. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  47. static enum uv_system_type uv_system_type;
  48. static u64 gru_start_paddr, gru_end_paddr;
  49. static union uvh_apicid uvh_apicid;
  50. int uv_min_hub_revision_id;
  51. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  52. unsigned int uv_apicid_hibits;
  53. EXPORT_SYMBOL_GPL(uv_apicid_hibits);
  54. static DEFINE_SPINLOCK(uv_nmi_lock);
  55. static struct apic apic_x2apic_uv_x;
  56. static unsigned long __init uv_early_read_mmr(unsigned long addr)
  57. {
  58. unsigned long val, *mmr;
  59. mmr = early_ioremap(UV_LOCAL_MMR_BASE | addr, sizeof(*mmr));
  60. val = *mmr;
  61. early_iounmap(mmr, sizeof(*mmr));
  62. return val;
  63. }
  64. static inline bool is_GRU_range(u64 start, u64 end)
  65. {
  66. return start >= gru_start_paddr && end <= gru_end_paddr;
  67. }
  68. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  69. {
  70. return is_ISA_range(start, end) || is_GRU_range(start, end);
  71. }
  72. static int __init early_get_pnodeid(void)
  73. {
  74. union uvh_node_id_u node_id;
  75. union uvh_rh_gam_config_mmr_u m_n_config;
  76. int pnode;
  77. /* Currently, all blades have same revision number */
  78. node_id.v = uv_early_read_mmr(UVH_NODE_ID);
  79. m_n_config.v = uv_early_read_mmr(UVH_RH_GAM_CONFIG_MMR);
  80. uv_min_hub_revision_id = node_id.s.revision;
  81. if (node_id.s.part_number == UV2_HUB_PART_NUMBER)
  82. uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
  83. if (node_id.s.part_number == UV2_HUB_PART_NUMBER_X)
  84. uv_min_hub_revision_id += UV2_HUB_REVISION_BASE - 1;
  85. uv_hub_info->hub_revision = uv_min_hub_revision_id;
  86. pnode = (node_id.s.node_id >> 1) & ((1 << m_n_config.s.n_skt) - 1);
  87. return pnode;
  88. }
  89. static void __init early_get_apic_pnode_shift(void)
  90. {
  91. uvh_apicid.v = uv_early_read_mmr(UVH_APICID);
  92. if (!uvh_apicid.v)
  93. /*
  94. * Old bios, use default value
  95. */
  96. uvh_apicid.s.pnode_shift = UV_APIC_PNODE_SHIFT;
  97. }
  98. /*
  99. * Add an extra bit as dictated by bios to the destination apicid of
  100. * interrupts potentially passing through the UV HUB. This prevents
  101. * a deadlock between interrupts and IO port operations.
  102. */
  103. static void __init uv_set_apicid_hibit(void)
  104. {
  105. union uv1h_lb_target_physical_apic_id_mask_u apicid_mask;
  106. if (is_uv1_hub()) {
  107. apicid_mask.v =
  108. uv_early_read_mmr(UV1H_LB_TARGET_PHYSICAL_APIC_ID_MASK);
  109. uv_apicid_hibits =
  110. apicid_mask.s1.bit_enables & UV_APICID_HIBIT_MASK;
  111. }
  112. }
  113. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  114. {
  115. int pnodeid, is_uv1, is_uv2;
  116. is_uv1 = !strcmp(oem_id, "SGI");
  117. is_uv2 = !strcmp(oem_id, "SGI2");
  118. if (is_uv1 || is_uv2) {
  119. uv_hub_info->hub_revision =
  120. is_uv1 ? UV1_HUB_REVISION_BASE : UV2_HUB_REVISION_BASE;
  121. pnodeid = early_get_pnodeid();
  122. early_get_apic_pnode_shift();
  123. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  124. x86_platform.nmi_init = uv_nmi_init;
  125. if (!strcmp(oem_table_id, "UVL"))
  126. uv_system_type = UV_LEGACY_APIC;
  127. else if (!strcmp(oem_table_id, "UVX"))
  128. uv_system_type = UV_X2APIC;
  129. else if (!strcmp(oem_table_id, "UVH")) {
  130. __this_cpu_write(x2apic_extra_bits,
  131. pnodeid << uvh_apicid.s.pnode_shift);
  132. uv_system_type = UV_NON_UNIQUE_APIC;
  133. uv_set_apicid_hibit();
  134. return 1;
  135. }
  136. }
  137. return 0;
  138. }
  139. enum uv_system_type get_uv_system_type(void)
  140. {
  141. return uv_system_type;
  142. }
  143. int is_uv_system(void)
  144. {
  145. return uv_system_type != UV_NONE;
  146. }
  147. EXPORT_SYMBOL_GPL(is_uv_system);
  148. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  149. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  150. struct uv_blade_info *uv_blade_info;
  151. EXPORT_SYMBOL_GPL(uv_blade_info);
  152. short *uv_node_to_blade;
  153. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  154. short *uv_cpu_to_blade;
  155. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  156. short uv_possible_blades;
  157. EXPORT_SYMBOL_GPL(uv_possible_blades);
  158. unsigned long sn_rtc_cycles_per_second;
  159. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  160. static const struct cpumask *uv_target_cpus(void)
  161. {
  162. return cpu_online_mask;
  163. }
  164. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  165. {
  166. cpumask_clear(retmask);
  167. cpumask_set_cpu(cpu, retmask);
  168. }
  169. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  170. {
  171. #ifdef CONFIG_SMP
  172. unsigned long val;
  173. int pnode;
  174. pnode = uv_apicid_to_pnode(phys_apicid);
  175. phys_apicid |= uv_apicid_hibits;
  176. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  177. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  178. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  179. APIC_DM_INIT;
  180. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  181. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  182. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  183. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  184. APIC_DM_STARTUP;
  185. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  186. atomic_set(&init_deasserted, 1);
  187. #endif
  188. return 0;
  189. }
  190. static void uv_send_IPI_one(int cpu, int vector)
  191. {
  192. unsigned long apicid;
  193. int pnode;
  194. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  195. pnode = uv_apicid_to_pnode(apicid);
  196. uv_hub_send_ipi(pnode, apicid, vector);
  197. }
  198. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  199. {
  200. unsigned int cpu;
  201. for_each_cpu(cpu, mask)
  202. uv_send_IPI_one(cpu, vector);
  203. }
  204. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  205. {
  206. unsigned int this_cpu = smp_processor_id();
  207. unsigned int cpu;
  208. for_each_cpu(cpu, mask) {
  209. if (cpu != this_cpu)
  210. uv_send_IPI_one(cpu, vector);
  211. }
  212. }
  213. static void uv_send_IPI_allbutself(int vector)
  214. {
  215. unsigned int this_cpu = smp_processor_id();
  216. unsigned int cpu;
  217. for_each_online_cpu(cpu) {
  218. if (cpu != this_cpu)
  219. uv_send_IPI_one(cpu, vector);
  220. }
  221. }
  222. static void uv_send_IPI_all(int vector)
  223. {
  224. uv_send_IPI_mask(cpu_online_mask, vector);
  225. }
  226. static int uv_apic_id_registered(void)
  227. {
  228. return 1;
  229. }
  230. static void uv_init_apic_ldr(void)
  231. {
  232. }
  233. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  234. {
  235. /*
  236. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  237. * May as well be the first.
  238. */
  239. int cpu = cpumask_first(cpumask);
  240. if ((unsigned)cpu < nr_cpu_ids)
  241. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  242. else
  243. return BAD_APICID;
  244. }
  245. static unsigned int
  246. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  247. const struct cpumask *andmask)
  248. {
  249. int cpu;
  250. /*
  251. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  252. * May as well be the first.
  253. */
  254. for_each_cpu_and(cpu, cpumask, andmask) {
  255. if (cpumask_test_cpu(cpu, cpu_online_mask))
  256. break;
  257. }
  258. return per_cpu(x86_cpu_to_apicid, cpu) | uv_apicid_hibits;
  259. }
  260. static unsigned int x2apic_get_apic_id(unsigned long x)
  261. {
  262. unsigned int id;
  263. WARN_ON(preemptible() && num_online_cpus() > 1);
  264. id = x | __this_cpu_read(x2apic_extra_bits);
  265. return id;
  266. }
  267. static unsigned long set_apic_id(unsigned int id)
  268. {
  269. unsigned long x;
  270. /* maskout x2apic_extra_bits ? */
  271. x = id;
  272. return x;
  273. }
  274. static unsigned int uv_read_apic_id(void)
  275. {
  276. return x2apic_get_apic_id(apic_read(APIC_ID));
  277. }
  278. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  279. {
  280. return uv_read_apic_id() >> index_msb;
  281. }
  282. static void uv_send_IPI_self(int vector)
  283. {
  284. apic_write(APIC_SELF_IPI, vector);
  285. }
  286. static int uv_probe(void)
  287. {
  288. return apic == &apic_x2apic_uv_x;
  289. }
  290. static struct apic __refdata apic_x2apic_uv_x = {
  291. .name = "UV large system",
  292. .probe = uv_probe,
  293. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  294. .apic_id_valid = default_apic_id_valid,
  295. .apic_id_registered = uv_apic_id_registered,
  296. .irq_delivery_mode = dest_Fixed,
  297. .irq_dest_mode = 0, /* physical */
  298. .target_cpus = uv_target_cpus,
  299. .disable_esr = 0,
  300. .dest_logical = APIC_DEST_LOGICAL,
  301. .check_apicid_used = NULL,
  302. .check_apicid_present = NULL,
  303. .vector_allocation_domain = uv_vector_allocation_domain,
  304. .init_apic_ldr = uv_init_apic_ldr,
  305. .ioapic_phys_id_map = NULL,
  306. .setup_apic_routing = NULL,
  307. .multi_timer_check = NULL,
  308. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  309. .apicid_to_cpu_present = NULL,
  310. .setup_portio_remap = NULL,
  311. .check_phys_apicid_present = default_check_phys_apicid_present,
  312. .enable_apic_mode = NULL,
  313. .phys_pkg_id = uv_phys_pkg_id,
  314. .mps_oem_check = NULL,
  315. .get_apic_id = x2apic_get_apic_id,
  316. .set_apic_id = set_apic_id,
  317. .apic_id_mask = 0xFFFFFFFFu,
  318. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  319. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  320. .send_IPI_mask = uv_send_IPI_mask,
  321. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  322. .send_IPI_allbutself = uv_send_IPI_allbutself,
  323. .send_IPI_all = uv_send_IPI_all,
  324. .send_IPI_self = uv_send_IPI_self,
  325. .wakeup_secondary_cpu = uv_wakeup_secondary,
  326. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  327. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  328. .wait_for_init_deassert = NULL,
  329. .smp_callin_clear_local_apic = NULL,
  330. .inquire_remote_apic = NULL,
  331. .read = native_apic_msr_read,
  332. .write = native_apic_msr_write,
  333. .icr_read = native_x2apic_icr_read,
  334. .icr_write = native_x2apic_icr_write,
  335. .wait_icr_idle = native_x2apic_wait_icr_idle,
  336. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  337. };
  338. static __cpuinit void set_x2apic_extra_bits(int pnode)
  339. {
  340. __this_cpu_write(x2apic_extra_bits, pnode << uvh_apicid.s.pnode_shift);
  341. }
  342. /*
  343. * Called on boot cpu.
  344. */
  345. static __init int boot_pnode_to_blade(int pnode)
  346. {
  347. int blade;
  348. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  349. if (pnode == uv_blade_info[blade].pnode)
  350. return blade;
  351. BUG();
  352. }
  353. struct redir_addr {
  354. unsigned long redirect;
  355. unsigned long alias;
  356. };
  357. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  358. static __initdata struct redir_addr redir_addrs[] = {
  359. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_0_MMR},
  360. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_1_MMR},
  361. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_RH_GAM_ALIAS210_OVERLAY_CONFIG_2_MMR},
  362. };
  363. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  364. {
  365. union uvh_rh_gam_alias210_overlay_config_2_mmr_u alias;
  366. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  367. int i;
  368. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  369. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  370. if (alias.s.enable && alias.s.base == 0) {
  371. *size = (1UL << alias.s.m_alias);
  372. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  373. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  374. return;
  375. }
  376. }
  377. *base = *size = 0;
  378. }
  379. enum map_type {map_wb, map_uc};
  380. static __init void map_high(char *id, unsigned long base, int pshift,
  381. int bshift, int max_pnode, enum map_type map_type)
  382. {
  383. unsigned long bytes, paddr;
  384. paddr = base << pshift;
  385. bytes = (1UL << bshift) * (max_pnode + 1);
  386. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  387. paddr + bytes);
  388. if (map_type == map_uc)
  389. init_extra_mapping_uc(paddr, bytes);
  390. else
  391. init_extra_mapping_wb(paddr, bytes);
  392. }
  393. static __init void map_gru_high(int max_pnode)
  394. {
  395. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  396. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  397. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  398. if (gru.s.enable) {
  399. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  400. gru_start_paddr = ((u64)gru.s.base << shift);
  401. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  402. }
  403. }
  404. static __init void map_mmr_high(int max_pnode)
  405. {
  406. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  407. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  408. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  409. if (mmr.s.enable)
  410. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  411. }
  412. static __init void map_mmioh_high(int max_pnode)
  413. {
  414. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  415. int shift;
  416. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  417. if (is_uv1_hub() && mmioh.s1.enable) {
  418. shift = UV1H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  419. map_high("MMIOH", mmioh.s1.base, shift, mmioh.s1.m_io,
  420. max_pnode, map_uc);
  421. }
  422. if (is_uv2_hub() && mmioh.s2.enable) {
  423. shift = UV2H_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  424. map_high("MMIOH", mmioh.s2.base, shift, mmioh.s2.m_io,
  425. max_pnode, map_uc);
  426. }
  427. }
  428. static __init void map_low_mmrs(void)
  429. {
  430. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  431. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  432. }
  433. static __init void uv_rtc_init(void)
  434. {
  435. long status;
  436. u64 ticks_per_sec;
  437. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  438. &ticks_per_sec);
  439. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  440. printk(KERN_WARNING
  441. "unable to determine platform RTC clock frequency, "
  442. "guessing.\n");
  443. /* BIOS gives wrong value for clock freq. so guess */
  444. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  445. } else
  446. sn_rtc_cycles_per_second = ticks_per_sec;
  447. }
  448. /*
  449. * percpu heartbeat timer
  450. */
  451. static void uv_heartbeat(unsigned long ignored)
  452. {
  453. struct timer_list *timer = &uv_hub_info->scir.timer;
  454. unsigned char bits = uv_hub_info->scir.state;
  455. /* flip heartbeat bit */
  456. bits ^= SCIR_CPU_HEARTBEAT;
  457. /* is this cpu idle? */
  458. if (idle_cpu(raw_smp_processor_id()))
  459. bits &= ~SCIR_CPU_ACTIVITY;
  460. else
  461. bits |= SCIR_CPU_ACTIVITY;
  462. /* update system controller interface reg */
  463. uv_set_scir_bits(bits);
  464. /* enable next timer period */
  465. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  466. }
  467. static void __cpuinit uv_heartbeat_enable(int cpu)
  468. {
  469. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  470. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  471. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  472. setup_timer(timer, uv_heartbeat, cpu);
  473. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  474. add_timer_on(timer, cpu);
  475. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  476. /* also ensure that boot cpu is enabled */
  477. cpu = 0;
  478. }
  479. }
  480. #ifdef CONFIG_HOTPLUG_CPU
  481. static void __cpuinit uv_heartbeat_disable(int cpu)
  482. {
  483. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  484. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  485. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  486. }
  487. uv_set_cpu_scir_bits(cpu, 0xff);
  488. }
  489. /*
  490. * cpu hotplug notifier
  491. */
  492. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  493. unsigned long action, void *hcpu)
  494. {
  495. long cpu = (long)hcpu;
  496. switch (action) {
  497. case CPU_ONLINE:
  498. uv_heartbeat_enable(cpu);
  499. break;
  500. case CPU_DOWN_PREPARE:
  501. uv_heartbeat_disable(cpu);
  502. break;
  503. default:
  504. break;
  505. }
  506. return NOTIFY_OK;
  507. }
  508. static __init void uv_scir_register_cpu_notifier(void)
  509. {
  510. hotcpu_notifier(uv_scir_cpu_notify, 0);
  511. }
  512. #else /* !CONFIG_HOTPLUG_CPU */
  513. static __init void uv_scir_register_cpu_notifier(void)
  514. {
  515. }
  516. static __init int uv_init_heartbeat(void)
  517. {
  518. int cpu;
  519. if (is_uv_system())
  520. for_each_online_cpu(cpu)
  521. uv_heartbeat_enable(cpu);
  522. return 0;
  523. }
  524. late_initcall(uv_init_heartbeat);
  525. #endif /* !CONFIG_HOTPLUG_CPU */
  526. /* Direct Legacy VGA I/O traffic to designated IOH */
  527. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  528. unsigned int command_bits, u32 flags)
  529. {
  530. int domain, bus, rc;
  531. PR_DEVEL("devfn %x decode %d cmd %x flags %d\n",
  532. pdev->devfn, decode, command_bits, flags);
  533. if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
  534. return 0;
  535. if ((command_bits & PCI_COMMAND_IO) == 0)
  536. return 0;
  537. domain = pci_domain_nr(pdev->bus);
  538. bus = pdev->bus->number;
  539. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  540. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  541. return rc;
  542. }
  543. /*
  544. * Called on each cpu to initialize the per_cpu UV data area.
  545. * FIXME: hotplug not supported yet
  546. */
  547. void __cpuinit uv_cpu_init(void)
  548. {
  549. /* CPU 0 initilization will be done via uv_system_init. */
  550. if (!uv_blade_info)
  551. return;
  552. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  553. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  554. set_x2apic_extra_bits(uv_hub_info->pnode);
  555. }
  556. /*
  557. * When NMI is received, print a stack trace.
  558. */
  559. int uv_handle_nmi(unsigned int reason, struct pt_regs *regs)
  560. {
  561. unsigned long real_uv_nmi;
  562. int bid;
  563. /*
  564. * Each blade has an MMR that indicates when an NMI has been sent
  565. * to cpus on the blade. If an NMI is detected, atomically
  566. * clear the MMR and update a per-blade NMI count used to
  567. * cause each cpu on the blade to notice a new NMI.
  568. */
  569. bid = uv_numa_blade_id();
  570. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  571. if (unlikely(real_uv_nmi)) {
  572. spin_lock(&uv_blade_info[bid].nmi_lock);
  573. real_uv_nmi = (uv_read_local_mmr(UVH_NMI_MMR) & UV_NMI_PENDING_MASK);
  574. if (real_uv_nmi) {
  575. uv_blade_info[bid].nmi_count++;
  576. uv_write_local_mmr(UVH_NMI_MMR_CLEAR, UV_NMI_PENDING_MASK);
  577. }
  578. spin_unlock(&uv_blade_info[bid].nmi_lock);
  579. }
  580. if (likely(__get_cpu_var(cpu_last_nmi_count) == uv_blade_info[bid].nmi_count))
  581. return NMI_DONE;
  582. __get_cpu_var(cpu_last_nmi_count) = uv_blade_info[bid].nmi_count;
  583. /*
  584. * Use a lock so only one cpu prints at a time.
  585. * This prevents intermixed output.
  586. */
  587. spin_lock(&uv_nmi_lock);
  588. pr_info("UV NMI stack dump cpu %u:\n", smp_processor_id());
  589. dump_stack();
  590. spin_unlock(&uv_nmi_lock);
  591. return NMI_HANDLED;
  592. }
  593. void uv_register_nmi_notifier(void)
  594. {
  595. if (register_nmi_handler(NMI_UNKNOWN, uv_handle_nmi, 0, "uv"))
  596. printk(KERN_WARNING "UV NMI handler failed to register\n");
  597. }
  598. void uv_nmi_init(void)
  599. {
  600. unsigned int value;
  601. /*
  602. * Unmask NMI on all cpus
  603. */
  604. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  605. value &= ~APIC_LVT_MASKED;
  606. apic_write(APIC_LVT1, value);
  607. }
  608. void __init uv_system_init(void)
  609. {
  610. union uvh_rh_gam_config_mmr_u m_n_config;
  611. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  612. union uvh_node_id_u node_id;
  613. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  614. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val, n_io;
  615. int gnode_extra, max_pnode = 0;
  616. unsigned long mmr_base, present, paddr;
  617. unsigned short pnode_mask, pnode_io_mask;
  618. printk(KERN_INFO "UV: Found %s hub\n", is_uv1_hub() ? "UV1" : "UV2");
  619. map_low_mmrs();
  620. m_n_config.v = uv_read_local_mmr(UVH_RH_GAM_CONFIG_MMR );
  621. m_val = m_n_config.s.m_skt;
  622. n_val = m_n_config.s.n_skt;
  623. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  624. n_io = is_uv1_hub() ? mmioh.s1.n_io : mmioh.s2.n_io;
  625. mmr_base =
  626. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  627. ~UV_MMR_ENABLE;
  628. pnode_mask = (1 << n_val) - 1;
  629. pnode_io_mask = (1 << n_io) - 1;
  630. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  631. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  632. gnode_upper = ((unsigned long)gnode_extra << m_val);
  633. printk(KERN_INFO "UV: N %d, M %d, N_IO: %d, gnode_upper 0x%lx, gnode_extra 0x%x, pnode_mask 0x%x, pnode_io_mask 0x%x\n",
  634. n_val, m_val, n_io, gnode_upper, gnode_extra, pnode_mask, pnode_io_mask);
  635. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  636. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  637. uv_possible_blades +=
  638. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  639. /* uv_num_possible_blades() is really the hub count */
  640. printk(KERN_INFO "UV: Found %d blades, %d hubs\n",
  641. is_uv1_hub() ? uv_num_possible_blades() :
  642. (uv_num_possible_blades() + 1) / 2,
  643. uv_num_possible_blades());
  644. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  645. uv_blade_info = kzalloc(bytes, GFP_KERNEL);
  646. BUG_ON(!uv_blade_info);
  647. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  648. uv_blade_info[blade].memory_nid = -1;
  649. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  650. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  651. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  652. BUG_ON(!uv_node_to_blade);
  653. memset(uv_node_to_blade, 255, bytes);
  654. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  655. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  656. BUG_ON(!uv_cpu_to_blade);
  657. memset(uv_cpu_to_blade, 255, bytes);
  658. blade = 0;
  659. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  660. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  661. for (j = 0; j < 64; j++) {
  662. if (!test_bit(j, &present))
  663. continue;
  664. pnode = (i * 64 + j) & pnode_mask;
  665. uv_blade_info[blade].pnode = pnode;
  666. uv_blade_info[blade].nr_possible_cpus = 0;
  667. uv_blade_info[blade].nr_online_cpus = 0;
  668. spin_lock_init(&uv_blade_info[blade].nmi_lock);
  669. max_pnode = max(pnode, max_pnode);
  670. blade++;
  671. }
  672. }
  673. uv_bios_init();
  674. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  675. &sn_region_size, &system_serial_number);
  676. uv_rtc_init();
  677. for_each_present_cpu(cpu) {
  678. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  679. nid = cpu_to_node(cpu);
  680. /*
  681. * apic_pnode_shift must be set before calling uv_apicid_to_pnode();
  682. */
  683. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  684. uv_cpu_hub_info(cpu)->apic_pnode_shift = uvh_apicid.s.pnode_shift;
  685. uv_cpu_hub_info(cpu)->hub_revision = uv_hub_info->hub_revision;
  686. uv_cpu_hub_info(cpu)->m_shift = 64 - m_val;
  687. uv_cpu_hub_info(cpu)->n_lshift = is_uv2_1_hub() ?
  688. (m_val == 40 ? 40 : 39) : m_val;
  689. pnode = uv_apicid_to_pnode(apicid);
  690. blade = boot_pnode_to_blade(pnode);
  691. lcpu = uv_blade_info[blade].nr_possible_cpus;
  692. uv_blade_info[blade].nr_possible_cpus++;
  693. /* Any node on the blade, else will contain -1. */
  694. uv_blade_info[blade].memory_nid = nid;
  695. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  696. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  697. uv_cpu_hub_info(cpu)->m_val = m_val;
  698. uv_cpu_hub_info(cpu)->n_val = n_val;
  699. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  700. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  701. uv_cpu_hub_info(cpu)->pnode = pnode;
  702. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  703. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  704. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  705. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  706. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  707. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  708. uv_node_to_blade[nid] = blade;
  709. uv_cpu_to_blade[cpu] = blade;
  710. }
  711. /* Add blade/pnode info for nodes without cpus */
  712. for_each_online_node(nid) {
  713. if (uv_node_to_blade[nid] >= 0)
  714. continue;
  715. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  716. pnode = uv_gpa_to_pnode(uv_soc_phys_ram_to_gpa(paddr));
  717. blade = boot_pnode_to_blade(pnode);
  718. uv_node_to_blade[nid] = blade;
  719. }
  720. map_gru_high(max_pnode);
  721. map_mmr_high(max_pnode);
  722. map_mmioh_high(max_pnode & pnode_io_mask);
  723. uv_cpu_init();
  724. uv_scir_register_cpu_notifier();
  725. uv_register_nmi_notifier();
  726. proc_mkdir("sgi_uv", NULL);
  727. /* register Legacy VGA I/O redirection handler */
  728. pci_register_set_vga_state(uv_set_vga_state);
  729. /*
  730. * For a kdump kernel the reset must be BOOT_ACPI, not BOOT_EFI, as
  731. * EFI is not enabled in the kdump kernel.
  732. */
  733. if (is_kdump_kernel())
  734. reboot_type = BOOT_ACPI;
  735. }
  736. apic_driver(apic_x2apic_uv_x);