mpc85xx_cds.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * MPC85xx setup and early boot code plus other random bits.
  3. *
  4. * Maintained by Kumar Gala (see MAINTAINERS for contact information)
  5. *
  6. * Copyright 2005, 2011-2012 Freescale Semiconductor Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/stddef.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/reboot.h>
  18. #include <linux/pci.h>
  19. #include <linux/kdev_t.h>
  20. #include <linux/major.h>
  21. #include <linux/console.h>
  22. #include <linux/delay.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/initrd.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/fsl_devices.h>
  27. #include <linux/of_platform.h>
  28. #include <asm/system.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/page.h>
  31. #include <linux/atomic.h>
  32. #include <asm/time.h>
  33. #include <asm/io.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ipic.h>
  36. #include <asm/pci-bridge.h>
  37. #include <asm/irq.h>
  38. #include <mm/mmu_decl.h>
  39. #include <asm/prom.h>
  40. #include <asm/udbg.h>
  41. #include <asm/mpic.h>
  42. #include <asm/i8259.h>
  43. #include <sysdev/fsl_soc.h>
  44. #include <sysdev/fsl_pci.h>
  45. #include "mpc85xx.h"
  46. /*
  47. * The CDS board contains an FPGA/CPLD called "Cadmus", which collects
  48. * various logic and performs system control functions.
  49. * Here is the FPGA/CPLD register map.
  50. */
  51. struct cadmus_reg {
  52. u8 cm_ver; /* Board version */
  53. u8 cm_csr; /* General control/status */
  54. u8 cm_rst; /* Reset control */
  55. u8 cm_hsclk; /* High speed clock */
  56. u8 cm_hsxclk; /* High speed clock extended */
  57. u8 cm_led; /* LED data */
  58. u8 cm_pci; /* PCI control/status */
  59. u8 cm_dma; /* DMA control */
  60. u8 res[248]; /* Total 256 bytes */
  61. };
  62. static struct cadmus_reg *cadmus;
  63. #ifdef CONFIG_PCI
  64. #define ARCADIA_HOST_BRIDGE_IDSEL 17
  65. #define ARCADIA_2ND_BRIDGE_IDSEL 3
  66. static int mpc85xx_exclude_device(struct pci_controller *hose,
  67. u_char bus, u_char devfn)
  68. {
  69. /* We explicitly do not go past the Tundra 320 Bridge */
  70. if ((bus == 1) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  71. return PCIBIOS_DEVICE_NOT_FOUND;
  72. if ((bus == 0) && (PCI_SLOT(devfn) == ARCADIA_2ND_BRIDGE_IDSEL))
  73. return PCIBIOS_DEVICE_NOT_FOUND;
  74. else
  75. return PCIBIOS_SUCCESSFUL;
  76. }
  77. static void mpc85xx_cds_restart(char *cmd)
  78. {
  79. struct pci_dev *dev;
  80. u_char tmp;
  81. if ((dev = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686,
  82. NULL))) {
  83. /* Use the VIA Super Southbridge to force a PCI reset */
  84. pci_read_config_byte(dev, 0x47, &tmp);
  85. pci_write_config_byte(dev, 0x47, tmp | 1);
  86. /* Flush the outbound PCI write queues */
  87. pci_read_config_byte(dev, 0x47, &tmp);
  88. /*
  89. * At this point, the harware reset should have triggered.
  90. * However, if it doesn't work for some mysterious reason,
  91. * just fall through to the default reset below.
  92. */
  93. pci_dev_put(dev);
  94. }
  95. /*
  96. * If we can't find the VIA chip (maybe the P2P bridge is disabled)
  97. * or the VIA chip reset didn't work, just use the default reset.
  98. */
  99. fsl_rstcr_restart(NULL);
  100. }
  101. static void __init mpc85xx_cds_pci_irq_fixup(struct pci_dev *dev)
  102. {
  103. u_char c;
  104. if (dev->vendor == PCI_VENDOR_ID_VIA) {
  105. switch (dev->device) {
  106. case PCI_DEVICE_ID_VIA_82C586_1:
  107. /*
  108. * U-Boot does not set the enable bits
  109. * for the IDE device. Force them on here.
  110. */
  111. pci_read_config_byte(dev, 0x40, &c);
  112. c |= 0x03; /* IDE: Chip Enable Bits */
  113. pci_write_config_byte(dev, 0x40, c);
  114. /*
  115. * Since only primary interface works, force the
  116. * IDE function to standard primary IDE interrupt
  117. * w/ 8259 offset
  118. */
  119. dev->irq = 14;
  120. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  121. break;
  122. /*
  123. * Force legacy USB interrupt routing
  124. */
  125. case PCI_DEVICE_ID_VIA_82C586_2:
  126. /* There are two USB controllers.
  127. * Identify them by functon number
  128. */
  129. if (PCI_FUNC(dev->devfn) == 3)
  130. dev->irq = 11;
  131. else
  132. dev->irq = 10;
  133. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
  134. default:
  135. break;
  136. }
  137. }
  138. }
  139. static void __devinit skip_fake_bridge(struct pci_dev *dev)
  140. {
  141. /* Make it an error to skip the fake bridge
  142. * in pci_setup_device() in probe.c */
  143. dev->hdr_type = 0x7f;
  144. }
  145. DECLARE_PCI_FIXUP_EARLY(0x1957, 0x3fff, skip_fake_bridge);
  146. DECLARE_PCI_FIXUP_EARLY(0x3fff, 0x1957, skip_fake_bridge);
  147. DECLARE_PCI_FIXUP_EARLY(0xff3f, 0x5719, skip_fake_bridge);
  148. #define PCI_DEVICE_ID_IDT_TSI310 0x01a7
  149. /*
  150. * Fix Tsi310 PCI-X bridge resource.
  151. * Force the bridge to open a window from 0x0000-0x1fff in PCI I/O space.
  152. * This allows legacy I/O(i8259, etc) on the VIA southbridge to be accessed.
  153. */
  154. void mpc85xx_cds_fixup_bus(struct pci_bus *bus)
  155. {
  156. struct pci_dev *dev = bus->self;
  157. struct resource *res = bus->resource[0];
  158. if (dev != NULL &&
  159. dev->vendor == PCI_VENDOR_ID_IBM &&
  160. dev->device == PCI_DEVICE_ID_IDT_TSI310) {
  161. if (res) {
  162. res->start = 0;
  163. res->end = 0x1fff;
  164. res->flags = IORESOURCE_IO;
  165. pr_info("mpc85xx_cds: PCI bridge resource fixup applied\n");
  166. pr_info("mpc85xx_cds: %pR\n", res);
  167. }
  168. }
  169. fsl_pcibios_fixup_bus(bus);
  170. }
  171. #ifdef CONFIG_PPC_I8259
  172. static void mpc85xx_8259_cascade_handler(unsigned int irq,
  173. struct irq_desc *desc)
  174. {
  175. unsigned int cascade_irq = i8259_irq();
  176. if (cascade_irq != NO_IRQ)
  177. /* handle an interrupt from the 8259 */
  178. generic_handle_irq(cascade_irq);
  179. /* check for any interrupts from the shared IRQ line */
  180. handle_fasteoi_irq(irq, desc);
  181. }
  182. static irqreturn_t mpc85xx_8259_cascade_action(int irq, void *dev_id)
  183. {
  184. return IRQ_HANDLED;
  185. }
  186. static struct irqaction mpc85xxcds_8259_irqaction = {
  187. .handler = mpc85xx_8259_cascade_action,
  188. .flags = IRQF_SHARED | IRQF_NO_THREAD,
  189. .name = "8259 cascade",
  190. };
  191. #endif /* PPC_I8259 */
  192. #endif /* CONFIG_PCI */
  193. static void __init mpc85xx_cds_pic_init(void)
  194. {
  195. struct mpic *mpic;
  196. mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN,
  197. 0, 256, " OpenPIC ");
  198. BUG_ON(mpic == NULL);
  199. mpic_init(mpic);
  200. }
  201. #if defined(CONFIG_PPC_I8259) && defined(CONFIG_PCI)
  202. static int mpc85xx_cds_8259_attach(void)
  203. {
  204. int ret;
  205. struct device_node *np = NULL;
  206. struct device_node *cascade_node = NULL;
  207. int cascade_irq;
  208. /* Initialize the i8259 controller */
  209. for_each_node_by_type(np, "interrupt-controller")
  210. if (of_device_is_compatible(np, "chrp,iic")) {
  211. cascade_node = np;
  212. break;
  213. }
  214. if (cascade_node == NULL) {
  215. printk(KERN_DEBUG "Could not find i8259 PIC\n");
  216. return -ENODEV;
  217. }
  218. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  219. if (cascade_irq == NO_IRQ) {
  220. printk(KERN_ERR "Failed to map cascade interrupt\n");
  221. return -ENXIO;
  222. }
  223. i8259_init(cascade_node, 0);
  224. of_node_put(cascade_node);
  225. /*
  226. * Hook the interrupt to make sure desc->action is never NULL.
  227. * This is required to ensure that the interrupt does not get
  228. * disabled when the last user of the shared IRQ line frees their
  229. * interrupt.
  230. */
  231. if ((ret = setup_irq(cascade_irq, &mpc85xxcds_8259_irqaction))) {
  232. printk(KERN_ERR "Failed to setup cascade interrupt\n");
  233. return ret;
  234. }
  235. /* Success. Connect our low-level cascade handler. */
  236. irq_set_handler(cascade_irq, mpc85xx_8259_cascade_handler);
  237. return 0;
  238. }
  239. machine_device_initcall(mpc85xx_cds, mpc85xx_cds_8259_attach);
  240. #endif /* CONFIG_PPC_I8259 */
  241. /*
  242. * Setup the architecture
  243. */
  244. static void __init mpc85xx_cds_setup_arch(void)
  245. {
  246. struct device_node *np;
  247. int cds_pci_slot;
  248. if (ppc_md.progress)
  249. ppc_md.progress("mpc85xx_cds_setup_arch()", 0);
  250. np = of_find_compatible_node(NULL, NULL, "fsl,mpc8548cds-fpga");
  251. if (!np) {
  252. pr_err("Could not find FPGA node.\n");
  253. return;
  254. }
  255. cadmus = of_iomap(np, 0);
  256. of_node_put(np);
  257. if (!cadmus) {
  258. pr_err("Fail to map FPGA area.\n");
  259. return;
  260. }
  261. if (ppc_md.progress) {
  262. char buf[40];
  263. cds_pci_slot = ((in_8(&cadmus->cm_csr) >> 6) & 0x3) + 1;
  264. snprintf(buf, 40, "CDS Version = 0x%x in slot %d\n",
  265. in_8(&cadmus->cm_ver), cds_pci_slot);
  266. ppc_md.progress(buf, 0);
  267. }
  268. #ifdef CONFIG_PCI
  269. for_each_node_by_type(np, "pci") {
  270. if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
  271. of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
  272. struct resource rsrc;
  273. of_address_to_resource(np, 0, &rsrc);
  274. if ((rsrc.start & 0xfffff) == 0x8000)
  275. fsl_add_bridge(np, 1);
  276. else
  277. fsl_add_bridge(np, 0);
  278. }
  279. }
  280. ppc_md.pci_irq_fixup = mpc85xx_cds_pci_irq_fixup;
  281. ppc_md.pci_exclude_device = mpc85xx_exclude_device;
  282. #endif
  283. }
  284. static void mpc85xx_cds_show_cpuinfo(struct seq_file *m)
  285. {
  286. uint pvid, svid, phid1;
  287. pvid = mfspr(SPRN_PVR);
  288. svid = mfspr(SPRN_SVR);
  289. seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");
  290. seq_printf(m, "Machine\t\t: MPC85xx CDS (0x%x)\n",
  291. in_8(&cadmus->cm_ver));
  292. seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
  293. seq_printf(m, "SVR\t\t: 0x%x\n", svid);
  294. /* Display cpu Pll setting */
  295. phid1 = mfspr(SPRN_HID1);
  296. seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
  297. }
  298. /*
  299. * Called very early, device-tree isn't unflattened
  300. */
  301. static int __init mpc85xx_cds_probe(void)
  302. {
  303. unsigned long root = of_get_flat_dt_root();
  304. return of_flat_dt_is_compatible(root, "MPC85xxCDS");
  305. }
  306. machine_device_initcall(mpc85xx_cds, mpc85xx_common_publish_devices);
  307. define_machine(mpc85xx_cds) {
  308. .name = "MPC85xx CDS",
  309. .probe = mpc85xx_cds_probe,
  310. .setup_arch = mpc85xx_cds_setup_arch,
  311. .init_IRQ = mpc85xx_cds_pic_init,
  312. .show_cpuinfo = mpc85xx_cds_show_cpuinfo,
  313. .get_irq = mpic_get_irq,
  314. #ifdef CONFIG_PCI
  315. .restart = mpc85xx_cds_restart,
  316. .pcibios_fixup_bus = mpc85xx_cds_fixup_bus,
  317. #else
  318. .restart = fsl_rstcr_restart,
  319. #endif
  320. .calibrate_decr = generic_calibrate_decr,
  321. .progress = udbg_progress,
  322. };