pm34xx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <trace/events/power.h>
  31. #include <asm/suspend.h>
  32. #include <plat/sram.h>
  33. #include "clockdomain.h"
  34. #include "powerdomain.h"
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include "common.h"
  40. #include "cm2xxx_3xxx.h"
  41. #include "cm-regbits-34xx.h"
  42. #include "prm-regbits-34xx.h"
  43. #include "prm2xxx_3xxx.h"
  44. #include "pm.h"
  45. #include "sdrc.h"
  46. #include "control.h"
  47. #ifdef CONFIG_SUSPEND
  48. static suspend_state_t suspend_state = PM_SUSPEND_ON;
  49. #endif
  50. /* pm34xx errata defined in pm.h */
  51. u16 pm34xx_errata;
  52. struct power_state {
  53. struct powerdomain *pwrdm;
  54. u32 next_state;
  55. #ifdef CONFIG_SUSPEND
  56. u32 saved_state;
  57. #endif
  58. struct list_head node;
  59. };
  60. static LIST_HEAD(pwrst_list);
  61. static int (*_omap_save_secure_sram)(u32 *addr);
  62. void (*omap3_do_wfi_sram)(void);
  63. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  64. static struct powerdomain *core_pwrdm, *per_pwrdm;
  65. static struct powerdomain *cam_pwrdm;
  66. static inline void omap3_per_save_context(void)
  67. {
  68. omap_gpio_save_context();
  69. }
  70. static inline void omap3_per_restore_context(void)
  71. {
  72. omap_gpio_restore_context();
  73. }
  74. static void omap3_enable_io_chain(void)
  75. {
  76. int timeout = 0;
  77. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  78. PM_WKEN);
  79. /* Do a readback to assure write has been done */
  80. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  81. while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  82. OMAP3430_ST_IO_CHAIN_MASK)) {
  83. timeout++;
  84. if (timeout > 1000) {
  85. pr_err("Wake up daisy chain activation failed.\n");
  86. return;
  87. }
  88. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  89. WKUP_MOD, PM_WKEN);
  90. }
  91. }
  92. static void omap3_disable_io_chain(void)
  93. {
  94. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  95. PM_WKEN);
  96. }
  97. static void omap3_core_save_context(void)
  98. {
  99. omap3_ctrl_save_padconf();
  100. /*
  101. * Force write last pad into memory, as this can fail in some
  102. * cases according to errata 1.157, 1.185
  103. */
  104. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  105. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  106. /* Save the Interrupt controller context */
  107. omap_intc_save_context();
  108. /* Save the GPMC context */
  109. omap3_gpmc_save_context();
  110. /* Save the system control module context, padconf already save above*/
  111. omap3_control_save_context();
  112. omap_dma_global_context_save();
  113. }
  114. static void omap3_core_restore_context(void)
  115. {
  116. /* Restore the control module context, padconf restored by h/w */
  117. omap3_control_restore_context();
  118. /* Restore the GPMC context */
  119. omap3_gpmc_restore_context();
  120. /* Restore the interrupt controller context */
  121. omap_intc_restore_context();
  122. omap_dma_global_context_restore();
  123. }
  124. /*
  125. * FIXME: This function should be called before entering off-mode after
  126. * OMAP3 secure services have been accessed. Currently it is only called
  127. * once during boot sequence, but this works as we are not using secure
  128. * services.
  129. */
  130. static void omap3_save_secure_ram_context(void)
  131. {
  132. u32 ret;
  133. int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  134. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  135. /*
  136. * MPU next state must be set to POWER_ON temporarily,
  137. * otherwise the WFI executed inside the ROM code
  138. * will hang the system.
  139. */
  140. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  141. ret = _omap_save_secure_sram((u32 *)
  142. __pa(omap3_secure_ram_storage));
  143. pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
  144. /* Following is for error tracking, it should not happen */
  145. if (ret) {
  146. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  147. ret);
  148. while (1)
  149. ;
  150. }
  151. }
  152. }
  153. /*
  154. * PRCM Interrupt Handler Helper Function
  155. *
  156. * The purpose of this function is to clear any wake-up events latched
  157. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  158. * may occur whilst attempting to clear a PM_WKST_x register and thus
  159. * set another bit in this register. A while loop is used to ensure
  160. * that any peripheral wake-up events occurring while attempting to
  161. * clear the PM_WKST_x are detected and cleared.
  162. */
  163. static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
  164. {
  165. u32 wkst, fclk, iclk, clken;
  166. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  167. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  168. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  169. u16 grpsel_off = (regs == 3) ?
  170. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  171. int c = 0;
  172. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  173. wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
  174. wkst &= ~ignore_bits;
  175. if (wkst) {
  176. iclk = omap2_cm_read_mod_reg(module, iclk_off);
  177. fclk = omap2_cm_read_mod_reg(module, fclk_off);
  178. while (wkst) {
  179. clken = wkst;
  180. omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
  181. /*
  182. * For USBHOST, we don't know whether HOST1 or
  183. * HOST2 woke us up, so enable both f-clocks
  184. */
  185. if (module == OMAP3430ES2_USBHOST_MOD)
  186. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  187. omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
  188. omap2_prm_write_mod_reg(wkst, module, wkst_off);
  189. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  190. wkst &= ~ignore_bits;
  191. c++;
  192. }
  193. omap2_cm_write_mod_reg(iclk, module, iclk_off);
  194. omap2_cm_write_mod_reg(fclk, module, fclk_off);
  195. }
  196. return c;
  197. }
  198. static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
  199. {
  200. int c;
  201. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  202. ~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
  203. return c ? IRQ_HANDLED : IRQ_NONE;
  204. }
  205. static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
  206. {
  207. int c;
  208. /*
  209. * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
  210. * these are handled in a separate handler to avoid acking
  211. * IO events before parsing in mux code
  212. */
  213. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  214. OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
  215. c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
  216. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
  217. if (omap_rev() > OMAP3430_REV_ES1_0) {
  218. c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
  219. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
  220. }
  221. return c ? IRQ_HANDLED : IRQ_NONE;
  222. }
  223. static void omap34xx_save_context(u32 *save)
  224. {
  225. u32 val;
  226. /* Read Auxiliary Control Register */
  227. asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
  228. *save++ = 1;
  229. *save++ = val;
  230. /* Read L2 AUX ctrl register */
  231. asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
  232. *save++ = 1;
  233. *save++ = val;
  234. }
  235. static int omap34xx_do_sram_idle(unsigned long save_state)
  236. {
  237. omap34xx_cpu_suspend(save_state);
  238. return 0;
  239. }
  240. void omap_sram_idle(void)
  241. {
  242. /* Variable to tell what needs to be saved and restored
  243. * in omap_sram_idle*/
  244. /* save_state = 0 => Nothing to save and restored */
  245. /* save_state = 1 => Only L1 and logic lost */
  246. /* save_state = 2 => Only L2 lost */
  247. /* save_state = 3 => L1, L2 and logic lost */
  248. int save_state = 0;
  249. int mpu_next_state = PWRDM_POWER_ON;
  250. int per_next_state = PWRDM_POWER_ON;
  251. int core_next_state = PWRDM_POWER_ON;
  252. int per_going_off;
  253. int core_prev_state, per_prev_state;
  254. u32 sdrc_pwr = 0;
  255. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  256. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  257. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  258. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  259. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  260. switch (mpu_next_state) {
  261. case PWRDM_POWER_ON:
  262. case PWRDM_POWER_RET:
  263. /* No need to save context */
  264. save_state = 0;
  265. break;
  266. case PWRDM_POWER_OFF:
  267. save_state = 3;
  268. break;
  269. default:
  270. /* Invalid state */
  271. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  272. return;
  273. }
  274. /* NEON control */
  275. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  276. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  277. /* Enable IO-PAD and IO-CHAIN wakeups */
  278. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  279. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  280. if (omap3_has_io_wakeup() &&
  281. (per_next_state < PWRDM_POWER_ON ||
  282. core_next_state < PWRDM_POWER_ON)) {
  283. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  284. if (omap3_has_io_chain_ctrl())
  285. omap3_enable_io_chain();
  286. }
  287. pwrdm_pre_transition();
  288. /* PER */
  289. if (per_next_state < PWRDM_POWER_ON) {
  290. per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
  291. omap2_gpio_prepare_for_idle(per_going_off);
  292. if (per_next_state == PWRDM_POWER_OFF)
  293. omap3_per_save_context();
  294. }
  295. /* CORE */
  296. if (core_next_state < PWRDM_POWER_ON) {
  297. if (core_next_state == PWRDM_POWER_OFF) {
  298. omap3_core_save_context();
  299. omap3_cm_save_context();
  300. }
  301. }
  302. omap3_intc_prepare_idle();
  303. /*
  304. * On EMU/HS devices ROM code restores a SRDC value
  305. * from scratchpad which has automatic self refresh on timeout
  306. * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
  307. * Hence store/restore the SDRC_POWER register here.
  308. */
  309. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  310. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  311. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  312. core_next_state == PWRDM_POWER_OFF)
  313. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  314. /*
  315. * omap3_arm_context is the location where some ARM context
  316. * get saved. The rest is placed on the stack, and restored
  317. * from there before resuming.
  318. */
  319. if (save_state)
  320. omap34xx_save_context(omap3_arm_context);
  321. if (save_state == 1 || save_state == 3)
  322. cpu_suspend(save_state, omap34xx_do_sram_idle);
  323. else
  324. omap34xx_do_sram_idle(save_state);
  325. /* Restore normal SDRC POWER settings */
  326. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  327. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  328. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  329. core_next_state == PWRDM_POWER_OFF)
  330. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  331. /* CORE */
  332. if (core_next_state < PWRDM_POWER_ON) {
  333. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  334. if (core_prev_state == PWRDM_POWER_OFF) {
  335. omap3_core_restore_context();
  336. omap3_cm_restore_context();
  337. omap3_sram_restore_context();
  338. omap2_sms_restore_context();
  339. }
  340. if (core_next_state == PWRDM_POWER_OFF)
  341. omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  342. OMAP3430_GR_MOD,
  343. OMAP3_PRM_VOLTCTRL_OFFSET);
  344. }
  345. omap3_intc_resume_idle();
  346. pwrdm_post_transition();
  347. /* PER */
  348. if (per_next_state < PWRDM_POWER_ON) {
  349. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  350. omap2_gpio_resume_after_idle();
  351. if (per_prev_state == PWRDM_POWER_OFF)
  352. omap3_per_restore_context();
  353. }
  354. /* Disable IO-PAD and IO-CHAIN wakeup */
  355. if (omap3_has_io_wakeup() &&
  356. (per_next_state < PWRDM_POWER_ON ||
  357. core_next_state < PWRDM_POWER_ON)) {
  358. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  359. PM_WKEN);
  360. if (omap3_has_io_chain_ctrl())
  361. omap3_disable_io_chain();
  362. }
  363. clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  364. }
  365. static void omap3_pm_idle(void)
  366. {
  367. local_fiq_disable();
  368. if (omap_irq_pending())
  369. goto out;
  370. trace_power_start(POWER_CSTATE, 1, smp_processor_id());
  371. trace_cpu_idle(1, smp_processor_id());
  372. omap_sram_idle();
  373. trace_power_end(smp_processor_id());
  374. trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
  375. out:
  376. local_fiq_enable();
  377. }
  378. #ifdef CONFIG_SUSPEND
  379. static int omap3_pm_suspend(void)
  380. {
  381. struct power_state *pwrst;
  382. int state, ret = 0;
  383. /* Read current next_pwrsts */
  384. list_for_each_entry(pwrst, &pwrst_list, node)
  385. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  386. /* Set ones wanted by suspend */
  387. list_for_each_entry(pwrst, &pwrst_list, node) {
  388. if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  389. goto restore;
  390. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  391. goto restore;
  392. }
  393. omap3_intc_suspend();
  394. omap_sram_idle();
  395. restore:
  396. /* Restore next_pwrsts */
  397. list_for_each_entry(pwrst, &pwrst_list, node) {
  398. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  399. if (state > pwrst->next_state) {
  400. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  401. "target state %d\n",
  402. pwrst->pwrdm->name, pwrst->next_state);
  403. ret = -1;
  404. }
  405. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  406. }
  407. if (ret)
  408. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  409. else
  410. printk(KERN_INFO "Successfully put all powerdomains "
  411. "to target state\n");
  412. return ret;
  413. }
  414. static int omap3_pm_enter(suspend_state_t unused)
  415. {
  416. int ret = 0;
  417. switch (suspend_state) {
  418. case PM_SUSPEND_STANDBY:
  419. case PM_SUSPEND_MEM:
  420. ret = omap3_pm_suspend();
  421. break;
  422. default:
  423. ret = -EINVAL;
  424. }
  425. return ret;
  426. }
  427. /* Hooks to enable / disable UART interrupts during suspend */
  428. static int omap3_pm_begin(suspend_state_t state)
  429. {
  430. disable_hlt();
  431. suspend_state = state;
  432. omap_prcm_irq_prepare();
  433. return 0;
  434. }
  435. static void omap3_pm_end(void)
  436. {
  437. suspend_state = PM_SUSPEND_ON;
  438. enable_hlt();
  439. return;
  440. }
  441. static void omap3_pm_finish(void)
  442. {
  443. omap_prcm_irq_complete();
  444. }
  445. static const struct platform_suspend_ops omap_pm_ops = {
  446. .begin = omap3_pm_begin,
  447. .end = omap3_pm_end,
  448. .enter = omap3_pm_enter,
  449. .finish = omap3_pm_finish,
  450. .valid = suspend_valid_only_mem,
  451. };
  452. #endif /* CONFIG_SUSPEND */
  453. /**
  454. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  455. * retention
  456. *
  457. * In cases where IVA2 is activated by bootcode, it may prevent
  458. * full-chip retention or off-mode because it is not idle. This
  459. * function forces the IVA2 into idle state so it can go
  460. * into retention/off and thus allow full-chip retention/off.
  461. *
  462. **/
  463. static void __init omap3_iva_idle(void)
  464. {
  465. /* ensure IVA2 clock is disabled */
  466. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  467. /* if no clock activity, nothing else to do */
  468. if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  469. OMAP3430_CLKACTIVITY_IVA2_MASK))
  470. return;
  471. /* Reset IVA2 */
  472. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  473. OMAP3430_RST2_IVA2_MASK |
  474. OMAP3430_RST3_IVA2_MASK,
  475. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  476. /* Enable IVA2 clock */
  477. omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  478. OMAP3430_IVA2_MOD, CM_FCLKEN);
  479. /* Set IVA2 boot mode to 'idle' */
  480. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  481. OMAP343X_CONTROL_IVA2_BOOTMOD);
  482. /* Un-reset IVA2 */
  483. omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  484. /* Disable IVA2 clock */
  485. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  486. /* Reset IVA2 */
  487. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  488. OMAP3430_RST2_IVA2_MASK |
  489. OMAP3430_RST3_IVA2_MASK,
  490. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  491. }
  492. static void __init omap3_d2d_idle(void)
  493. {
  494. u16 mask, padconf;
  495. /* In a stand alone OMAP3430 where there is not a stacked
  496. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  497. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  498. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  499. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  500. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  501. padconf |= mask;
  502. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  503. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  504. padconf |= mask;
  505. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  506. /* reset modem */
  507. omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  508. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  509. CORE_MOD, OMAP2_RM_RSTCTRL);
  510. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  511. }
  512. static void __init prcm_setup_regs(void)
  513. {
  514. u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
  515. OMAP3630_EN_UART4_MASK : 0;
  516. u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
  517. OMAP3630_GRPSEL_UART4_MASK : 0;
  518. /* XXX This should be handled by hwmod code or SCM init code */
  519. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  520. /*
  521. * Enable control of expternal oscillator through
  522. * sys_clkreq. In the long run clock framework should
  523. * take care of this.
  524. */
  525. omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  526. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  527. OMAP3430_GR_MOD,
  528. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  529. /* setup wakup source */
  530. omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  531. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  532. WKUP_MOD, PM_WKEN);
  533. /* No need to write EN_IO, that is always enabled */
  534. omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  535. OMAP3430_GRPSEL_GPT1_MASK |
  536. OMAP3430_GRPSEL_GPT12_MASK,
  537. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  538. /* Enable PM_WKEN to support DSS LPR */
  539. omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  540. OMAP3430_DSS_MOD, PM_WKEN);
  541. /* Enable wakeups in PER */
  542. omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
  543. OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  544. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  545. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  546. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  547. OMAP3430_EN_MCBSP4_MASK,
  548. OMAP3430_PER_MOD, PM_WKEN);
  549. /* and allow them to wake up MPU */
  550. omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
  551. OMAP3430_GRPSEL_GPIO2_MASK |
  552. OMAP3430_GRPSEL_GPIO3_MASK |
  553. OMAP3430_GRPSEL_GPIO4_MASK |
  554. OMAP3430_GRPSEL_GPIO5_MASK |
  555. OMAP3430_GRPSEL_GPIO6_MASK |
  556. OMAP3430_GRPSEL_UART3_MASK |
  557. OMAP3430_GRPSEL_MCBSP2_MASK |
  558. OMAP3430_GRPSEL_MCBSP3_MASK |
  559. OMAP3430_GRPSEL_MCBSP4_MASK,
  560. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  561. /* Don't attach IVA interrupts */
  562. omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  563. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  564. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  565. omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  566. /* Clear any pending 'reset' flags */
  567. omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  568. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  569. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  570. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  571. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  572. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  573. omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  574. /* Clear any pending PRCM interrupts */
  575. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  576. omap3_iva_idle();
  577. omap3_d2d_idle();
  578. }
  579. void omap3_pm_off_mode_enable(int enable)
  580. {
  581. struct power_state *pwrst;
  582. u32 state;
  583. if (enable)
  584. state = PWRDM_POWER_OFF;
  585. else
  586. state = PWRDM_POWER_RET;
  587. list_for_each_entry(pwrst, &pwrst_list, node) {
  588. if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
  589. pwrst->pwrdm == core_pwrdm &&
  590. state == PWRDM_POWER_OFF) {
  591. pwrst->next_state = PWRDM_POWER_RET;
  592. pr_warn("%s: Core OFF disabled due to errata i583\n",
  593. __func__);
  594. } else {
  595. pwrst->next_state = state;
  596. }
  597. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  598. }
  599. }
  600. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  601. {
  602. struct power_state *pwrst;
  603. list_for_each_entry(pwrst, &pwrst_list, node) {
  604. if (pwrst->pwrdm == pwrdm)
  605. return pwrst->next_state;
  606. }
  607. return -EINVAL;
  608. }
  609. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  610. {
  611. struct power_state *pwrst;
  612. list_for_each_entry(pwrst, &pwrst_list, node) {
  613. if (pwrst->pwrdm == pwrdm) {
  614. pwrst->next_state = state;
  615. return 0;
  616. }
  617. }
  618. return -EINVAL;
  619. }
  620. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  621. {
  622. struct power_state *pwrst;
  623. if (!pwrdm->pwrsts)
  624. return 0;
  625. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  626. if (!pwrst)
  627. return -ENOMEM;
  628. pwrst->pwrdm = pwrdm;
  629. pwrst->next_state = PWRDM_POWER_RET;
  630. list_add(&pwrst->node, &pwrst_list);
  631. if (pwrdm_has_hdwr_sar(pwrdm))
  632. pwrdm_enable_hdwr_sar(pwrdm);
  633. return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  634. }
  635. /*
  636. * Enable hw supervised mode for all clockdomains if it's
  637. * supported. Initiate sleep transition for other clockdomains, if
  638. * they are not used
  639. */
  640. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  641. {
  642. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  643. clkdm_allow_idle(clkdm);
  644. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  645. atomic_read(&clkdm->usecount) == 0)
  646. clkdm_sleep(clkdm);
  647. return 0;
  648. }
  649. /*
  650. * Push functions to SRAM
  651. *
  652. * The minimum set of functions is pushed to SRAM for execution:
  653. * - omap3_do_wfi for erratum i581 WA,
  654. * - save_secure_ram_context for security extensions.
  655. */
  656. void omap_push_sram_idle(void)
  657. {
  658. omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
  659. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  660. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  661. save_secure_ram_context_sz);
  662. }
  663. static void __init pm_errata_configure(void)
  664. {
  665. if (cpu_is_omap3630()) {
  666. pm34xx_errata |= PM_RTA_ERRATUM_i608;
  667. /* Enable the l2 cache toggling in sleep logic */
  668. enable_omap3630_toggle_l2_on_restore();
  669. if (omap_rev() < OMAP3630_REV_ES1_2)
  670. pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
  671. }
  672. }
  673. static int __init omap3_pm_init(void)
  674. {
  675. struct power_state *pwrst, *tmp;
  676. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  677. int ret;
  678. if (!cpu_is_omap34xx())
  679. return -ENODEV;
  680. if (!omap3_has_io_chain_ctrl())
  681. pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
  682. pm_errata_configure();
  683. /* XXX prcm_setup_regs needs to be before enabling hw
  684. * supervised mode for powerdomains */
  685. prcm_setup_regs();
  686. ret = request_irq(omap_prcm_event_to_irq("wkup"),
  687. _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
  688. if (ret) {
  689. pr_err("pm: Failed to request pm_wkup irq\n");
  690. goto err1;
  691. }
  692. /* IO interrupt is shared with mux code */
  693. ret = request_irq(omap_prcm_event_to_irq("io"),
  694. _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
  695. omap3_pm_init);
  696. if (ret) {
  697. pr_err("pm: Failed to request pm_io irq\n");
  698. goto err1;
  699. }
  700. ret = pwrdm_for_each(pwrdms_setup, NULL);
  701. if (ret) {
  702. printk(KERN_ERR "Failed to setup powerdomains\n");
  703. goto err2;
  704. }
  705. (void) clkdm_for_each(clkdms_setup, NULL);
  706. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  707. if (mpu_pwrdm == NULL) {
  708. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  709. goto err2;
  710. }
  711. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  712. per_pwrdm = pwrdm_lookup("per_pwrdm");
  713. core_pwrdm = pwrdm_lookup("core_pwrdm");
  714. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  715. neon_clkdm = clkdm_lookup("neon_clkdm");
  716. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  717. per_clkdm = clkdm_lookup("per_clkdm");
  718. core_clkdm = clkdm_lookup("core_clkdm");
  719. #ifdef CONFIG_SUSPEND
  720. suspend_set_ops(&omap_pm_ops);
  721. #endif /* CONFIG_SUSPEND */
  722. arm_pm_idle = omap3_pm_idle;
  723. omap3_idle_init();
  724. /*
  725. * RTA is disabled during initialization as per erratum i608
  726. * it is safer to disable RTA by the bootloader, but we would like
  727. * to be doubly sure here and prevent any mishaps.
  728. */
  729. if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
  730. omap3630_ctrl_disable_rta();
  731. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  732. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  733. omap3_secure_ram_storage =
  734. kmalloc(0x803F, GFP_KERNEL);
  735. if (!omap3_secure_ram_storage)
  736. printk(KERN_ERR "Memory allocation failed when"
  737. "allocating for secure sram context\n");
  738. local_irq_disable();
  739. local_fiq_disable();
  740. omap_dma_global_context_save();
  741. omap3_save_secure_ram_context();
  742. omap_dma_global_context_restore();
  743. local_irq_enable();
  744. local_fiq_enable();
  745. }
  746. omap3_save_scratchpad_contents();
  747. err1:
  748. return ret;
  749. err2:
  750. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  751. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  752. list_del(&pwrst->node);
  753. kfree(pwrst);
  754. }
  755. return ret;
  756. }
  757. late_initcall(omap3_pm_init);