pm_slowclock.S 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /*
  2. * arch/arm/mach-at91/pm_slow_clock.S
  3. *
  4. * Copyright (C) 2006 Savin Zlobec
  5. *
  6. * AT91SAM9 support:
  7. * Copyright (C) 2007 Anti Sullin <anti.sullin@artecdesign.ee
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/linkage.h>
  15. #include <mach/hardware.h>
  16. #include <mach/at91_pmc.h>
  17. #if defined(CONFIG_ARCH_AT91RM9200)
  18. #include <mach/at91rm9200_mc.h>
  19. #elif defined(CONFIG_ARCH_AT91CAP9) \
  20. || defined(CONFIG_ARCH_AT91SAM9G45)
  21. #include <mach/at91sam9_ddrsdr.h>
  22. #else
  23. #include <mach/at91sam9_sdramc.h>
  24. #endif
  25. #ifdef CONFIG_ARCH_AT91SAM9263
  26. /*
  27. * FIXME either or both the SDRAM controllers (EB0, EB1) might be in use;
  28. * handle those cases both here and in the Suspend-To-RAM support.
  29. */
  30. #warning Assuming EB1 SDRAM controller is *NOT* used
  31. #endif
  32. /*
  33. * When SLOWDOWN_MASTER_CLOCK is defined we will also slow down the Master
  34. * clock during suspend by adjusting its prescalar and divisor.
  35. * NOTE: This hasn't been shown to be stable on SAM9s; and on the RM9200 there
  36. * are errata regarding adjusting the prescalar and divisor.
  37. */
  38. #undef SLOWDOWN_MASTER_CLOCK
  39. #define MCKRDY_TIMEOUT 1000
  40. #define MOSCRDY_TIMEOUT 1000
  41. #define PLLALOCK_TIMEOUT 1000
  42. #define PLLBLOCK_TIMEOUT 1000
  43. /*
  44. * Wait until master clock is ready (after switching master clock source)
  45. */
  46. .macro wait_mckrdy
  47. mov r4, #MCKRDY_TIMEOUT
  48. 1: sub r4, r4, #1
  49. cmp r4, #0
  50. beq 2f
  51. ldr r3, [r1, #(AT91_PMC_SR - AT91_PMC)]
  52. tst r3, #AT91_PMC_MCKRDY
  53. beq 1b
  54. 2:
  55. .endm
  56. /*
  57. * Wait until master oscillator has stabilized.
  58. */
  59. .macro wait_moscrdy
  60. mov r4, #MOSCRDY_TIMEOUT
  61. 1: sub r4, r4, #1
  62. cmp r4, #0
  63. beq 2f
  64. ldr r3, [r1, #(AT91_PMC_SR - AT91_PMC)]
  65. tst r3, #AT91_PMC_MOSCS
  66. beq 1b
  67. 2:
  68. .endm
  69. /*
  70. * Wait until PLLA has locked.
  71. */
  72. .macro wait_pllalock
  73. mov r4, #PLLALOCK_TIMEOUT
  74. 1: sub r4, r4, #1
  75. cmp r4, #0
  76. beq 2f
  77. ldr r3, [r1, #(AT91_PMC_SR - AT91_PMC)]
  78. tst r3, #AT91_PMC_LOCKA
  79. beq 1b
  80. 2:
  81. .endm
  82. /*
  83. * Wait until PLLB has locked.
  84. */
  85. .macro wait_pllblock
  86. mov r4, #PLLBLOCK_TIMEOUT
  87. 1: sub r4, r4, #1
  88. cmp r4, #0
  89. beq 2f
  90. ldr r3, [r1, #(AT91_PMC_SR - AT91_PMC)]
  91. tst r3, #AT91_PMC_LOCKB
  92. beq 1b
  93. 2:
  94. .endm
  95. .text
  96. ENTRY(at91_slow_clock)
  97. /* Save registers on stack */
  98. stmfd sp!, {r0 - r12, lr}
  99. /*
  100. * Register usage:
  101. * R1 = Base address of AT91_PMC
  102. * R2 = Base address of RAM Controller (SDRAM, DDRSDR, or AT91_SYS)
  103. * R3 = temporary register
  104. * R4 = temporary register
  105. * R5 = Base address of second RAM Controller or 0 if not present
  106. */
  107. ldr r1, .at91_va_base_pmc
  108. ldr r2, .at91_va_base_sdramc
  109. ldr r5, .at91_va_base_ramc1
  110. /* Drain write buffer */
  111. mov r0, #0
  112. mcr p15, 0, r0, c7, c10, 4
  113. #ifdef CONFIG_ARCH_AT91RM9200
  114. /* Put SDRAM in self-refresh mode */
  115. mov r3, #1
  116. str r3, [r2, #AT91_SDRAMC_SRR]
  117. #elif defined(CONFIG_ARCH_AT91CAP9) \
  118. || defined(CONFIG_ARCH_AT91SAM9G45)
  119. /* prepare for DDRAM self-refresh mode */
  120. ldr r3, [r2, #AT91_DDRSDRC_LPR]
  121. str r3, .saved_sam9_lpr
  122. bic r3, #AT91_DDRSDRC_LPCB
  123. orr r3, #AT91_DDRSDRC_LPCB_SELF_REFRESH
  124. /* figure out if we use the second ram controller */
  125. cmp r5, #0
  126. ldrne r4, [r5, #AT91_DDRSDRC_LPR]
  127. strne r4, .saved_sam9_lpr1
  128. bicne r4, #AT91_DDRSDRC_LPCB
  129. orrne r4, #AT91_DDRSDRC_LPCB_SELF_REFRESH
  130. /* Enable DDRAM self-refresh mode */
  131. str r3, [r2, #AT91_DDRSDRC_LPR]
  132. strne r4, [r5, #AT91_DDRSDRC_LPR]
  133. #else
  134. /* Enable SDRAM self-refresh mode */
  135. ldr r3, [r2, #AT91_SDRAMC_LPR]
  136. str r3, .saved_sam9_lpr
  137. bic r3, #AT91_SDRAMC_LPCB
  138. orr r3, #AT91_SDRAMC_LPCB_SELF_REFRESH
  139. str r3, [r2, #AT91_SDRAMC_LPR]
  140. #endif
  141. /* Save Master clock setting */
  142. ldr r3, [r1, #(AT91_PMC_MCKR - AT91_PMC)]
  143. str r3, .saved_mckr
  144. /*
  145. * Set the Master clock source to slow clock
  146. */
  147. bic r3, r3, #AT91_PMC_CSS
  148. str r3, [r1, #(AT91_PMC_MCKR - AT91_PMC)]
  149. wait_mckrdy
  150. #ifdef SLOWDOWN_MASTER_CLOCK
  151. /*
  152. * Set the Master Clock PRES and MDIV fields.
  153. *
  154. * See AT91RM9200 errata #27 and #28 for details.
  155. */
  156. mov r3, #0
  157. str r3, [r1, #(AT91_PMC_MCKR - AT91_PMC)]
  158. wait_mckrdy
  159. #endif
  160. /* Save PLLA setting and disable it */
  161. ldr r3, [r1, #(AT91_CKGR_PLLAR - AT91_PMC)]
  162. str r3, .saved_pllar
  163. mov r3, #AT91_PMC_PLLCOUNT
  164. orr r3, r3, #(1 << 29) /* bit 29 always set */
  165. str r3, [r1, #(AT91_CKGR_PLLAR - AT91_PMC)]
  166. /* Save PLLB setting and disable it */
  167. ldr r3, [r1, #(AT91_CKGR_PLLBR - AT91_PMC)]
  168. str r3, .saved_pllbr
  169. mov r3, #AT91_PMC_PLLCOUNT
  170. str r3, [r1, #(AT91_CKGR_PLLBR - AT91_PMC)]
  171. /* Turn off the main oscillator */
  172. ldr r3, [r1, #(AT91_CKGR_MOR - AT91_PMC)]
  173. bic r3, r3, #AT91_PMC_MOSCEN
  174. str r3, [r1, #(AT91_CKGR_MOR - AT91_PMC)]
  175. /* Wait for interrupt */
  176. mcr p15, 0, r0, c7, c0, 4
  177. /* Turn on the main oscillator */
  178. ldr r3, [r1, #(AT91_CKGR_MOR - AT91_PMC)]
  179. orr r3, r3, #AT91_PMC_MOSCEN
  180. str r3, [r1, #(AT91_CKGR_MOR - AT91_PMC)]
  181. wait_moscrdy
  182. /* Restore PLLB setting */
  183. ldr r3, .saved_pllbr
  184. str r3, [r1, #(AT91_CKGR_PLLBR - AT91_PMC)]
  185. tst r3, #(AT91_PMC_MUL & 0xff0000)
  186. bne 1f
  187. tst r3, #(AT91_PMC_MUL & ~0xff0000)
  188. beq 2f
  189. 1:
  190. wait_pllblock
  191. 2:
  192. /* Restore PLLA setting */
  193. ldr r3, .saved_pllar
  194. str r3, [r1, #(AT91_CKGR_PLLAR - AT91_PMC)]
  195. tst r3, #(AT91_PMC_MUL & 0xff0000)
  196. bne 3f
  197. tst r3, #(AT91_PMC_MUL & ~0xff0000)
  198. beq 4f
  199. 3:
  200. wait_pllalock
  201. 4:
  202. #ifdef SLOWDOWN_MASTER_CLOCK
  203. /*
  204. * First set PRES if it was not 0,
  205. * than set CSS and MDIV fields.
  206. *
  207. * See AT91RM9200 errata #27 and #28 for details.
  208. */
  209. ldr r3, .saved_mckr
  210. tst r3, #AT91_PMC_PRES
  211. beq 2f
  212. and r3, r3, #AT91_PMC_PRES
  213. str r3, [r1, #(AT91_PMC_MCKR - AT91_PMC)]
  214. wait_mckrdy
  215. #endif
  216. /*
  217. * Restore master clock setting
  218. */
  219. 2: ldr r3, .saved_mckr
  220. str r3, [r1, #(AT91_PMC_MCKR - AT91_PMC)]
  221. wait_mckrdy
  222. #ifdef CONFIG_ARCH_AT91RM9200
  223. /* Do nothing - self-refresh is automatically disabled. */
  224. #elif defined(CONFIG_ARCH_AT91CAP9) \
  225. || defined(CONFIG_ARCH_AT91SAM9G45)
  226. /* Restore LPR on AT91 with DDRAM */
  227. ldr r3, .saved_sam9_lpr
  228. str r3, [r2, #AT91_DDRSDRC_LPR]
  229. /* if we use the second ram controller */
  230. cmp r5, #0
  231. ldrne r4, .saved_sam9_lpr1
  232. strne r4, [r5, #AT91_DDRSDRC_LPR]
  233. #else
  234. /* Restore LPR on AT91 with SDRAM */
  235. ldr r3, .saved_sam9_lpr
  236. str r3, [r2, #AT91_SDRAMC_LPR]
  237. #endif
  238. /* Restore registers, and return */
  239. ldmfd sp!, {r0 - r12, pc}
  240. .saved_mckr:
  241. .word 0
  242. .saved_pllar:
  243. .word 0
  244. .saved_pllbr:
  245. .word 0
  246. .saved_sam9_lpr:
  247. .word 0
  248. .saved_sam9_lpr1:
  249. .word 0
  250. .at91_va_base_pmc:
  251. .word AT91_VA_BASE_SYS + AT91_PMC
  252. #ifdef CONFIG_ARCH_AT91RM9200
  253. .at91_va_base_sdramc:
  254. .word AT91_VA_BASE_SYS
  255. #elif defined(CONFIG_ARCH_AT91CAP9) \
  256. || defined(CONFIG_ARCH_AT91SAM9G45)
  257. .at91_va_base_sdramc:
  258. .word AT91_VA_BASE_SYS + AT91_DDRSDRC0
  259. #else
  260. .at91_va_base_sdramc:
  261. .word AT91_VA_BASE_SYS + AT91_SDRAMC0
  262. #endif
  263. .at91_va_base_ramc1:
  264. #if defined(CONFIG_ARCH_AT91SAM9G45)
  265. .word AT91_VA_BASE_SYS + AT91_DDRSDRC1
  266. #else
  267. .word 0
  268. #endif
  269. ENTRY(at91_slow_clock_sz)
  270. .word .-at91_slow_clock