at91sam9260.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * arch/arm/mach-at91/at91sam9260.c
  3. *
  4. * Copyright (C) 2006 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/proc-fns.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/cpu.h>
  18. #include <mach/at91_dbgu.h>
  19. #include <mach/at91sam9260.h>
  20. #include <mach/at91_pmc.h>
  21. #include <mach/at91_rstc.h>
  22. #include "soc.h"
  23. #include "generic.h"
  24. #include "clock.h"
  25. #include "sam9_smc.h"
  26. /* --------------------------------------------------------------------
  27. * Clocks
  28. * -------------------------------------------------------------------- */
  29. /*
  30. * The peripheral clocks.
  31. */
  32. static struct clk pioA_clk = {
  33. .name = "pioA_clk",
  34. .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
  35. .type = CLK_TYPE_PERIPHERAL,
  36. };
  37. static struct clk pioB_clk = {
  38. .name = "pioB_clk",
  39. .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
  40. .type = CLK_TYPE_PERIPHERAL,
  41. };
  42. static struct clk pioC_clk = {
  43. .name = "pioC_clk",
  44. .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk adc_clk = {
  48. .name = "adc_clk",
  49. .pmc_mask = 1 << AT91SAM9260_ID_ADC,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk usart0_clk = {
  53. .name = "usart0_clk",
  54. .pmc_mask = 1 << AT91SAM9260_ID_US0,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk usart1_clk = {
  58. .name = "usart1_clk",
  59. .pmc_mask = 1 << AT91SAM9260_ID_US1,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk usart2_clk = {
  63. .name = "usart2_clk",
  64. .pmc_mask = 1 << AT91SAM9260_ID_US2,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk mmc_clk = {
  68. .name = "mci_clk",
  69. .pmc_mask = 1 << AT91SAM9260_ID_MCI,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk udc_clk = {
  73. .name = "udc_clk",
  74. .pmc_mask = 1 << AT91SAM9260_ID_UDP,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk twi_clk = {
  78. .name = "twi_clk",
  79. .pmc_mask = 1 << AT91SAM9260_ID_TWI,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk spi0_clk = {
  83. .name = "spi0_clk",
  84. .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk spi1_clk = {
  88. .name = "spi1_clk",
  89. .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk ssc_clk = {
  93. .name = "ssc_clk",
  94. .pmc_mask = 1 << AT91SAM9260_ID_SSC,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk tc0_clk = {
  98. .name = "tc0_clk",
  99. .pmc_mask = 1 << AT91SAM9260_ID_TC0,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk tc1_clk = {
  103. .name = "tc1_clk",
  104. .pmc_mask = 1 << AT91SAM9260_ID_TC1,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk tc2_clk = {
  108. .name = "tc2_clk",
  109. .pmc_mask = 1 << AT91SAM9260_ID_TC2,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk ohci_clk = {
  113. .name = "ohci_clk",
  114. .pmc_mask = 1 << AT91SAM9260_ID_UHP,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk macb_clk = {
  118. .name = "pclk",
  119. .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk isi_clk = {
  123. .name = "isi_clk",
  124. .pmc_mask = 1 << AT91SAM9260_ID_ISI,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk usart3_clk = {
  128. .name = "usart3_clk",
  129. .pmc_mask = 1 << AT91SAM9260_ID_US3,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk usart4_clk = {
  133. .name = "usart4_clk",
  134. .pmc_mask = 1 << AT91SAM9260_ID_US4,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk usart5_clk = {
  138. .name = "usart5_clk",
  139. .pmc_mask = 1 << AT91SAM9260_ID_US5,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk tc3_clk = {
  143. .name = "tc3_clk",
  144. .pmc_mask = 1 << AT91SAM9260_ID_TC3,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk tc4_clk = {
  148. .name = "tc4_clk",
  149. .pmc_mask = 1 << AT91SAM9260_ID_TC4,
  150. .type = CLK_TYPE_PERIPHERAL,
  151. };
  152. static struct clk tc5_clk = {
  153. .name = "tc5_clk",
  154. .pmc_mask = 1 << AT91SAM9260_ID_TC5,
  155. .type = CLK_TYPE_PERIPHERAL,
  156. };
  157. static struct clk *periph_clocks[] __initdata = {
  158. &pioA_clk,
  159. &pioB_clk,
  160. &pioC_clk,
  161. &adc_clk,
  162. &usart0_clk,
  163. &usart1_clk,
  164. &usart2_clk,
  165. &mmc_clk,
  166. &udc_clk,
  167. &twi_clk,
  168. &spi0_clk,
  169. &spi1_clk,
  170. &ssc_clk,
  171. &tc0_clk,
  172. &tc1_clk,
  173. &tc2_clk,
  174. &ohci_clk,
  175. &macb_clk,
  176. &isi_clk,
  177. &usart3_clk,
  178. &usart4_clk,
  179. &usart5_clk,
  180. &tc3_clk,
  181. &tc4_clk,
  182. &tc5_clk,
  183. // irq0 .. irq2
  184. };
  185. static struct clk_lookup periph_clocks_lookups[] = {
  186. /* One additional fake clock for macb_hclk */
  187. CLKDEV_CON_ID("hclk", &macb_clk),
  188. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  189. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  190. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  191. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  192. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  193. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  194. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  195. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  196. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk),
  197. /* more usart lookup table for DT entries */
  198. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  199. CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
  200. CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
  201. CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
  202. CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
  203. CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
  204. CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
  205. /* fake hclk clock */
  206. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  207. CLKDEV_CON_ID("pioA", &pioA_clk),
  208. CLKDEV_CON_ID("pioB", &pioB_clk),
  209. CLKDEV_CON_ID("pioC", &pioC_clk),
  210. };
  211. static struct clk_lookup usart_clocks_lookups[] = {
  212. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  213. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  214. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  215. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  216. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  217. CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
  218. CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
  219. };
  220. /*
  221. * The two programmable clocks.
  222. * You must configure pin multiplexing to bring these signals out.
  223. */
  224. static struct clk pck0 = {
  225. .name = "pck0",
  226. .pmc_mask = AT91_PMC_PCK0,
  227. .type = CLK_TYPE_PROGRAMMABLE,
  228. .id = 0,
  229. };
  230. static struct clk pck1 = {
  231. .name = "pck1",
  232. .pmc_mask = AT91_PMC_PCK1,
  233. .type = CLK_TYPE_PROGRAMMABLE,
  234. .id = 1,
  235. };
  236. static void __init at91sam9260_register_clocks(void)
  237. {
  238. int i;
  239. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  240. clk_register(periph_clocks[i]);
  241. clkdev_add_table(periph_clocks_lookups,
  242. ARRAY_SIZE(periph_clocks_lookups));
  243. clkdev_add_table(usart_clocks_lookups,
  244. ARRAY_SIZE(usart_clocks_lookups));
  245. clk_register(&pck0);
  246. clk_register(&pck1);
  247. }
  248. static struct clk_lookup console_clock_lookup;
  249. void __init at91sam9260_set_console_clock(int id)
  250. {
  251. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  252. return;
  253. console_clock_lookup.con_id = "usart";
  254. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  255. clkdev_add(&console_clock_lookup);
  256. }
  257. /* --------------------------------------------------------------------
  258. * GPIO
  259. * -------------------------------------------------------------------- */
  260. static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
  261. {
  262. .id = AT91SAM9260_ID_PIOA,
  263. .regbase = AT91SAM9260_BASE_PIOA,
  264. }, {
  265. .id = AT91SAM9260_ID_PIOB,
  266. .regbase = AT91SAM9260_BASE_PIOB,
  267. }, {
  268. .id = AT91SAM9260_ID_PIOC,
  269. .regbase = AT91SAM9260_BASE_PIOC,
  270. }
  271. };
  272. /* --------------------------------------------------------------------
  273. * AT91SAM9260 processor initialization
  274. * -------------------------------------------------------------------- */
  275. static void __init at91sam9xe_map_io(void)
  276. {
  277. unsigned long sram_size;
  278. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  279. case AT91_CIDR_SRAMSIZ_32K:
  280. sram_size = 2 * SZ_16K;
  281. break;
  282. case AT91_CIDR_SRAMSIZ_16K:
  283. default:
  284. sram_size = SZ_16K;
  285. }
  286. at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
  287. }
  288. static void __init at91sam9260_map_io(void)
  289. {
  290. if (cpu_is_at91sam9xe()) {
  291. at91sam9xe_map_io();
  292. } else if (cpu_is_at91sam9g20()) {
  293. at91_init_sram(0, AT91SAM9G20_SRAM0_BASE, AT91SAM9G20_SRAM0_SIZE);
  294. at91_init_sram(1, AT91SAM9G20_SRAM1_BASE, AT91SAM9G20_SRAM1_SIZE);
  295. } else {
  296. at91_init_sram(0, AT91SAM9260_SRAM0_BASE, AT91SAM9260_SRAM0_SIZE);
  297. at91_init_sram(1, AT91SAM9260_SRAM1_BASE, AT91SAM9260_SRAM1_SIZE);
  298. }
  299. }
  300. static void __init at91sam9260_ioremap_registers(void)
  301. {
  302. at91_ioremap_shdwc(AT91SAM9260_BASE_SHDWC);
  303. at91_ioremap_rstc(AT91SAM9260_BASE_RSTC);
  304. at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
  305. at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
  306. }
  307. static void at91sam9260_idle(void)
  308. {
  309. at91_sys_write(AT91_PMC_SCDR, AT91_PMC_PCK);
  310. cpu_do_idle();
  311. }
  312. static void __init at91sam9260_initialize(void)
  313. {
  314. arm_pm_idle = at91sam9260_idle;
  315. arm_pm_restart = at91sam9_alt_restart;
  316. at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
  317. | (1 << AT91SAM9260_ID_IRQ2);
  318. /* Register GPIO subsystem */
  319. at91_gpio_init(at91sam9260_gpio, 3);
  320. }
  321. /* --------------------------------------------------------------------
  322. * Interrupt initialization
  323. * -------------------------------------------------------------------- */
  324. /*
  325. * The default interrupt priority levels (0 = lowest, 7 = highest).
  326. */
  327. static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
  328. 7, /* Advanced Interrupt Controller */
  329. 7, /* System Peripherals */
  330. 1, /* Parallel IO Controller A */
  331. 1, /* Parallel IO Controller B */
  332. 1, /* Parallel IO Controller C */
  333. 0, /* Analog-to-Digital Converter */
  334. 5, /* USART 0 */
  335. 5, /* USART 1 */
  336. 5, /* USART 2 */
  337. 0, /* Multimedia Card Interface */
  338. 2, /* USB Device Port */
  339. 6, /* Two-Wire Interface */
  340. 5, /* Serial Peripheral Interface 0 */
  341. 5, /* Serial Peripheral Interface 1 */
  342. 5, /* Serial Synchronous Controller */
  343. 0,
  344. 0,
  345. 0, /* Timer Counter 0 */
  346. 0, /* Timer Counter 1 */
  347. 0, /* Timer Counter 2 */
  348. 2, /* USB Host port */
  349. 3, /* Ethernet */
  350. 0, /* Image Sensor Interface */
  351. 5, /* USART 3 */
  352. 5, /* USART 4 */
  353. 5, /* USART 5 */
  354. 0, /* Timer Counter 3 */
  355. 0, /* Timer Counter 4 */
  356. 0, /* Timer Counter 5 */
  357. 0, /* Advanced Interrupt Controller */
  358. 0, /* Advanced Interrupt Controller */
  359. 0, /* Advanced Interrupt Controller */
  360. };
  361. struct at91_init_soc __initdata at91sam9260_soc = {
  362. .map_io = at91sam9260_map_io,
  363. .default_irq_priority = at91sam9260_default_irq_priority,
  364. .ioremap_registers = at91sam9260_ioremap_registers,
  365. .register_clocks = at91sam9260_register_clocks,
  366. .init = at91sam9260_initialize,
  367. };