Kconfig 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  20. select HAVE_GENERIC_DMA_COHERENT
  21. select HAVE_KERNEL_GZIP
  22. select HAVE_KERNEL_LZO
  23. select HAVE_KERNEL_LZMA
  24. select HAVE_IRQ_WORK
  25. select HAVE_PERF_EVENTS
  26. select PERF_USE_VMALLOC
  27. select HAVE_REGS_AND_STACK_ACCESS_API
  28. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  29. select HAVE_C_RECORDMCOUNT
  30. select HAVE_GENERIC_HARDIRQS
  31. select HAVE_SPARSE_IRQ
  32. select GENERIC_IRQ_SHOW
  33. select CPU_PM if (SUSPEND || CPU_IDLE)
  34. select GENERIC_PCI_IOMAP
  35. help
  36. The ARM series is a line of low-power-consumption RISC chip designs
  37. licensed by ARM Ltd and targeted at embedded applications and
  38. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  39. manufactured, but legacy ARM-based PC hardware remains popular in
  40. Europe. There is an ARM Linux project with a web page at
  41. <http://www.arm.linux.org.uk/>.
  42. config ARM_HAS_SG_CHAIN
  43. bool
  44. config HAVE_PWM
  45. bool
  46. config MIGHT_HAVE_PCI
  47. bool
  48. config SYS_SUPPORTS_APM_EMULATION
  49. bool
  50. config HAVE_SCHED_CLOCK
  51. bool
  52. config GENERIC_GPIO
  53. bool
  54. config ARCH_USES_GETTIMEOFFSET
  55. bool
  56. default n
  57. config GENERIC_CLOCKEVENTS
  58. bool
  59. config GENERIC_CLOCKEVENTS_BROADCAST
  60. bool
  61. depends on GENERIC_CLOCKEVENTS
  62. default y if SMP
  63. config KTIME_SCALAR
  64. bool
  65. default y
  66. config HAVE_TCM
  67. bool
  68. select GENERIC_ALLOCATOR
  69. config HAVE_PROC_CPU
  70. bool
  71. config NO_IOPORT
  72. bool
  73. config EISA
  74. bool
  75. ---help---
  76. The Extended Industry Standard Architecture (EISA) bus was
  77. developed as an open alternative to the IBM MicroChannel bus.
  78. The EISA bus provided some of the features of the IBM MicroChannel
  79. bus while maintaining backward compatibility with cards made for
  80. the older ISA bus. The EISA bus saw limited use between 1988 and
  81. 1995 when it was made obsolete by the PCI bus.
  82. Say Y here if you are building a kernel for an EISA-based machine.
  83. Otherwise, say N.
  84. config SBUS
  85. bool
  86. config MCA
  87. bool
  88. help
  89. MicroChannel Architecture is found in some IBM PS/2 machines and
  90. laptops. It is a bus system similar to PCI or ISA. See
  91. <file:Documentation/mca.txt> (and especially the web page given
  92. there) before attempting to build an MCA bus kernel.
  93. config STACKTRACE_SUPPORT
  94. bool
  95. default y
  96. config HAVE_LATENCYTOP_SUPPORT
  97. bool
  98. depends on !SMP
  99. default y
  100. config LOCKDEP_SUPPORT
  101. bool
  102. default y
  103. config TRACE_IRQFLAGS_SUPPORT
  104. bool
  105. default y
  106. config HARDIRQS_SW_RESEND
  107. bool
  108. default y
  109. config GENERIC_IRQ_PROBE
  110. bool
  111. default y
  112. config GENERIC_LOCKBREAK
  113. bool
  114. default y
  115. depends on SMP && PREEMPT
  116. config RWSEM_GENERIC_SPINLOCK
  117. bool
  118. default y
  119. config RWSEM_XCHGADD_ALGORITHM
  120. bool
  121. config ARCH_HAS_ILOG2_U32
  122. bool
  123. config ARCH_HAS_ILOG2_U64
  124. bool
  125. config ARCH_HAS_CPUFREQ
  126. bool
  127. help
  128. Internal node to signify that the ARCH has CPUFREQ support
  129. and that the relevant menu configurations are displayed for
  130. it.
  131. config ARCH_HAS_CPU_IDLE_WAIT
  132. def_bool y
  133. config GENERIC_HWEIGHT
  134. bool
  135. default y
  136. config GENERIC_CALIBRATE_DELAY
  137. bool
  138. default y
  139. config ARCH_MAY_HAVE_PC_FDC
  140. bool
  141. config ZONE_DMA
  142. bool
  143. config NEED_DMA_MAP_STATE
  144. def_bool y
  145. config GENERIC_ISA_DMA
  146. bool
  147. config FIQ
  148. bool
  149. config NEED_RET_TO_USER
  150. bool
  151. config ARCH_MTD_XIP
  152. bool
  153. config VECTORS_BASE
  154. hex
  155. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  156. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  157. default 0x00000000
  158. help
  159. The base address of exception vectors.
  160. config ARM_PATCH_PHYS_VIRT
  161. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  162. default y
  163. depends on !XIP_KERNEL && MMU
  164. depends on !ARCH_REALVIEW || !SPARSEMEM
  165. help
  166. Patch phys-to-virt and virt-to-phys translation functions at
  167. boot and module load time according to the position of the
  168. kernel in system memory.
  169. This can only be used with non-XIP MMU kernels where the base
  170. of physical memory is at a 16MB boundary.
  171. Only disable this option if you know that you do not require
  172. this feature (eg, building a kernel for a single machine) and
  173. you need to shrink the kernel to the minimal size.
  174. config NEED_MACH_MEMORY_H
  175. bool
  176. help
  177. Select this when mach/memory.h is required to provide special
  178. definitions for this platform. The need for mach/memory.h should
  179. be avoided when possible.
  180. config PHYS_OFFSET
  181. hex "Physical address of main memory" if MMU
  182. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  183. default DRAM_BASE if !MMU
  184. help
  185. Please provide the physical address corresponding to the
  186. location of main memory in your system.
  187. config GENERIC_BUG
  188. def_bool y
  189. depends on BUG
  190. source "init/Kconfig"
  191. source "kernel/Kconfig.freezer"
  192. menu "System Type"
  193. config MMU
  194. bool "MMU-based Paged Memory Management Support"
  195. default y
  196. help
  197. Select if you want MMU-based virtualised addressing space
  198. support by paged memory management. If unsure, say 'Y'.
  199. #
  200. # The "ARM system type" choice list is ordered alphabetically by option
  201. # text. Please add new entries in the option alphabetic order.
  202. #
  203. choice
  204. prompt "ARM system type"
  205. default ARCH_VERSATILE
  206. config ARCH_INTEGRATOR
  207. bool "ARM Ltd. Integrator family"
  208. select ARM_AMBA
  209. select ARCH_HAS_CPUFREQ
  210. select CLKDEV_LOOKUP
  211. select HAVE_MACH_CLKDEV
  212. select HAVE_TCM
  213. select ICST
  214. select GENERIC_CLOCKEVENTS
  215. select PLAT_VERSATILE
  216. select PLAT_VERSATILE_FPGA_IRQ
  217. select NEED_MACH_MEMORY_H
  218. help
  219. Support for ARM's Integrator platform.
  220. config ARCH_REALVIEW
  221. bool "ARM Ltd. RealView family"
  222. select ARM_AMBA
  223. select CLKDEV_LOOKUP
  224. select HAVE_MACH_CLKDEV
  225. select ICST
  226. select GENERIC_CLOCKEVENTS
  227. select ARCH_WANT_OPTIONAL_GPIOLIB
  228. select PLAT_VERSATILE
  229. select PLAT_VERSATILE_CLCD
  230. select ARM_TIMER_SP804
  231. select GPIO_PL061 if GPIOLIB
  232. select NEED_MACH_MEMORY_H
  233. help
  234. This enables support for ARM Ltd RealView boards.
  235. config ARCH_VERSATILE
  236. bool "ARM Ltd. Versatile family"
  237. select ARM_AMBA
  238. select ARM_VIC
  239. select CLKDEV_LOOKUP
  240. select HAVE_MACH_CLKDEV
  241. select ICST
  242. select GENERIC_CLOCKEVENTS
  243. select ARCH_WANT_OPTIONAL_GPIOLIB
  244. select PLAT_VERSATILE
  245. select PLAT_VERSATILE_CLCD
  246. select PLAT_VERSATILE_FPGA_IRQ
  247. select ARM_TIMER_SP804
  248. help
  249. This enables support for ARM Ltd Versatile board.
  250. config ARCH_VEXPRESS
  251. bool "ARM Ltd. Versatile Express family"
  252. select ARCH_WANT_OPTIONAL_GPIOLIB
  253. select ARM_AMBA
  254. select ARM_TIMER_SP804
  255. select CLKDEV_LOOKUP
  256. select HAVE_MACH_CLKDEV
  257. select GENERIC_CLOCKEVENTS
  258. select HAVE_CLK
  259. select HAVE_PATA_PLATFORM
  260. select ICST
  261. select PLAT_VERSATILE
  262. select PLAT_VERSATILE_CLCD
  263. help
  264. This enables support for the ARM Ltd Versatile Express boards.
  265. config ARCH_AT91
  266. bool "Atmel AT91"
  267. select ARCH_REQUIRE_GPIOLIB
  268. select HAVE_CLK
  269. select CLKDEV_LOOKUP
  270. help
  271. This enables support for systems based on the Atmel AT91RM9200,
  272. AT91SAM9 and AT91CAP9 processors.
  273. config ARCH_BCMRING
  274. bool "Broadcom BCMRING"
  275. depends on MMU
  276. select CPU_V6
  277. select ARM_AMBA
  278. select ARM_TIMER_SP804
  279. select CLKDEV_LOOKUP
  280. select GENERIC_CLOCKEVENTS
  281. select ARCH_WANT_OPTIONAL_GPIOLIB
  282. help
  283. Support for Broadcom's BCMRing platform.
  284. config ARCH_HIGHBANK
  285. bool "Calxeda Highbank-based"
  286. select ARCH_WANT_OPTIONAL_GPIOLIB
  287. select ARM_AMBA
  288. select ARM_GIC
  289. select ARM_TIMER_SP804
  290. select CACHE_L2X0
  291. select CLKDEV_LOOKUP
  292. select CPU_V7
  293. select GENERIC_CLOCKEVENTS
  294. select HAVE_ARM_SCU
  295. select HAVE_SMP
  296. select USE_OF
  297. help
  298. Support for the Calxeda Highbank SoC based boards.
  299. config ARCH_CLPS711X
  300. bool "Cirrus Logic CLPS711x/EP721x-based"
  301. select CPU_ARM720T
  302. select ARCH_USES_GETTIMEOFFSET
  303. select NEED_MACH_MEMORY_H
  304. help
  305. Support for Cirrus Logic 711x/721x based boards.
  306. config ARCH_CNS3XXX
  307. bool "Cavium Networks CNS3XXX family"
  308. select CPU_V6K
  309. select GENERIC_CLOCKEVENTS
  310. select ARM_GIC
  311. select MIGHT_HAVE_CACHE_L2X0
  312. select MIGHT_HAVE_PCI
  313. select PCI_DOMAINS if PCI
  314. help
  315. Support for Cavium Networks CNS3XXX platform.
  316. config ARCH_GEMINI
  317. bool "Cortina Systems Gemini"
  318. select CPU_FA526
  319. select ARCH_REQUIRE_GPIOLIB
  320. select ARCH_USES_GETTIMEOFFSET
  321. help
  322. Support for the Cortina Systems Gemini family SoCs
  323. config ARCH_PRIMA2
  324. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  325. select CPU_V7
  326. select NO_IOPORT
  327. select GENERIC_CLOCKEVENTS
  328. select CLKDEV_LOOKUP
  329. select GENERIC_IRQ_CHIP
  330. select MIGHT_HAVE_CACHE_L2X0
  331. select USE_OF
  332. select ZONE_DMA
  333. help
  334. Support for CSR SiRFSoC ARM Cortex A9 Platform
  335. config ARCH_EBSA110
  336. bool "EBSA-110"
  337. select CPU_SA110
  338. select ISA
  339. select NO_IOPORT
  340. select ARCH_USES_GETTIMEOFFSET
  341. select NEED_MACH_MEMORY_H
  342. help
  343. This is an evaluation board for the StrongARM processor available
  344. from Digital. It has limited hardware on-board, including an
  345. Ethernet interface, two PCMCIA sockets, two serial ports and a
  346. parallel port.
  347. config ARCH_EP93XX
  348. bool "EP93xx-based"
  349. select CPU_ARM920T
  350. select ARM_AMBA
  351. select ARM_VIC
  352. select CLKDEV_LOOKUP
  353. select ARCH_REQUIRE_GPIOLIB
  354. select ARCH_HAS_HOLES_MEMORYMODEL
  355. select ARCH_USES_GETTIMEOFFSET
  356. select NEED_MACH_MEMORY_H
  357. help
  358. This enables support for the Cirrus EP93xx series of CPUs.
  359. config ARCH_FOOTBRIDGE
  360. bool "FootBridge"
  361. select CPU_SA110
  362. select FOOTBRIDGE
  363. select GENERIC_CLOCKEVENTS
  364. select HAVE_IDE
  365. select NEED_MACH_MEMORY_H
  366. help
  367. Support for systems based on the DC21285 companion chip
  368. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  369. config ARCH_MXC
  370. bool "Freescale MXC/iMX-based"
  371. select GENERIC_CLOCKEVENTS
  372. select ARCH_REQUIRE_GPIOLIB
  373. select CLKDEV_LOOKUP
  374. select CLKSRC_MMIO
  375. select GENERIC_IRQ_CHIP
  376. select HAVE_SCHED_CLOCK
  377. select MULTI_IRQ_HANDLER
  378. help
  379. Support for Freescale MXC/iMX-based family of processors
  380. config ARCH_MXS
  381. bool "Freescale MXS-based"
  382. select GENERIC_CLOCKEVENTS
  383. select ARCH_REQUIRE_GPIOLIB
  384. select CLKDEV_LOOKUP
  385. select CLKSRC_MMIO
  386. select HAVE_CLK_PREPARE
  387. help
  388. Support for Freescale MXS-based family of processors
  389. config ARCH_NETX
  390. bool "Hilscher NetX based"
  391. select CLKSRC_MMIO
  392. select CPU_ARM926T
  393. select ARM_VIC
  394. select GENERIC_CLOCKEVENTS
  395. help
  396. This enables support for systems based on the Hilscher NetX Soc
  397. config ARCH_H720X
  398. bool "Hynix HMS720x-based"
  399. select CPU_ARM720T
  400. select ISA_DMA_API
  401. select ARCH_USES_GETTIMEOFFSET
  402. help
  403. This enables support for systems based on the Hynix HMS720x
  404. config ARCH_IOP13XX
  405. bool "IOP13xx-based"
  406. depends on MMU
  407. select CPU_XSC3
  408. select PLAT_IOP
  409. select PCI
  410. select ARCH_SUPPORTS_MSI
  411. select VMSPLIT_1G
  412. select NEED_MACH_MEMORY_H
  413. select NEED_RET_TO_USER
  414. help
  415. Support for Intel's IOP13XX (XScale) family of processors.
  416. config ARCH_IOP32X
  417. bool "IOP32x-based"
  418. depends on MMU
  419. select CPU_XSCALE
  420. select NEED_RET_TO_USER
  421. select PLAT_IOP
  422. select PCI
  423. select ARCH_REQUIRE_GPIOLIB
  424. help
  425. Support for Intel's 80219 and IOP32X (XScale) family of
  426. processors.
  427. config ARCH_IOP33X
  428. bool "IOP33x-based"
  429. depends on MMU
  430. select CPU_XSCALE
  431. select NEED_RET_TO_USER
  432. select PLAT_IOP
  433. select PCI
  434. select ARCH_REQUIRE_GPIOLIB
  435. help
  436. Support for Intel's IOP33X (XScale) family of processors.
  437. config ARCH_IXP23XX
  438. bool "IXP23XX-based"
  439. depends on MMU
  440. select CPU_XSC3
  441. select PCI
  442. select ARCH_USES_GETTIMEOFFSET
  443. select NEED_MACH_MEMORY_H
  444. help
  445. Support for Intel's IXP23xx (XScale) family of processors.
  446. config ARCH_IXP2000
  447. bool "IXP2400/2800-based"
  448. depends on MMU
  449. select CPU_XSCALE
  450. select PCI
  451. select ARCH_USES_GETTIMEOFFSET
  452. select NEED_MACH_MEMORY_H
  453. help
  454. Support for Intel's IXP2400/2800 (XScale) family of processors.
  455. config ARCH_IXP4XX
  456. bool "IXP4xx-based"
  457. depends on MMU
  458. select CLKSRC_MMIO
  459. select CPU_XSCALE
  460. select GENERIC_GPIO
  461. select GENERIC_CLOCKEVENTS
  462. select HAVE_SCHED_CLOCK
  463. select MIGHT_HAVE_PCI
  464. select DMABOUNCE if PCI
  465. help
  466. Support for Intel's IXP4XX (XScale) family of processors.
  467. config ARCH_DOVE
  468. bool "Marvell Dove"
  469. select CPU_V7
  470. select PCI
  471. select ARCH_REQUIRE_GPIOLIB
  472. select GENERIC_CLOCKEVENTS
  473. select PLAT_ORION
  474. help
  475. Support for the Marvell Dove SoC 88AP510
  476. config ARCH_KIRKWOOD
  477. bool "Marvell Kirkwood"
  478. select CPU_FEROCEON
  479. select PCI
  480. select ARCH_REQUIRE_GPIOLIB
  481. select GENERIC_CLOCKEVENTS
  482. select PLAT_ORION
  483. help
  484. Support for the following Marvell Kirkwood series SoCs:
  485. 88F6180, 88F6192 and 88F6281.
  486. config ARCH_LPC32XX
  487. bool "NXP LPC32XX"
  488. select CLKSRC_MMIO
  489. select CPU_ARM926T
  490. select ARCH_REQUIRE_GPIOLIB
  491. select HAVE_IDE
  492. select ARM_AMBA
  493. select USB_ARCH_HAS_OHCI
  494. select CLKDEV_LOOKUP
  495. select GENERIC_CLOCKEVENTS
  496. help
  497. Support for the NXP LPC32XX family of processors
  498. config ARCH_MV78XX0
  499. bool "Marvell MV78xx0"
  500. select CPU_FEROCEON
  501. select PCI
  502. select ARCH_REQUIRE_GPIOLIB
  503. select GENERIC_CLOCKEVENTS
  504. select PLAT_ORION
  505. help
  506. Support for the following Marvell MV78xx0 series SoCs:
  507. MV781x0, MV782x0.
  508. config ARCH_ORION5X
  509. bool "Marvell Orion"
  510. depends on MMU
  511. select CPU_FEROCEON
  512. select PCI
  513. select ARCH_REQUIRE_GPIOLIB
  514. select GENERIC_CLOCKEVENTS
  515. select PLAT_ORION
  516. help
  517. Support for the following Marvell Orion 5x series SoCs:
  518. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  519. Orion-2 (5281), Orion-1-90 (6183).
  520. config ARCH_MMP
  521. bool "Marvell PXA168/910/MMP2"
  522. depends on MMU
  523. select ARCH_REQUIRE_GPIOLIB
  524. select CLKDEV_LOOKUP
  525. select GENERIC_CLOCKEVENTS
  526. select GPIO_PXA
  527. select HAVE_SCHED_CLOCK
  528. select TICK_ONESHOT
  529. select PLAT_PXA
  530. select SPARSE_IRQ
  531. select GENERIC_ALLOCATOR
  532. help
  533. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  534. config ARCH_KS8695
  535. bool "Micrel/Kendin KS8695"
  536. select CPU_ARM922T
  537. select ARCH_REQUIRE_GPIOLIB
  538. select ARCH_USES_GETTIMEOFFSET
  539. select NEED_MACH_MEMORY_H
  540. help
  541. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  542. System-on-Chip devices.
  543. config ARCH_W90X900
  544. bool "Nuvoton W90X900 CPU"
  545. select CPU_ARM926T
  546. select ARCH_REQUIRE_GPIOLIB
  547. select CLKDEV_LOOKUP
  548. select CLKSRC_MMIO
  549. select GENERIC_CLOCKEVENTS
  550. help
  551. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  552. At present, the w90x900 has been renamed nuc900, regarding
  553. the ARM series product line, you can login the following
  554. link address to know more.
  555. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  556. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  557. config ARCH_TEGRA
  558. bool "NVIDIA Tegra"
  559. select CLKDEV_LOOKUP
  560. select CLKSRC_MMIO
  561. select GENERIC_CLOCKEVENTS
  562. select GENERIC_GPIO
  563. select HAVE_CLK
  564. select HAVE_SCHED_CLOCK
  565. select HAVE_SMP
  566. select MIGHT_HAVE_CACHE_L2X0
  567. select ARCH_HAS_CPUFREQ
  568. help
  569. This enables support for NVIDIA Tegra based systems (Tegra APX,
  570. Tegra 6xx and Tegra 2 series).
  571. config ARCH_PICOXCELL
  572. bool "Picochip picoXcell"
  573. select ARCH_REQUIRE_GPIOLIB
  574. select ARM_PATCH_PHYS_VIRT
  575. select ARM_VIC
  576. select CPU_V6K
  577. select DW_APB_TIMER
  578. select GENERIC_CLOCKEVENTS
  579. select GENERIC_GPIO
  580. select HAVE_SCHED_CLOCK
  581. select HAVE_TCM
  582. select NO_IOPORT
  583. select SPARSE_IRQ
  584. select USE_OF
  585. help
  586. This enables support for systems based on the Picochip picoXcell
  587. family of Femtocell devices. The picoxcell support requires device tree
  588. for all boards.
  589. config ARCH_PNX4008
  590. bool "Philips Nexperia PNX4008 Mobile"
  591. select CPU_ARM926T
  592. select CLKDEV_LOOKUP
  593. select ARCH_USES_GETTIMEOFFSET
  594. help
  595. This enables support for Philips PNX4008 mobile platform.
  596. config ARCH_PXA
  597. bool "PXA2xx/PXA3xx-based"
  598. depends on MMU
  599. select ARCH_MTD_XIP
  600. select ARCH_HAS_CPUFREQ
  601. select CLKDEV_LOOKUP
  602. select CLKSRC_MMIO
  603. select ARCH_REQUIRE_GPIOLIB
  604. select GENERIC_CLOCKEVENTS
  605. select GPIO_PXA
  606. select HAVE_SCHED_CLOCK
  607. select TICK_ONESHOT
  608. select PLAT_PXA
  609. select SPARSE_IRQ
  610. select AUTO_ZRELADDR
  611. select MULTI_IRQ_HANDLER
  612. select ARM_CPU_SUSPEND if PM
  613. select HAVE_IDE
  614. help
  615. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  616. config ARCH_MSM
  617. bool "Qualcomm MSM"
  618. select HAVE_CLK
  619. select GENERIC_CLOCKEVENTS
  620. select ARCH_REQUIRE_GPIOLIB
  621. select CLKDEV_LOOKUP
  622. help
  623. Support for Qualcomm MSM/QSD based systems. This runs on the
  624. apps processor of the MSM/QSD and depends on a shared memory
  625. interface to the modem processor which runs the baseband
  626. stack and controls some vital subsystems
  627. (clock and power control, etc).
  628. config ARCH_SHMOBILE
  629. bool "Renesas SH-Mobile / R-Mobile"
  630. select HAVE_CLK
  631. select CLKDEV_LOOKUP
  632. select HAVE_MACH_CLKDEV
  633. select HAVE_SMP
  634. select GENERIC_CLOCKEVENTS
  635. select MIGHT_HAVE_CACHE_L2X0
  636. select NO_IOPORT
  637. select SPARSE_IRQ
  638. select MULTI_IRQ_HANDLER
  639. select PM_GENERIC_DOMAINS if PM
  640. select NEED_MACH_MEMORY_H
  641. help
  642. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  643. config ARCH_RPC
  644. bool "RiscPC"
  645. select ARCH_ACORN
  646. select FIQ
  647. select TIMER_ACORN
  648. select ARCH_MAY_HAVE_PC_FDC
  649. select HAVE_PATA_PLATFORM
  650. select ISA_DMA_API
  651. select NO_IOPORT
  652. select ARCH_SPARSEMEM_ENABLE
  653. select ARCH_USES_GETTIMEOFFSET
  654. select HAVE_IDE
  655. select NEED_MACH_MEMORY_H
  656. help
  657. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  658. CD-ROM interface, serial and parallel port, and the floppy drive.
  659. config ARCH_SA1100
  660. bool "SA1100-based"
  661. select CLKSRC_MMIO
  662. select CPU_SA1100
  663. select ISA
  664. select ARCH_SPARSEMEM_ENABLE
  665. select ARCH_MTD_XIP
  666. select ARCH_HAS_CPUFREQ
  667. select CPU_FREQ
  668. select GENERIC_CLOCKEVENTS
  669. select HAVE_CLK
  670. select HAVE_SCHED_CLOCK
  671. select TICK_ONESHOT
  672. select ARCH_REQUIRE_GPIOLIB
  673. select HAVE_IDE
  674. select NEED_MACH_MEMORY_H
  675. help
  676. Support for StrongARM 11x0 based boards.
  677. config ARCH_S3C2410
  678. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  679. select GENERIC_GPIO
  680. select ARCH_HAS_CPUFREQ
  681. select HAVE_CLK
  682. select CLKDEV_LOOKUP
  683. select ARCH_USES_GETTIMEOFFSET
  684. select HAVE_S3C2410_I2C if I2C
  685. help
  686. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  687. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  688. the Samsung SMDK2410 development board (and derivatives).
  689. Note, the S3C2416 and the S3C2450 are so close that they even share
  690. the same SoC ID code. This means that there is no separate machine
  691. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  692. config ARCH_S3C64XX
  693. bool "Samsung S3C64XX"
  694. select PLAT_SAMSUNG
  695. select CPU_V6
  696. select ARM_VIC
  697. select HAVE_CLK
  698. select HAVE_TCM
  699. select CLKDEV_LOOKUP
  700. select NO_IOPORT
  701. select ARCH_USES_GETTIMEOFFSET
  702. select ARCH_HAS_CPUFREQ
  703. select ARCH_REQUIRE_GPIOLIB
  704. select SAMSUNG_CLKSRC
  705. select SAMSUNG_IRQ_VIC_TIMER
  706. select S3C_GPIO_TRACK
  707. select S3C_DEV_NAND
  708. select USB_ARCH_HAS_OHCI
  709. select SAMSUNG_GPIOLIB_4BIT
  710. select HAVE_S3C2410_I2C if I2C
  711. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  712. help
  713. Samsung S3C64XX series based systems
  714. config ARCH_S5P64X0
  715. bool "Samsung S5P6440 S5P6450"
  716. select CPU_V6
  717. select GENERIC_GPIO
  718. select HAVE_CLK
  719. select CLKDEV_LOOKUP
  720. select CLKSRC_MMIO
  721. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  722. select GENERIC_CLOCKEVENTS
  723. select HAVE_SCHED_CLOCK
  724. select HAVE_S3C2410_I2C if I2C
  725. select HAVE_S3C_RTC if RTC_CLASS
  726. help
  727. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  728. SMDK6450.
  729. config ARCH_S5PC100
  730. bool "Samsung S5PC100"
  731. select GENERIC_GPIO
  732. select HAVE_CLK
  733. select CLKDEV_LOOKUP
  734. select CPU_V7
  735. select ARCH_USES_GETTIMEOFFSET
  736. select HAVE_S3C2410_I2C if I2C
  737. select HAVE_S3C_RTC if RTC_CLASS
  738. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  739. help
  740. Samsung S5PC100 series based systems
  741. config ARCH_S5PV210
  742. bool "Samsung S5PV210/S5PC110"
  743. select CPU_V7
  744. select ARCH_SPARSEMEM_ENABLE
  745. select ARCH_HAS_HOLES_MEMORYMODEL
  746. select GENERIC_GPIO
  747. select HAVE_CLK
  748. select CLKDEV_LOOKUP
  749. select CLKSRC_MMIO
  750. select ARCH_HAS_CPUFREQ
  751. select GENERIC_CLOCKEVENTS
  752. select HAVE_SCHED_CLOCK
  753. select HAVE_S3C2410_I2C if I2C
  754. select HAVE_S3C_RTC if RTC_CLASS
  755. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  756. select NEED_MACH_MEMORY_H
  757. help
  758. Samsung S5PV210/S5PC110 series based systems
  759. config ARCH_EXYNOS
  760. bool "SAMSUNG EXYNOS"
  761. select CPU_V7
  762. select ARCH_SPARSEMEM_ENABLE
  763. select ARCH_HAS_HOLES_MEMORYMODEL
  764. select GENERIC_GPIO
  765. select HAVE_CLK
  766. select CLKDEV_LOOKUP
  767. select ARCH_HAS_CPUFREQ
  768. select GENERIC_CLOCKEVENTS
  769. select HAVE_S3C_RTC if RTC_CLASS
  770. select HAVE_S3C2410_I2C if I2C
  771. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  772. select NEED_MACH_MEMORY_H
  773. help
  774. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  775. config ARCH_SHARK
  776. bool "Shark"
  777. select CPU_SA110
  778. select ISA
  779. select ISA_DMA
  780. select ZONE_DMA
  781. select PCI
  782. select ARCH_USES_GETTIMEOFFSET
  783. select NEED_MACH_MEMORY_H
  784. help
  785. Support for the StrongARM based Digital DNARD machine, also known
  786. as "Shark" (<http://www.shark-linux.de/shark.html>).
  787. config ARCH_U300
  788. bool "ST-Ericsson U300 Series"
  789. depends on MMU
  790. select CLKSRC_MMIO
  791. select CPU_ARM926T
  792. select HAVE_SCHED_CLOCK
  793. select HAVE_TCM
  794. select ARM_AMBA
  795. select ARM_PATCH_PHYS_VIRT
  796. select ARM_VIC
  797. select GENERIC_CLOCKEVENTS
  798. select CLKDEV_LOOKUP
  799. select HAVE_MACH_CLKDEV
  800. select GENERIC_GPIO
  801. select ARCH_REQUIRE_GPIOLIB
  802. help
  803. Support for ST-Ericsson U300 series mobile platforms.
  804. config ARCH_U8500
  805. bool "ST-Ericsson U8500 Series"
  806. select CPU_V7
  807. select ARM_AMBA
  808. select GENERIC_CLOCKEVENTS
  809. select CLKDEV_LOOKUP
  810. select ARCH_REQUIRE_GPIOLIB
  811. select ARCH_HAS_CPUFREQ
  812. select HAVE_SMP
  813. select MIGHT_HAVE_CACHE_L2X0
  814. help
  815. Support for ST-Ericsson's Ux500 architecture
  816. config ARCH_NOMADIK
  817. bool "STMicroelectronics Nomadik"
  818. select ARM_AMBA
  819. select ARM_VIC
  820. select CPU_ARM926T
  821. select CLKDEV_LOOKUP
  822. select GENERIC_CLOCKEVENTS
  823. select MIGHT_HAVE_CACHE_L2X0
  824. select ARCH_REQUIRE_GPIOLIB
  825. help
  826. Support for the Nomadik platform by ST-Ericsson
  827. config ARCH_DAVINCI
  828. bool "TI DaVinci"
  829. select GENERIC_CLOCKEVENTS
  830. select ARCH_REQUIRE_GPIOLIB
  831. select ZONE_DMA
  832. select HAVE_IDE
  833. select CLKDEV_LOOKUP
  834. select GENERIC_ALLOCATOR
  835. select GENERIC_IRQ_CHIP
  836. select ARCH_HAS_HOLES_MEMORYMODEL
  837. help
  838. Support for TI's DaVinci platform.
  839. config ARCH_OMAP
  840. bool "TI OMAP"
  841. select HAVE_CLK
  842. select ARCH_REQUIRE_GPIOLIB
  843. select ARCH_HAS_CPUFREQ
  844. select CLKSRC_MMIO
  845. select GENERIC_CLOCKEVENTS
  846. select HAVE_SCHED_CLOCK
  847. select ARCH_HAS_HOLES_MEMORYMODEL
  848. help
  849. Support for TI's OMAP platform (OMAP1/2/3/4).
  850. config PLAT_SPEAR
  851. bool "ST SPEAr"
  852. select ARM_AMBA
  853. select ARCH_REQUIRE_GPIOLIB
  854. select CLKDEV_LOOKUP
  855. select CLKSRC_MMIO
  856. select GENERIC_CLOCKEVENTS
  857. select HAVE_CLK
  858. help
  859. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  860. config ARCH_VT8500
  861. bool "VIA/WonderMedia 85xx"
  862. select CPU_ARM926T
  863. select GENERIC_GPIO
  864. select ARCH_HAS_CPUFREQ
  865. select GENERIC_CLOCKEVENTS
  866. select ARCH_REQUIRE_GPIOLIB
  867. select HAVE_PWM
  868. help
  869. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  870. config ARCH_ZYNQ
  871. bool "Xilinx Zynq ARM Cortex A9 Platform"
  872. select CPU_V7
  873. select GENERIC_CLOCKEVENTS
  874. select CLKDEV_LOOKUP
  875. select ARM_GIC
  876. select ARM_AMBA
  877. select ICST
  878. select MIGHT_HAVE_CACHE_L2X0
  879. select USE_OF
  880. help
  881. Support for Xilinx Zynq ARM Cortex A9 Platform
  882. endchoice
  883. #
  884. # This is sorted alphabetically by mach-* pathname. However, plat-*
  885. # Kconfigs may be included either alphabetically (according to the
  886. # plat- suffix) or along side the corresponding mach-* source.
  887. #
  888. source "arch/arm/mach-at91/Kconfig"
  889. source "arch/arm/mach-bcmring/Kconfig"
  890. source "arch/arm/mach-clps711x/Kconfig"
  891. source "arch/arm/mach-cns3xxx/Kconfig"
  892. source "arch/arm/mach-davinci/Kconfig"
  893. source "arch/arm/mach-dove/Kconfig"
  894. source "arch/arm/mach-ep93xx/Kconfig"
  895. source "arch/arm/mach-footbridge/Kconfig"
  896. source "arch/arm/mach-gemini/Kconfig"
  897. source "arch/arm/mach-h720x/Kconfig"
  898. source "arch/arm/mach-integrator/Kconfig"
  899. source "arch/arm/mach-iop32x/Kconfig"
  900. source "arch/arm/mach-iop33x/Kconfig"
  901. source "arch/arm/mach-iop13xx/Kconfig"
  902. source "arch/arm/mach-ixp4xx/Kconfig"
  903. source "arch/arm/mach-ixp2000/Kconfig"
  904. source "arch/arm/mach-ixp23xx/Kconfig"
  905. source "arch/arm/mach-kirkwood/Kconfig"
  906. source "arch/arm/mach-ks8695/Kconfig"
  907. source "arch/arm/mach-lpc32xx/Kconfig"
  908. source "arch/arm/mach-msm/Kconfig"
  909. source "arch/arm/mach-mv78xx0/Kconfig"
  910. source "arch/arm/plat-mxc/Kconfig"
  911. source "arch/arm/mach-mxs/Kconfig"
  912. source "arch/arm/mach-netx/Kconfig"
  913. source "arch/arm/mach-nomadik/Kconfig"
  914. source "arch/arm/plat-nomadik/Kconfig"
  915. source "arch/arm/plat-omap/Kconfig"
  916. source "arch/arm/mach-omap1/Kconfig"
  917. source "arch/arm/mach-omap2/Kconfig"
  918. source "arch/arm/mach-orion5x/Kconfig"
  919. source "arch/arm/mach-pxa/Kconfig"
  920. source "arch/arm/plat-pxa/Kconfig"
  921. source "arch/arm/mach-mmp/Kconfig"
  922. source "arch/arm/mach-realview/Kconfig"
  923. source "arch/arm/mach-sa1100/Kconfig"
  924. source "arch/arm/plat-samsung/Kconfig"
  925. source "arch/arm/plat-s3c24xx/Kconfig"
  926. source "arch/arm/plat-s5p/Kconfig"
  927. source "arch/arm/plat-spear/Kconfig"
  928. if ARCH_S3C2410
  929. source "arch/arm/mach-s3c2410/Kconfig"
  930. source "arch/arm/mach-s3c2412/Kconfig"
  931. source "arch/arm/mach-s3c2416/Kconfig"
  932. source "arch/arm/mach-s3c2440/Kconfig"
  933. source "arch/arm/mach-s3c2443/Kconfig"
  934. endif
  935. if ARCH_S3C64XX
  936. source "arch/arm/mach-s3c64xx/Kconfig"
  937. endif
  938. source "arch/arm/mach-s5p64x0/Kconfig"
  939. source "arch/arm/mach-s5pc100/Kconfig"
  940. source "arch/arm/mach-s5pv210/Kconfig"
  941. source "arch/arm/mach-exynos/Kconfig"
  942. source "arch/arm/mach-shmobile/Kconfig"
  943. source "arch/arm/mach-tegra/Kconfig"
  944. source "arch/arm/mach-u300/Kconfig"
  945. source "arch/arm/mach-ux500/Kconfig"
  946. source "arch/arm/mach-versatile/Kconfig"
  947. source "arch/arm/mach-vexpress/Kconfig"
  948. source "arch/arm/plat-versatile/Kconfig"
  949. source "arch/arm/mach-vt8500/Kconfig"
  950. source "arch/arm/mach-w90x900/Kconfig"
  951. # Definitions to make life easier
  952. config ARCH_ACORN
  953. bool
  954. config PLAT_IOP
  955. bool
  956. select GENERIC_CLOCKEVENTS
  957. select HAVE_SCHED_CLOCK
  958. config PLAT_ORION
  959. bool
  960. select CLKSRC_MMIO
  961. select GENERIC_IRQ_CHIP
  962. select HAVE_SCHED_CLOCK
  963. config PLAT_PXA
  964. bool
  965. config PLAT_VERSATILE
  966. bool
  967. config ARM_TIMER_SP804
  968. bool
  969. select CLKSRC_MMIO
  970. source arch/arm/mm/Kconfig
  971. config ARM_NR_BANKS
  972. int
  973. default 16 if ARCH_EP93XX
  974. default 8
  975. config IWMMXT
  976. bool "Enable iWMMXt support"
  977. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  978. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  979. help
  980. Enable support for iWMMXt context switching at run time if
  981. running on a CPU that supports it.
  982. config XSCALE_PMU
  983. bool
  984. depends on CPU_XSCALE
  985. default y
  986. config CPU_HAS_PMU
  987. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  988. (!ARCH_OMAP3 || OMAP3_EMU)
  989. default y
  990. bool
  991. config MULTI_IRQ_HANDLER
  992. bool
  993. help
  994. Allow each machine to specify it's own IRQ handler at run time.
  995. if !MMU
  996. source "arch/arm/Kconfig-nommu"
  997. endif
  998. config ARM_ERRATA_411920
  999. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1000. depends on CPU_V6 || CPU_V6K
  1001. help
  1002. Invalidation of the Instruction Cache operation can
  1003. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1004. It does not affect the MPCore. This option enables the ARM Ltd.
  1005. recommended workaround.
  1006. config ARM_ERRATA_430973
  1007. bool "ARM errata: Stale prediction on replaced interworking branch"
  1008. depends on CPU_V7
  1009. help
  1010. This option enables the workaround for the 430973 Cortex-A8
  1011. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1012. interworking branch is replaced with another code sequence at the
  1013. same virtual address, whether due to self-modifying code or virtual
  1014. to physical address re-mapping, Cortex-A8 does not recover from the
  1015. stale interworking branch prediction. This results in Cortex-A8
  1016. executing the new code sequence in the incorrect ARM or Thumb state.
  1017. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1018. and also flushes the branch target cache at every context switch.
  1019. Note that setting specific bits in the ACTLR register may not be
  1020. available in non-secure mode.
  1021. config ARM_ERRATA_458693
  1022. bool "ARM errata: Processor deadlock when a false hazard is created"
  1023. depends on CPU_V7
  1024. help
  1025. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1026. erratum. For very specific sequences of memory operations, it is
  1027. possible for a hazard condition intended for a cache line to instead
  1028. be incorrectly associated with a different cache line. This false
  1029. hazard might then cause a processor deadlock. The workaround enables
  1030. the L1 caching of the NEON accesses and disables the PLD instruction
  1031. in the ACTLR register. Note that setting specific bits in the ACTLR
  1032. register may not be available in non-secure mode.
  1033. config ARM_ERRATA_460075
  1034. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1035. depends on CPU_V7
  1036. help
  1037. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1038. erratum. Any asynchronous access to the L2 cache may encounter a
  1039. situation in which recent store transactions to the L2 cache are lost
  1040. and overwritten with stale memory contents from external memory. The
  1041. workaround disables the write-allocate mode for the L2 cache via the
  1042. ACTLR register. Note that setting specific bits in the ACTLR register
  1043. may not be available in non-secure mode.
  1044. config ARM_ERRATA_742230
  1045. bool "ARM errata: DMB operation may be faulty"
  1046. depends on CPU_V7 && SMP
  1047. help
  1048. This option enables the workaround for the 742230 Cortex-A9
  1049. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1050. between two write operations may not ensure the correct visibility
  1051. ordering of the two writes. This workaround sets a specific bit in
  1052. the diagnostic register of the Cortex-A9 which causes the DMB
  1053. instruction to behave as a DSB, ensuring the correct behaviour of
  1054. the two writes.
  1055. config ARM_ERRATA_742231
  1056. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1057. depends on CPU_V7 && SMP
  1058. help
  1059. This option enables the workaround for the 742231 Cortex-A9
  1060. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1061. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1062. accessing some data located in the same cache line, may get corrupted
  1063. data due to bad handling of the address hazard when the line gets
  1064. replaced from one of the CPUs at the same time as another CPU is
  1065. accessing it. This workaround sets specific bits in the diagnostic
  1066. register of the Cortex-A9 which reduces the linefill issuing
  1067. capabilities of the processor.
  1068. config PL310_ERRATA_588369
  1069. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1070. depends on CACHE_L2X0
  1071. help
  1072. The PL310 L2 cache controller implements three types of Clean &
  1073. Invalidate maintenance operations: by Physical Address
  1074. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1075. They are architecturally defined to behave as the execution of a
  1076. clean operation followed immediately by an invalidate operation,
  1077. both performing to the same memory location. This functionality
  1078. is not correctly implemented in PL310 as clean lines are not
  1079. invalidated as a result of these operations.
  1080. config ARM_ERRATA_720789
  1081. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1082. depends on CPU_V7
  1083. help
  1084. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1085. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1086. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1087. As a consequence of this erratum, some TLB entries which should be
  1088. invalidated are not, resulting in an incoherency in the system page
  1089. tables. The workaround changes the TLB flushing routines to invalidate
  1090. entries regardless of the ASID.
  1091. config PL310_ERRATA_727915
  1092. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1093. depends on CACHE_L2X0
  1094. help
  1095. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1096. operation (offset 0x7FC). This operation runs in background so that
  1097. PL310 can handle normal accesses while it is in progress. Under very
  1098. rare circumstances, due to this erratum, write data can be lost when
  1099. PL310 treats a cacheable write transaction during a Clean &
  1100. Invalidate by Way operation.
  1101. config ARM_ERRATA_743622
  1102. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1103. depends on CPU_V7
  1104. help
  1105. This option enables the workaround for the 743622 Cortex-A9
  1106. (r2p*) erratum. Under very rare conditions, a faulty
  1107. optimisation in the Cortex-A9 Store Buffer may lead to data
  1108. corruption. This workaround sets a specific bit in the diagnostic
  1109. register of the Cortex-A9 which disables the Store Buffer
  1110. optimisation, preventing the defect from occurring. This has no
  1111. visible impact on the overall performance or power consumption of the
  1112. processor.
  1113. config ARM_ERRATA_751472
  1114. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1115. depends on CPU_V7
  1116. help
  1117. This option enables the workaround for the 751472 Cortex-A9 (prior
  1118. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1119. completion of a following broadcasted operation if the second
  1120. operation is received by a CPU before the ICIALLUIS has completed,
  1121. potentially leading to corrupted entries in the cache or TLB.
  1122. config PL310_ERRATA_753970
  1123. bool "PL310 errata: cache sync operation may be faulty"
  1124. depends on CACHE_PL310
  1125. help
  1126. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1127. Under some condition the effect of cache sync operation on
  1128. the store buffer still remains when the operation completes.
  1129. This means that the store buffer is always asked to drain and
  1130. this prevents it from merging any further writes. The workaround
  1131. is to replace the normal offset of cache sync operation (0x730)
  1132. by another offset targeting an unmapped PL310 register 0x740.
  1133. This has the same effect as the cache sync operation: store buffer
  1134. drain and waiting for all buffers empty.
  1135. config ARM_ERRATA_754322
  1136. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1137. depends on CPU_V7
  1138. help
  1139. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1140. r3p*) erratum. A speculative memory access may cause a page table walk
  1141. which starts prior to an ASID switch but completes afterwards. This
  1142. can populate the micro-TLB with a stale entry which may be hit with
  1143. the new ASID. This workaround places two dsb instructions in the mm
  1144. switching code so that no page table walks can cross the ASID switch.
  1145. config ARM_ERRATA_754327
  1146. bool "ARM errata: no automatic Store Buffer drain"
  1147. depends on CPU_V7 && SMP
  1148. help
  1149. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1150. r2p0) erratum. The Store Buffer does not have any automatic draining
  1151. mechanism and therefore a livelock may occur if an external agent
  1152. continuously polls a memory location waiting to observe an update.
  1153. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1154. written polling loops from denying visibility of updates to memory.
  1155. config ARM_ERRATA_364296
  1156. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1157. depends on CPU_V6 && !SMP
  1158. help
  1159. This options enables the workaround for the 364296 ARM1136
  1160. r0p2 erratum (possible cache data corruption with
  1161. hit-under-miss enabled). It sets the undocumented bit 31 in
  1162. the auxiliary control register and the FI bit in the control
  1163. register, thus disabling hit-under-miss without putting the
  1164. processor into full low interrupt latency mode. ARM11MPCore
  1165. is not affected.
  1166. config ARM_ERRATA_764369
  1167. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1168. depends on CPU_V7 && SMP
  1169. help
  1170. This option enables the workaround for erratum 764369
  1171. affecting Cortex-A9 MPCore with two or more processors (all
  1172. current revisions). Under certain timing circumstances, a data
  1173. cache line maintenance operation by MVA targeting an Inner
  1174. Shareable memory region may fail to proceed up to either the
  1175. Point of Coherency or to the Point of Unification of the
  1176. system. This workaround adds a DSB instruction before the
  1177. relevant cache maintenance functions and sets a specific bit
  1178. in the diagnostic control register of the SCU.
  1179. config PL310_ERRATA_769419
  1180. bool "PL310 errata: no automatic Store Buffer drain"
  1181. depends on CACHE_L2X0
  1182. help
  1183. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1184. not automatically drain. This can cause normal, non-cacheable
  1185. writes to be retained when the memory system is idle, leading
  1186. to suboptimal I/O performance for drivers using coherent DMA.
  1187. This option adds a write barrier to the cpu_idle loop so that,
  1188. on systems with an outer cache, the store buffer is drained
  1189. explicitly.
  1190. endmenu
  1191. source "arch/arm/common/Kconfig"
  1192. menu "Bus support"
  1193. config ARM_AMBA
  1194. bool
  1195. config ISA
  1196. bool
  1197. help
  1198. Find out whether you have ISA slots on your motherboard. ISA is the
  1199. name of a bus system, i.e. the way the CPU talks to the other stuff
  1200. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1201. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1202. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1203. # Select ISA DMA controller support
  1204. config ISA_DMA
  1205. bool
  1206. select ISA_DMA_API
  1207. # Select ISA DMA interface
  1208. config ISA_DMA_API
  1209. bool
  1210. config PCI
  1211. bool "PCI support" if MIGHT_HAVE_PCI
  1212. help
  1213. Find out whether you have a PCI motherboard. PCI is the name of a
  1214. bus system, i.e. the way the CPU talks to the other stuff inside
  1215. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1216. VESA. If you have PCI, say Y, otherwise N.
  1217. config PCI_DOMAINS
  1218. bool
  1219. depends on PCI
  1220. config PCI_NANOENGINE
  1221. bool "BSE nanoEngine PCI support"
  1222. depends on SA1100_NANOENGINE
  1223. help
  1224. Enable PCI on the BSE nanoEngine board.
  1225. config PCI_SYSCALL
  1226. def_bool PCI
  1227. # Select the host bridge type
  1228. config PCI_HOST_VIA82C505
  1229. bool
  1230. depends on PCI && ARCH_SHARK
  1231. default y
  1232. config PCI_HOST_ITE8152
  1233. bool
  1234. depends on PCI && MACH_ARMCORE
  1235. default y
  1236. select DMABOUNCE
  1237. source "drivers/pci/Kconfig"
  1238. source "drivers/pcmcia/Kconfig"
  1239. endmenu
  1240. menu "Kernel Features"
  1241. source "kernel/time/Kconfig"
  1242. config HAVE_SMP
  1243. bool
  1244. help
  1245. This option should be selected by machines which have an SMP-
  1246. capable CPU.
  1247. The only effect of this option is to make the SMP-related
  1248. options available to the user for configuration.
  1249. config SMP
  1250. bool "Symmetric Multi-Processing"
  1251. depends on CPU_V6K || CPU_V7
  1252. depends on GENERIC_CLOCKEVENTS
  1253. depends on HAVE_SMP
  1254. depends on MMU
  1255. select USE_GENERIC_SMP_HELPERS
  1256. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1257. help
  1258. This enables support for systems with more than one CPU. If you have
  1259. a system with only one CPU, like most personal computers, say N. If
  1260. you have a system with more than one CPU, say Y.
  1261. If you say N here, the kernel will run on single and multiprocessor
  1262. machines, but will use only one CPU of a multiprocessor machine. If
  1263. you say Y here, the kernel will run on many, but not all, single
  1264. processor machines. On a single processor machine, the kernel will
  1265. run faster if you say N here.
  1266. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1267. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1268. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1269. If you don't know what to do here, say N.
  1270. config SMP_ON_UP
  1271. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1272. depends on EXPERIMENTAL
  1273. depends on SMP && !XIP_KERNEL
  1274. default y
  1275. help
  1276. SMP kernels contain instructions which fail on non-SMP processors.
  1277. Enabling this option allows the kernel to modify itself to make
  1278. these instructions safe. Disabling it allows about 1K of space
  1279. savings.
  1280. If you don't know what to do here, say Y.
  1281. config ARM_CPU_TOPOLOGY
  1282. bool "Support cpu topology definition"
  1283. depends on SMP && CPU_V7
  1284. default y
  1285. help
  1286. Support ARM cpu topology definition. The MPIDR register defines
  1287. affinity between processors which is then used to describe the cpu
  1288. topology of an ARM System.
  1289. config SCHED_MC
  1290. bool "Multi-core scheduler support"
  1291. depends on ARM_CPU_TOPOLOGY
  1292. help
  1293. Multi-core scheduler support improves the CPU scheduler's decision
  1294. making when dealing with multi-core CPU chips at a cost of slightly
  1295. increased overhead in some places. If unsure say N here.
  1296. config SCHED_SMT
  1297. bool "SMT scheduler support"
  1298. depends on ARM_CPU_TOPOLOGY
  1299. help
  1300. Improves the CPU scheduler's decision making when dealing with
  1301. MultiThreading at a cost of slightly increased overhead in some
  1302. places. If unsure say N here.
  1303. config HAVE_ARM_SCU
  1304. bool
  1305. help
  1306. This option enables support for the ARM system coherency unit
  1307. config HAVE_ARM_TWD
  1308. bool
  1309. depends on SMP
  1310. select TICK_ONESHOT
  1311. help
  1312. This options enables support for the ARM timer and watchdog unit
  1313. choice
  1314. prompt "Memory split"
  1315. default VMSPLIT_3G
  1316. help
  1317. Select the desired split between kernel and user memory.
  1318. If you are not absolutely sure what you are doing, leave this
  1319. option alone!
  1320. config VMSPLIT_3G
  1321. bool "3G/1G user/kernel split"
  1322. config VMSPLIT_2G
  1323. bool "2G/2G user/kernel split"
  1324. config VMSPLIT_1G
  1325. bool "1G/3G user/kernel split"
  1326. endchoice
  1327. config PAGE_OFFSET
  1328. hex
  1329. default 0x40000000 if VMSPLIT_1G
  1330. default 0x80000000 if VMSPLIT_2G
  1331. default 0xC0000000
  1332. config NR_CPUS
  1333. int "Maximum number of CPUs (2-32)"
  1334. range 2 32
  1335. depends on SMP
  1336. default "4"
  1337. config HOTPLUG_CPU
  1338. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1339. depends on SMP && HOTPLUG && EXPERIMENTAL
  1340. help
  1341. Say Y here to experiment with turning CPUs off and on. CPUs
  1342. can be controlled through /sys/devices/system/cpu.
  1343. config LOCAL_TIMERS
  1344. bool "Use local timer interrupts"
  1345. depends on SMP
  1346. default y
  1347. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1348. help
  1349. Enable support for local timers on SMP platforms, rather then the
  1350. legacy IPI broadcast method. Local timers allows the system
  1351. accounting to be spread across the timer interval, preventing a
  1352. "thundering herd" at every timer tick.
  1353. config ARCH_NR_GPIO
  1354. int
  1355. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1356. default 350 if ARCH_U8500
  1357. default 0
  1358. help
  1359. Maximum number of GPIOs in the system.
  1360. If unsure, leave the default value.
  1361. source kernel/Kconfig.preempt
  1362. config HZ
  1363. int
  1364. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1365. ARCH_S5PV210 || ARCH_EXYNOS4
  1366. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1367. default AT91_TIMER_HZ if ARCH_AT91
  1368. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1369. default 100
  1370. config THUMB2_KERNEL
  1371. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1372. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1373. select AEABI
  1374. select ARM_ASM_UNIFIED
  1375. select ARM_UNWIND
  1376. help
  1377. By enabling this option, the kernel will be compiled in
  1378. Thumb-2 mode. A compiler/assembler that understand the unified
  1379. ARM-Thumb syntax is needed.
  1380. If unsure, say N.
  1381. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1382. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1383. depends on THUMB2_KERNEL && MODULES
  1384. default y
  1385. help
  1386. Various binutils versions can resolve Thumb-2 branches to
  1387. locally-defined, preemptible global symbols as short-range "b.n"
  1388. branch instructions.
  1389. This is a problem, because there's no guarantee the final
  1390. destination of the symbol, or any candidate locations for a
  1391. trampoline, are within range of the branch. For this reason, the
  1392. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1393. relocation in modules at all, and it makes little sense to add
  1394. support.
  1395. The symptom is that the kernel fails with an "unsupported
  1396. relocation" error when loading some modules.
  1397. Until fixed tools are available, passing
  1398. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1399. code which hits this problem, at the cost of a bit of extra runtime
  1400. stack usage in some cases.
  1401. The problem is described in more detail at:
  1402. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1403. Only Thumb-2 kernels are affected.
  1404. Unless you are sure your tools don't have this problem, say Y.
  1405. config ARM_ASM_UNIFIED
  1406. bool
  1407. config AEABI
  1408. bool "Use the ARM EABI to compile the kernel"
  1409. help
  1410. This option allows for the kernel to be compiled using the latest
  1411. ARM ABI (aka EABI). This is only useful if you are using a user
  1412. space environment that is also compiled with EABI.
  1413. Since there are major incompatibilities between the legacy ABI and
  1414. EABI, especially with regard to structure member alignment, this
  1415. option also changes the kernel syscall calling convention to
  1416. disambiguate both ABIs and allow for backward compatibility support
  1417. (selected with CONFIG_OABI_COMPAT).
  1418. To use this you need GCC version 4.0.0 or later.
  1419. config OABI_COMPAT
  1420. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1421. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1422. default y
  1423. help
  1424. This option preserves the old syscall interface along with the
  1425. new (ARM EABI) one. It also provides a compatibility layer to
  1426. intercept syscalls that have structure arguments which layout
  1427. in memory differs between the legacy ABI and the new ARM EABI
  1428. (only for non "thumb" binaries). This option adds a tiny
  1429. overhead to all syscalls and produces a slightly larger kernel.
  1430. If you know you'll be using only pure EABI user space then you
  1431. can say N here. If this option is not selected and you attempt
  1432. to execute a legacy ABI binary then the result will be
  1433. UNPREDICTABLE (in fact it can be predicted that it won't work
  1434. at all). If in doubt say Y.
  1435. config ARCH_HAS_HOLES_MEMORYMODEL
  1436. bool
  1437. config ARCH_SPARSEMEM_ENABLE
  1438. bool
  1439. config ARCH_SPARSEMEM_DEFAULT
  1440. def_bool ARCH_SPARSEMEM_ENABLE
  1441. config ARCH_SELECT_MEMORY_MODEL
  1442. def_bool ARCH_SPARSEMEM_ENABLE
  1443. config HAVE_ARCH_PFN_VALID
  1444. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1445. config HIGHMEM
  1446. bool "High Memory Support"
  1447. depends on MMU
  1448. help
  1449. The address space of ARM processors is only 4 Gigabytes large
  1450. and it has to accommodate user address space, kernel address
  1451. space as well as some memory mapped IO. That means that, if you
  1452. have a large amount of physical memory and/or IO, not all of the
  1453. memory can be "permanently mapped" by the kernel. The physical
  1454. memory that is not permanently mapped is called "high memory".
  1455. Depending on the selected kernel/user memory split, minimum
  1456. vmalloc space and actual amount of RAM, you may not need this
  1457. option which should result in a slightly faster kernel.
  1458. If unsure, say n.
  1459. config HIGHPTE
  1460. bool "Allocate 2nd-level pagetables from highmem"
  1461. depends on HIGHMEM
  1462. config HW_PERF_EVENTS
  1463. bool "Enable hardware performance counter support for perf events"
  1464. depends on PERF_EVENTS && CPU_HAS_PMU
  1465. default y
  1466. help
  1467. Enable hardware performance counter support for perf events. If
  1468. disabled, perf events will use software events only.
  1469. source "mm/Kconfig"
  1470. config FORCE_MAX_ZONEORDER
  1471. int "Maximum zone order" if ARCH_SHMOBILE
  1472. range 11 64 if ARCH_SHMOBILE
  1473. default "9" if SA1111
  1474. default "11"
  1475. help
  1476. The kernel memory allocator divides physically contiguous memory
  1477. blocks into "zones", where each zone is a power of two number of
  1478. pages. This option selects the largest power of two that the kernel
  1479. keeps in the memory allocator. If you need to allocate very large
  1480. blocks of physically contiguous memory, then you may need to
  1481. increase this value.
  1482. This config option is actually maximum order plus one. For example,
  1483. a value of 11 means that the largest free memory block is 2^10 pages.
  1484. config LEDS
  1485. bool "Timer and CPU usage LEDs"
  1486. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1487. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1488. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1489. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1490. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1491. ARCH_AT91 || ARCH_DAVINCI || \
  1492. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1493. help
  1494. If you say Y here, the LEDs on your machine will be used
  1495. to provide useful information about your current system status.
  1496. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1497. be able to select which LEDs are active using the options below. If
  1498. you are compiling a kernel for the EBSA-110 or the LART however, the
  1499. red LED will simply flash regularly to indicate that the system is
  1500. still functional. It is safe to say Y here if you have a CATS
  1501. system, but the driver will do nothing.
  1502. config LEDS_TIMER
  1503. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1504. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1505. || MACH_OMAP_PERSEUS2
  1506. depends on LEDS
  1507. depends on !GENERIC_CLOCKEVENTS
  1508. default y if ARCH_EBSA110
  1509. help
  1510. If you say Y here, one of the system LEDs (the green one on the
  1511. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1512. will flash regularly to indicate that the system is still
  1513. operational. This is mainly useful to kernel hackers who are
  1514. debugging unstable kernels.
  1515. The LART uses the same LED for both Timer LED and CPU usage LED
  1516. functions. You may choose to use both, but the Timer LED function
  1517. will overrule the CPU usage LED.
  1518. config LEDS_CPU
  1519. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1520. !ARCH_OMAP) \
  1521. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1522. || MACH_OMAP_PERSEUS2
  1523. depends on LEDS
  1524. help
  1525. If you say Y here, the red LED will be used to give a good real
  1526. time indication of CPU usage, by lighting whenever the idle task
  1527. is not currently executing.
  1528. The LART uses the same LED for both Timer LED and CPU usage LED
  1529. functions. You may choose to use both, but the Timer LED function
  1530. will overrule the CPU usage LED.
  1531. config ALIGNMENT_TRAP
  1532. bool
  1533. depends on CPU_CP15_MMU
  1534. default y if !ARCH_EBSA110
  1535. select HAVE_PROC_CPU if PROC_FS
  1536. help
  1537. ARM processors cannot fetch/store information which is not
  1538. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1539. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1540. fetch/store instructions will be emulated in software if you say
  1541. here, which has a severe performance impact. This is necessary for
  1542. correct operation of some network protocols. With an IP-only
  1543. configuration it is safe to say N, otherwise say Y.
  1544. config UACCESS_WITH_MEMCPY
  1545. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1546. depends on MMU && EXPERIMENTAL
  1547. default y if CPU_FEROCEON
  1548. help
  1549. Implement faster copy_to_user and clear_user methods for CPU
  1550. cores where a 8-word STM instruction give significantly higher
  1551. memory write throughput than a sequence of individual 32bit stores.
  1552. A possible side effect is a slight increase in scheduling latency
  1553. between threads sharing the same address space if they invoke
  1554. such copy operations with large buffers.
  1555. However, if the CPU data cache is using a write-allocate mode,
  1556. this option is unlikely to provide any performance gain.
  1557. config SECCOMP
  1558. bool
  1559. prompt "Enable seccomp to safely compute untrusted bytecode"
  1560. ---help---
  1561. This kernel feature is useful for number crunching applications
  1562. that may need to compute untrusted bytecode during their
  1563. execution. By using pipes or other transports made available to
  1564. the process as file descriptors supporting the read/write
  1565. syscalls, it's possible to isolate those applications in
  1566. their own address space using seccomp. Once seccomp is
  1567. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1568. and the task is only allowed to execute a few safe syscalls
  1569. defined by each seccomp mode.
  1570. config CC_STACKPROTECTOR
  1571. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1572. depends on EXPERIMENTAL
  1573. help
  1574. This option turns on the -fstack-protector GCC feature. This
  1575. feature puts, at the beginning of functions, a canary value on
  1576. the stack just before the return address, and validates
  1577. the value just before actually returning. Stack based buffer
  1578. overflows (that need to overwrite this return address) now also
  1579. overwrite the canary, which gets detected and the attack is then
  1580. neutralized via a kernel panic.
  1581. This feature requires gcc version 4.2 or above.
  1582. config DEPRECATED_PARAM_STRUCT
  1583. bool "Provide old way to pass kernel parameters"
  1584. help
  1585. This was deprecated in 2001 and announced to live on for 5 years.
  1586. Some old boot loaders still use this way.
  1587. endmenu
  1588. menu "Boot options"
  1589. config USE_OF
  1590. bool "Flattened Device Tree support"
  1591. select OF
  1592. select OF_EARLY_FLATTREE
  1593. select IRQ_DOMAIN
  1594. help
  1595. Include support for flattened device tree machine descriptions.
  1596. # Compressed boot loader in ROM. Yes, we really want to ask about
  1597. # TEXT and BSS so we preserve their values in the config files.
  1598. config ZBOOT_ROM_TEXT
  1599. hex "Compressed ROM boot loader base address"
  1600. default "0"
  1601. help
  1602. The physical address at which the ROM-able zImage is to be
  1603. placed in the target. Platforms which normally make use of
  1604. ROM-able zImage formats normally set this to a suitable
  1605. value in their defconfig file.
  1606. If ZBOOT_ROM is not enabled, this has no effect.
  1607. config ZBOOT_ROM_BSS
  1608. hex "Compressed ROM boot loader BSS address"
  1609. default "0"
  1610. help
  1611. The base address of an area of read/write memory in the target
  1612. for the ROM-able zImage which must be available while the
  1613. decompressor is running. It must be large enough to hold the
  1614. entire decompressed kernel plus an additional 128 KiB.
  1615. Platforms which normally make use of ROM-able zImage formats
  1616. normally set this to a suitable value in their defconfig file.
  1617. If ZBOOT_ROM is not enabled, this has no effect.
  1618. config ZBOOT_ROM
  1619. bool "Compressed boot loader in ROM/flash"
  1620. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1621. help
  1622. Say Y here if you intend to execute your compressed kernel image
  1623. (zImage) directly from ROM or flash. If unsure, say N.
  1624. choice
  1625. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1626. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1627. default ZBOOT_ROM_NONE
  1628. help
  1629. Include experimental SD/MMC loading code in the ROM-able zImage.
  1630. With this enabled it is possible to write the the ROM-able zImage
  1631. kernel image to an MMC or SD card and boot the kernel straight
  1632. from the reset vector. At reset the processor Mask ROM will load
  1633. the first part of the the ROM-able zImage which in turn loads the
  1634. rest the kernel image to RAM.
  1635. config ZBOOT_ROM_NONE
  1636. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1637. help
  1638. Do not load image from SD or MMC
  1639. config ZBOOT_ROM_MMCIF
  1640. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1641. help
  1642. Load image from MMCIF hardware block.
  1643. config ZBOOT_ROM_SH_MOBILE_SDHI
  1644. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1645. help
  1646. Load image from SDHI hardware block
  1647. endchoice
  1648. config ARM_APPENDED_DTB
  1649. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1650. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1651. help
  1652. With this option, the boot code will look for a device tree binary
  1653. (DTB) appended to zImage
  1654. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1655. This is meant as a backward compatibility convenience for those
  1656. systems with a bootloader that can't be upgraded to accommodate
  1657. the documented boot protocol using a device tree.
  1658. Beware that there is very little in terms of protection against
  1659. this option being confused by leftover garbage in memory that might
  1660. look like a DTB header after a reboot if no actual DTB is appended
  1661. to zImage. Do not leave this option active in a production kernel
  1662. if you don't intend to always append a DTB. Proper passing of the
  1663. location into r2 of a bootloader provided DTB is always preferable
  1664. to this option.
  1665. config ARM_ATAG_DTB_COMPAT
  1666. bool "Supplement the appended DTB with traditional ATAG information"
  1667. depends on ARM_APPENDED_DTB
  1668. help
  1669. Some old bootloaders can't be updated to a DTB capable one, yet
  1670. they provide ATAGs with memory configuration, the ramdisk address,
  1671. the kernel cmdline string, etc. Such information is dynamically
  1672. provided by the bootloader and can't always be stored in a static
  1673. DTB. To allow a device tree enabled kernel to be used with such
  1674. bootloaders, this option allows zImage to extract the information
  1675. from the ATAG list and store it at run time into the appended DTB.
  1676. config CMDLINE
  1677. string "Default kernel command string"
  1678. default ""
  1679. help
  1680. On some architectures (EBSA110 and CATS), there is currently no way
  1681. for the boot loader to pass arguments to the kernel. For these
  1682. architectures, you should supply some command-line options at build
  1683. time by entering them here. As a minimum, you should specify the
  1684. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1685. choice
  1686. prompt "Kernel command line type" if CMDLINE != ""
  1687. default CMDLINE_FROM_BOOTLOADER
  1688. config CMDLINE_FROM_BOOTLOADER
  1689. bool "Use bootloader kernel arguments if available"
  1690. help
  1691. Uses the command-line options passed by the boot loader. If
  1692. the boot loader doesn't provide any, the default kernel command
  1693. string provided in CMDLINE will be used.
  1694. config CMDLINE_EXTEND
  1695. bool "Extend bootloader kernel arguments"
  1696. help
  1697. The command-line arguments provided by the boot loader will be
  1698. appended to the default kernel command string.
  1699. config CMDLINE_FORCE
  1700. bool "Always use the default kernel command string"
  1701. help
  1702. Always use the default kernel command string, even if the boot
  1703. loader passes other arguments to the kernel.
  1704. This is useful if you cannot or don't want to change the
  1705. command-line options your boot loader passes to the kernel.
  1706. endchoice
  1707. config XIP_KERNEL
  1708. bool "Kernel Execute-In-Place from ROM"
  1709. depends on !ZBOOT_ROM && !ARM_LPAE
  1710. help
  1711. Execute-In-Place allows the kernel to run from non-volatile storage
  1712. directly addressable by the CPU, such as NOR flash. This saves RAM
  1713. space since the text section of the kernel is not loaded from flash
  1714. to RAM. Read-write sections, such as the data section and stack,
  1715. are still copied to RAM. The XIP kernel is not compressed since
  1716. it has to run directly from flash, so it will take more space to
  1717. store it. The flash address used to link the kernel object files,
  1718. and for storing it, is configuration dependent. Therefore, if you
  1719. say Y here, you must know the proper physical address where to
  1720. store the kernel image depending on your own flash memory usage.
  1721. Also note that the make target becomes "make xipImage" rather than
  1722. "make zImage" or "make Image". The final kernel binary to put in
  1723. ROM memory will be arch/arm/boot/xipImage.
  1724. If unsure, say N.
  1725. config XIP_PHYS_ADDR
  1726. hex "XIP Kernel Physical Location"
  1727. depends on XIP_KERNEL
  1728. default "0x00080000"
  1729. help
  1730. This is the physical address in your flash memory the kernel will
  1731. be linked for and stored to. This address is dependent on your
  1732. own flash usage.
  1733. config KEXEC
  1734. bool "Kexec system call (EXPERIMENTAL)"
  1735. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1736. help
  1737. kexec is a system call that implements the ability to shutdown your
  1738. current kernel, and to start another kernel. It is like a reboot
  1739. but it is independent of the system firmware. And like a reboot
  1740. you can start any kernel with it, not just Linux.
  1741. It is an ongoing process to be certain the hardware in a machine
  1742. is properly shutdown, so do not be surprised if this code does not
  1743. initially work for you. It may help to enable device hotplugging
  1744. support.
  1745. config ATAGS_PROC
  1746. bool "Export atags in procfs"
  1747. depends on KEXEC
  1748. default y
  1749. help
  1750. Should the atags used to boot the kernel be exported in an "atags"
  1751. file in procfs. Useful with kexec.
  1752. config CRASH_DUMP
  1753. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1754. depends on EXPERIMENTAL
  1755. help
  1756. Generate crash dump after being started by kexec. This should
  1757. be normally only set in special crash dump kernels which are
  1758. loaded in the main kernel with kexec-tools into a specially
  1759. reserved region and then later executed after a crash by
  1760. kdump/kexec. The crash dump kernel must be compiled to a
  1761. memory address not used by the main kernel
  1762. For more details see Documentation/kdump/kdump.txt
  1763. config AUTO_ZRELADDR
  1764. bool "Auto calculation of the decompressed kernel image address"
  1765. depends on !ZBOOT_ROM && !ARCH_U300
  1766. help
  1767. ZRELADDR is the physical address where the decompressed kernel
  1768. image will be placed. If AUTO_ZRELADDR is selected, the address
  1769. will be determined at run-time by masking the current IP with
  1770. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1771. from start of memory.
  1772. endmenu
  1773. menu "CPU Power Management"
  1774. if ARCH_HAS_CPUFREQ
  1775. source "drivers/cpufreq/Kconfig"
  1776. config CPU_FREQ_IMX
  1777. tristate "CPUfreq driver for i.MX CPUs"
  1778. depends on ARCH_MXC && CPU_FREQ
  1779. help
  1780. This enables the CPUfreq driver for i.MX CPUs.
  1781. config CPU_FREQ_SA1100
  1782. bool
  1783. config CPU_FREQ_SA1110
  1784. bool
  1785. config CPU_FREQ_INTEGRATOR
  1786. tristate "CPUfreq driver for ARM Integrator CPUs"
  1787. depends on ARCH_INTEGRATOR && CPU_FREQ
  1788. default y
  1789. help
  1790. This enables the CPUfreq driver for ARM Integrator CPUs.
  1791. For details, take a look at <file:Documentation/cpu-freq>.
  1792. If in doubt, say Y.
  1793. config CPU_FREQ_PXA
  1794. bool
  1795. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1796. default y
  1797. select CPU_FREQ_TABLE
  1798. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1799. config CPU_FREQ_S3C
  1800. bool
  1801. help
  1802. Internal configuration node for common cpufreq on Samsung SoC
  1803. config CPU_FREQ_S3C24XX
  1804. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1805. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1806. select CPU_FREQ_S3C
  1807. help
  1808. This enables the CPUfreq driver for the Samsung S3C24XX family
  1809. of CPUs.
  1810. For details, take a look at <file:Documentation/cpu-freq>.
  1811. If in doubt, say N.
  1812. config CPU_FREQ_S3C24XX_PLL
  1813. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1814. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1815. help
  1816. Compile in support for changing the PLL frequency from the
  1817. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1818. after a frequency change, so by default it is not enabled.
  1819. This also means that the PLL tables for the selected CPU(s) will
  1820. be built which may increase the size of the kernel image.
  1821. config CPU_FREQ_S3C24XX_DEBUG
  1822. bool "Debug CPUfreq Samsung driver core"
  1823. depends on CPU_FREQ_S3C24XX
  1824. help
  1825. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1826. config CPU_FREQ_S3C24XX_IODEBUG
  1827. bool "Debug CPUfreq Samsung driver IO timing"
  1828. depends on CPU_FREQ_S3C24XX
  1829. help
  1830. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1831. config CPU_FREQ_S3C24XX_DEBUGFS
  1832. bool "Export debugfs for CPUFreq"
  1833. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1834. help
  1835. Export status information via debugfs.
  1836. endif
  1837. source "drivers/cpuidle/Kconfig"
  1838. endmenu
  1839. menu "Floating point emulation"
  1840. comment "At least one emulation must be selected"
  1841. config FPE_NWFPE
  1842. bool "NWFPE math emulation"
  1843. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1844. ---help---
  1845. Say Y to include the NWFPE floating point emulator in the kernel.
  1846. This is necessary to run most binaries. Linux does not currently
  1847. support floating point hardware so you need to say Y here even if
  1848. your machine has an FPA or floating point co-processor podule.
  1849. You may say N here if you are going to load the Acorn FPEmulator
  1850. early in the bootup.
  1851. config FPE_NWFPE_XP
  1852. bool "Support extended precision"
  1853. depends on FPE_NWFPE
  1854. help
  1855. Say Y to include 80-bit support in the kernel floating-point
  1856. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1857. Note that gcc does not generate 80-bit operations by default,
  1858. so in most cases this option only enlarges the size of the
  1859. floating point emulator without any good reason.
  1860. You almost surely want to say N here.
  1861. config FPE_FASTFPE
  1862. bool "FastFPE math emulation (EXPERIMENTAL)"
  1863. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1864. ---help---
  1865. Say Y here to include the FAST floating point emulator in the kernel.
  1866. This is an experimental much faster emulator which now also has full
  1867. precision for the mantissa. It does not support any exceptions.
  1868. It is very simple, and approximately 3-6 times faster than NWFPE.
  1869. It should be sufficient for most programs. It may be not suitable
  1870. for scientific calculations, but you have to check this for yourself.
  1871. If you do not feel you need a faster FP emulation you should better
  1872. choose NWFPE.
  1873. config VFP
  1874. bool "VFP-format floating point maths"
  1875. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1876. help
  1877. Say Y to include VFP support code in the kernel. This is needed
  1878. if your hardware includes a VFP unit.
  1879. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1880. release notes and additional status information.
  1881. Say N if your target does not have VFP hardware.
  1882. config VFPv3
  1883. bool
  1884. depends on VFP
  1885. default y if CPU_V7
  1886. config NEON
  1887. bool "Advanced SIMD (NEON) Extension support"
  1888. depends on VFPv3 && CPU_V7
  1889. help
  1890. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1891. Extension.
  1892. endmenu
  1893. menu "Userspace binary formats"
  1894. source "fs/Kconfig.binfmt"
  1895. config ARTHUR
  1896. tristate "RISC OS personality"
  1897. depends on !AEABI
  1898. help
  1899. Say Y here to include the kernel code necessary if you want to run
  1900. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1901. experimental; if this sounds frightening, say N and sleep in peace.
  1902. You can also say M here to compile this support as a module (which
  1903. will be called arthur).
  1904. endmenu
  1905. menu "Power management options"
  1906. source "kernel/power/Kconfig"
  1907. config ARCH_SUSPEND_POSSIBLE
  1908. depends on !ARCH_S5PC100
  1909. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1910. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1911. def_bool y
  1912. config ARM_CPU_SUSPEND
  1913. def_bool PM_SLEEP
  1914. endmenu
  1915. source "net/Kconfig"
  1916. source "drivers/Kconfig"
  1917. source "fs/Kconfig"
  1918. source "arch/arm/Kconfig.debug"
  1919. source "security/Kconfig"
  1920. source "crypto/Kconfig"
  1921. source "lib/Kconfig"