pinctrl.txt 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132
  1. PINCTRL (PIN CONTROL) subsystem
  2. This document outlines the pin control subsystem in Linux
  3. This subsystem deals with:
  4. - Enumerating and naming controllable pins
  5. - Multiplexing of pins, pads, fingers (etc) see below for details
  6. - Configuration of pins, pads, fingers (etc), such as software-controlled
  7. biasing and driving mode specific pins, such as pull-up/down, open drain,
  8. load capacitance etc.
  9. Top-level interface
  10. ===================
  11. Definition of PIN CONTROLLER:
  12. - A pin controller is a piece of hardware, usually a set of registers, that
  13. can control PINs. It may be able to multiplex, bias, set load capacitance,
  14. set drive strength etc for individual pins or groups of pins.
  15. Definition of PIN:
  16. - PINS are equal to pads, fingers, balls or whatever packaging input or
  17. output line you want to control and these are denoted by unsigned integers
  18. in the range 0..maxpin. This numberspace is local to each PIN CONTROLLER, so
  19. there may be several such number spaces in a system. This pin space may
  20. be sparse - i.e. there may be gaps in the space with numbers where no
  21. pin exists.
  22. When a PIN CONTROLLER is instantiated, it will register a descriptor to the
  23. pin control framework, and this descriptor contains an array of pin descriptors
  24. describing the pins handled by this specific pin controller.
  25. Here is an example of a PGA (Pin Grid Array) chip seen from underneath:
  26. A B C D E F G H
  27. 8 o o o o o o o o
  28. 7 o o o o o o o o
  29. 6 o o o o o o o o
  30. 5 o o o o o o o o
  31. 4 o o o o o o o o
  32. 3 o o o o o o o o
  33. 2 o o o o o o o o
  34. 1 o o o o o o o o
  35. To register a pin controller and name all the pins on this package we can do
  36. this in our driver:
  37. #include <linux/pinctrl/pinctrl.h>
  38. const struct pinctrl_pin_desc foo_pins[] = {
  39. PINCTRL_PIN(0, "A8"),
  40. PINCTRL_PIN(1, "B8"),
  41. PINCTRL_PIN(2, "C8"),
  42. ...
  43. PINCTRL_PIN(61, "F1"),
  44. PINCTRL_PIN(62, "G1"),
  45. PINCTRL_PIN(63, "H1"),
  46. };
  47. static struct pinctrl_desc foo_desc = {
  48. .name = "foo",
  49. .pins = foo_pins,
  50. .npins = ARRAY_SIZE(foo_pins),
  51. .maxpin = 63,
  52. .owner = THIS_MODULE,
  53. };
  54. int __init foo_probe(void)
  55. {
  56. struct pinctrl_dev *pctl;
  57. pctl = pinctrl_register(&foo_desc, <PARENT>, NULL);
  58. if (IS_ERR(pctl))
  59. pr_err("could not register foo pin driver\n");
  60. }
  61. To enable the pinctrl subsystem and the subgroups for PINMUX and PINCONF and
  62. selected drivers, you need to select them from your machine's Kconfig entry,
  63. since these are so tightly integrated with the machines they are used on.
  64. See for example arch/arm/mach-u300/Kconfig for an example.
  65. Pins usually have fancier names than this. You can find these in the dataheet
  66. for your chip. Notice that the core pinctrl.h file provides a fancy macro
  67. called PINCTRL_PIN() to create the struct entries. As you can see I enumerated
  68. the pins from 0 in the upper left corner to 63 in the lower right corner.
  69. This enumeration was arbitrarily chosen, in practice you need to think
  70. through your numbering system so that it matches the layout of registers
  71. and such things in your driver, or the code may become complicated. You must
  72. also consider matching of offsets to the GPIO ranges that may be handled by
  73. the pin controller.
  74. For a padring with 467 pads, as opposed to actual pins, I used an enumeration
  75. like this, walking around the edge of the chip, which seems to be industry
  76. standard too (all these pads had names, too):
  77. 0 ..... 104
  78. 466 105
  79. . .
  80. . .
  81. 358 224
  82. 357 .... 225
  83. Pin groups
  84. ==========
  85. Many controllers need to deal with groups of pins, so the pin controller
  86. subsystem has a mechanism for enumerating groups of pins and retrieving the
  87. actual enumerated pins that are part of a certain group.
  88. For example, say that we have a group of pins dealing with an SPI interface
  89. on { 0, 8, 16, 24 }, and a group of pins dealing with an I2C interface on pins
  90. on { 24, 25 }.
  91. These two groups are presented to the pin control subsystem by implementing
  92. some generic pinctrl_ops like this:
  93. #include <linux/pinctrl/pinctrl.h>
  94. struct foo_group {
  95. const char *name;
  96. const unsigned int *pins;
  97. const unsigned num_pins;
  98. };
  99. static const unsigned int spi0_pins[] = { 0, 8, 16, 24 };
  100. static const unsigned int i2c0_pins[] = { 24, 25 };
  101. static const struct foo_group foo_groups[] = {
  102. {
  103. .name = "spi0_grp",
  104. .pins = spi0_pins,
  105. .num_pins = ARRAY_SIZE(spi0_pins),
  106. },
  107. {
  108. .name = "i2c0_grp",
  109. .pins = i2c0_pins,
  110. .num_pins = ARRAY_SIZE(i2c0_pins),
  111. },
  112. };
  113. static int foo_list_groups(struct pinctrl_dev *pctldev, unsigned selector)
  114. {
  115. if (selector >= ARRAY_SIZE(foo_groups))
  116. return -EINVAL;
  117. return 0;
  118. }
  119. static const char *foo_get_group_name(struct pinctrl_dev *pctldev,
  120. unsigned selector)
  121. {
  122. return foo_groups[selector].name;
  123. }
  124. static int foo_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  125. unsigned ** const pins,
  126. unsigned * const num_pins)
  127. {
  128. *pins = (unsigned *) foo_groups[selector].pins;
  129. *num_pins = foo_groups[selector].num_pins;
  130. return 0;
  131. }
  132. static struct pinctrl_ops foo_pctrl_ops = {
  133. .list_groups = foo_list_groups,
  134. .get_group_name = foo_get_group_name,
  135. .get_group_pins = foo_get_group_pins,
  136. };
  137. static struct pinctrl_desc foo_desc = {
  138. ...
  139. .pctlops = &foo_pctrl_ops,
  140. };
  141. The pin control subsystem will call the .list_groups() function repeatedly
  142. beginning on 0 until it returns non-zero to determine legal selectors, then
  143. it will call the other functions to retrieve the name and pins of the group.
  144. Maintaining the data structure of the groups is up to the driver, this is
  145. just a simple example - in practice you may need more entries in your group
  146. structure, for example specific register ranges associated with each group
  147. and so on.
  148. Pin configuration
  149. =================
  150. Pins can sometimes be software-configured in an various ways, mostly related
  151. to their electronic properties when used as inputs or outputs. For example you
  152. may be able to make an output pin high impedance, or "tristate" meaning it is
  153. effectively disconnected. You may be able to connect an input pin to VDD or GND
  154. using a certain resistor value - pull up and pull down - so that the pin has a
  155. stable value when nothing is driving the rail it is connected to, or when it's
  156. unconnected.
  157. Pin configuration can be programmed either using the explicit APIs described
  158. immediately below, or by adding configuration entries into the mapping table;
  159. see section "Board/machine configuration" below.
  160. For example, a platform may do the following to pull up a pin to VDD:
  161. #include <linux/pinctrl/consumer.h>
  162. ret = pin_config_set("foo-dev", "FOO_GPIO_PIN", PLATFORM_X_PULL_UP);
  163. The format and meaning of the configuration parameter, PLATFORM_X_PULL_UP
  164. above, is entirely defined by the pin controller driver.
  165. The pin configuration driver implements callbacks for changing pin
  166. configuration in the pin controller ops like this:
  167. #include <linux/pinctrl/pinctrl.h>
  168. #include <linux/pinctrl/pinconf.h>
  169. #include "platform_x_pindefs.h"
  170. static int foo_pin_config_get(struct pinctrl_dev *pctldev,
  171. unsigned offset,
  172. unsigned long *config)
  173. {
  174. struct my_conftype conf;
  175. ... Find setting for pin @ offset ...
  176. *config = (unsigned long) conf;
  177. }
  178. static int foo_pin_config_set(struct pinctrl_dev *pctldev,
  179. unsigned offset,
  180. unsigned long config)
  181. {
  182. struct my_conftype *conf = (struct my_conftype *) config;
  183. switch (conf) {
  184. case PLATFORM_X_PULL_UP:
  185. ...
  186. }
  187. }
  188. }
  189. static int foo_pin_config_group_get (struct pinctrl_dev *pctldev,
  190. unsigned selector,
  191. unsigned long *config)
  192. {
  193. ...
  194. }
  195. static int foo_pin_config_group_set (struct pinctrl_dev *pctldev,
  196. unsigned selector,
  197. unsigned long config)
  198. {
  199. ...
  200. }
  201. static struct pinconf_ops foo_pconf_ops = {
  202. .pin_config_get = foo_pin_config_get,
  203. .pin_config_set = foo_pin_config_set,
  204. .pin_config_group_get = foo_pin_config_group_get,
  205. .pin_config_group_set = foo_pin_config_group_set,
  206. };
  207. /* Pin config operations are handled by some pin controller */
  208. static struct pinctrl_desc foo_desc = {
  209. ...
  210. .confops = &foo_pconf_ops,
  211. };
  212. Since some controllers have special logic for handling entire groups of pins
  213. they can exploit the special whole-group pin control function. The
  214. pin_config_group_set() callback is allowed to return the error code -EAGAIN,
  215. for groups it does not want to handle, or if it just wants to do some
  216. group-level handling and then fall through to iterate over all pins, in which
  217. case each individual pin will be treated by separate pin_config_set() calls as
  218. well.
  219. Interaction with the GPIO subsystem
  220. ===================================
  221. The GPIO drivers may want to perform operations of various types on the same
  222. physical pins that are also registered as pin controller pins.
  223. Since the pin controller subsystem have its pinspace local to the pin
  224. controller we need a mapping so that the pin control subsystem can figure out
  225. which pin controller handles control of a certain GPIO pin. Since a single
  226. pin controller may be muxing several GPIO ranges (typically SoCs that have
  227. one set of pins but internally several GPIO silicon blocks, each modeled as
  228. a struct gpio_chip) any number of GPIO ranges can be added to a pin controller
  229. instance like this:
  230. struct gpio_chip chip_a;
  231. struct gpio_chip chip_b;
  232. static struct pinctrl_gpio_range gpio_range_a = {
  233. .name = "chip a",
  234. .id = 0,
  235. .base = 32,
  236. .pin_base = 32,
  237. .npins = 16,
  238. .gc = &chip_a;
  239. };
  240. static struct pinctrl_gpio_range gpio_range_b = {
  241. .name = "chip b",
  242. .id = 0,
  243. .base = 48,
  244. .pin_base = 64,
  245. .npins = 8,
  246. .gc = &chip_b;
  247. };
  248. {
  249. struct pinctrl_dev *pctl;
  250. ...
  251. pinctrl_add_gpio_range(pctl, &gpio_range_a);
  252. pinctrl_add_gpio_range(pctl, &gpio_range_b);
  253. }
  254. So this complex system has one pin controller handling two different
  255. GPIO chips. "chip a" has 16 pins and "chip b" has 8 pins. The "chip a" and
  256. "chip b" have different .pin_base, which means a start pin number of the
  257. GPIO range.
  258. The GPIO range of "chip a" starts from the GPIO base of 32 and actual
  259. pin range also starts from 32. However "chip b" has different starting
  260. offset for the GPIO range and pin range. The GPIO range of "chip b" starts
  261. from GPIO number 48, while the pin range of "chip b" starts from 64.
  262. We can convert a gpio number to actual pin number using this "pin_base".
  263. They are mapped in the global GPIO pin space at:
  264. chip a:
  265. - GPIO range : [32 .. 47]
  266. - pin range : [32 .. 47]
  267. chip b:
  268. - GPIO range : [48 .. 55]
  269. - pin range : [64 .. 71]
  270. When GPIO-specific functions in the pin control subsystem are called, these
  271. ranges will be used to look up the appropriate pin controller by inspecting
  272. and matching the pin to the pin ranges across all controllers. When a
  273. pin controller handling the matching range is found, GPIO-specific functions
  274. will be called on that specific pin controller.
  275. For all functionalities dealing with pin biasing, pin muxing etc, the pin
  276. controller subsystem will subtract the range's .base offset from the passed
  277. in gpio number, and add the ranges's .pin_base offset to retrive a pin number.
  278. After that, the subsystem passes it on to the pin control driver, so the driver
  279. will get an pin number into its handled number range. Further it is also passed
  280. the range ID value, so that the pin controller knows which range it should
  281. deal with.
  282. PINMUX interfaces
  283. =================
  284. These calls use the pinmux_* naming prefix. No other calls should use that
  285. prefix.
  286. What is pinmuxing?
  287. ==================
  288. PINMUX, also known as padmux, ballmux, alternate functions or mission modes
  289. is a way for chip vendors producing some kind of electrical packages to use
  290. a certain physical pin (ball, pad, finger, etc) for multiple mutually exclusive
  291. functions, depending on the application. By "application" in this context
  292. we usually mean a way of soldering or wiring the package into an electronic
  293. system, even though the framework makes it possible to also change the function
  294. at runtime.
  295. Here is an example of a PGA (Pin Grid Array) chip seen from underneath:
  296. A B C D E F G H
  297. +---+
  298. 8 | o | o o o o o o o
  299. | |
  300. 7 | o | o o o o o o o
  301. | |
  302. 6 | o | o o o o o o o
  303. +---+---+
  304. 5 | o | o | o o o o o o
  305. +---+---+ +---+
  306. 4 o o o o o o | o | o
  307. | |
  308. 3 o o o o o o | o | o
  309. | |
  310. 2 o o o o o o | o | o
  311. +-------+-------+-------+---+---+
  312. 1 | o o | o o | o o | o | o |
  313. +-------+-------+-------+---+---+
  314. This is not tetris. The game to think of is chess. Not all PGA/BGA packages
  315. are chessboard-like, big ones have "holes" in some arrangement according to
  316. different design patterns, but we're using this as a simple example. Of the
  317. pins you see some will be taken by things like a few VCC and GND to feed power
  318. to the chip, and quite a few will be taken by large ports like an external
  319. memory interface. The remaining pins will often be subject to pin multiplexing.
  320. The example 8x8 PGA package above will have pin numbers 0 thru 63 assigned to
  321. its physical pins. It will name the pins { A1, A2, A3 ... H6, H7, H8 } using
  322. pinctrl_register_pins() and a suitable data set as shown earlier.
  323. In this 8x8 BGA package the pins { A8, A7, A6, A5 } can be used as an SPI port
  324. (these are four pins: CLK, RXD, TXD, FRM). In that case, pin B5 can be used as
  325. some general-purpose GPIO pin. However, in another setting, pins { A5, B5 } can
  326. be used as an I2C port (these are just two pins: SCL, SDA). Needless to say,
  327. we cannot use the SPI port and I2C port at the same time. However in the inside
  328. of the package the silicon performing the SPI logic can alternatively be routed
  329. out on pins { G4, G3, G2, G1 }.
  330. On the botton row at { A1, B1, C1, D1, E1, F1, G1, H1 } we have something
  331. special - it's an external MMC bus that can be 2, 4 or 8 bits wide, and it will
  332. consume 2, 4 or 8 pins respectively, so either { A1, B1 } are taken or
  333. { A1, B1, C1, D1 } or all of them. If we use all 8 bits, we cannot use the SPI
  334. port on pins { G4, G3, G2, G1 } of course.
  335. This way the silicon blocks present inside the chip can be multiplexed "muxed"
  336. out on different pin ranges. Often contemporary SoC (systems on chip) will
  337. contain several I2C, SPI, SDIO/MMC, etc silicon blocks that can be routed to
  338. different pins by pinmux settings.
  339. Since general-purpose I/O pins (GPIO) are typically always in shortage, it is
  340. common to be able to use almost any pin as a GPIO pin if it is not currently
  341. in use by some other I/O port.
  342. Pinmux conventions
  343. ==================
  344. The purpose of the pinmux functionality in the pin controller subsystem is to
  345. abstract and provide pinmux settings to the devices you choose to instantiate
  346. in your machine configuration. It is inspired by the clk, GPIO and regulator
  347. subsystems, so devices will request their mux setting, but it's also possible
  348. to request a single pin for e.g. GPIO.
  349. Definitions:
  350. - FUNCTIONS can be switched in and out by a driver residing with the pin
  351. control subsystem in the drivers/pinctrl/* directory of the kernel. The
  352. pin control driver knows the possible functions. In the example above you can
  353. identify three pinmux functions, one for spi, one for i2c and one for mmc.
  354. - FUNCTIONS are assumed to be enumerable from zero in a one-dimensional array.
  355. In this case the array could be something like: { spi0, i2c0, mmc0 }
  356. for the three available functions.
  357. - FUNCTIONS have PIN GROUPS as defined on the generic level - so a certain
  358. function is *always* associated with a certain set of pin groups, could
  359. be just a single one, but could also be many. In the example above the
  360. function i2c is associated with the pins { A5, B5 }, enumerated as
  361. { 24, 25 } in the controller pin space.
  362. The Function spi is associated with pin groups { A8, A7, A6, A5 }
  363. and { G4, G3, G2, G1 }, which are enumerated as { 0, 8, 16, 24 } and
  364. { 38, 46, 54, 62 } respectively.
  365. Group names must be unique per pin controller, no two groups on the same
  366. controller may have the same name.
  367. - The combination of a FUNCTION and a PIN GROUP determine a certain function
  368. for a certain set of pins. The knowledge of the functions and pin groups
  369. and their machine-specific particulars are kept inside the pinmux driver,
  370. from the outside only the enumerators are known, and the driver core can:
  371. - Request the name of a function with a certain selector (>= 0)
  372. - A list of groups associated with a certain function
  373. - Request that a certain group in that list to be activated for a certain
  374. function
  375. As already described above, pin groups are in turn self-descriptive, so
  376. the core will retrieve the actual pin range in a certain group from the
  377. driver.
  378. - FUNCTIONS and GROUPS on a certain PIN CONTROLLER are MAPPED to a certain
  379. device by the board file, device tree or similar machine setup configuration
  380. mechanism, similar to how regulators are connected to devices, usually by
  381. name. Defining a pin controller, function and group thus uniquely identify
  382. the set of pins to be used by a certain device. (If only one possible group
  383. of pins is available for the function, no group name need to be supplied -
  384. the core will simply select the first and only group available.)
  385. In the example case we can define that this particular machine shall
  386. use device spi0 with pinmux function fspi0 group gspi0 and i2c0 on function
  387. fi2c0 group gi2c0, on the primary pin controller, we get mappings
  388. like these:
  389. {
  390. {"map-spi0", spi0, pinctrl0, fspi0, gspi0},
  391. {"map-i2c0", i2c0, pinctrl0, fi2c0, gi2c0}
  392. }
  393. Every map must be assigned a state name, pin controller, device and
  394. function. The group is not compulsory - if it is omitted the first group
  395. presented by the driver as applicable for the function will be selected,
  396. which is useful for simple cases.
  397. It is possible to map several groups to the same combination of device,
  398. pin controller and function. This is for cases where a certain function on
  399. a certain pin controller may use different sets of pins in different
  400. configurations.
  401. - PINS for a certain FUNCTION using a certain PIN GROUP on a certain
  402. PIN CONTROLLER are provided on a first-come first-serve basis, so if some
  403. other device mux setting or GPIO pin request has already taken your physical
  404. pin, you will be denied the use of it. To get (activate) a new setting, the
  405. old one has to be put (deactivated) first.
  406. Sometimes the documentation and hardware registers will be oriented around
  407. pads (or "fingers") rather than pins - these are the soldering surfaces on the
  408. silicon inside the package, and may or may not match the actual number of
  409. pins/balls underneath the capsule. Pick some enumeration that makes sense to
  410. you. Define enumerators only for the pins you can control if that makes sense.
  411. Assumptions:
  412. We assume that the number of possible function maps to pin groups is limited by
  413. the hardware. I.e. we assume that there is no system where any function can be
  414. mapped to any pin, like in a phone exchange. So the available pins groups for
  415. a certain function will be limited to a few choices (say up to eight or so),
  416. not hundreds or any amount of choices. This is the characteristic we have found
  417. by inspecting available pinmux hardware, and a necessary assumption since we
  418. expect pinmux drivers to present *all* possible function vs pin group mappings
  419. to the subsystem.
  420. Pinmux drivers
  421. ==============
  422. The pinmux core takes care of preventing conflicts on pins and calling
  423. the pin controller driver to execute different settings.
  424. It is the responsibility of the pinmux driver to impose further restrictions
  425. (say for example infer electronic limitations due to load etc) to determine
  426. whether or not the requested function can actually be allowed, and in case it
  427. is possible to perform the requested mux setting, poke the hardware so that
  428. this happens.
  429. Pinmux drivers are required to supply a few callback functions, some are
  430. optional. Usually the enable() and disable() functions are implemented,
  431. writing values into some certain registers to activate a certain mux setting
  432. for a certain pin.
  433. A simple driver for the above example will work by setting bits 0, 1, 2, 3 or 4
  434. into some register named MUX to select a certain function with a certain
  435. group of pins would work something like this:
  436. #include <linux/pinctrl/pinctrl.h>
  437. #include <linux/pinctrl/pinmux.h>
  438. struct foo_group {
  439. const char *name;
  440. const unsigned int *pins;
  441. const unsigned num_pins;
  442. };
  443. static const unsigned spi0_0_pins[] = { 0, 8, 16, 24 };
  444. static const unsigned spi0_1_pins[] = { 38, 46, 54, 62 };
  445. static const unsigned i2c0_pins[] = { 24, 25 };
  446. static const unsigned mmc0_1_pins[] = { 56, 57 };
  447. static const unsigned mmc0_2_pins[] = { 58, 59 };
  448. static const unsigned mmc0_3_pins[] = { 60, 61, 62, 63 };
  449. static const struct foo_group foo_groups[] = {
  450. {
  451. .name = "spi0_0_grp",
  452. .pins = spi0_0_pins,
  453. .num_pins = ARRAY_SIZE(spi0_0_pins),
  454. },
  455. {
  456. .name = "spi0_1_grp",
  457. .pins = spi0_1_pins,
  458. .num_pins = ARRAY_SIZE(spi0_1_pins),
  459. },
  460. {
  461. .name = "i2c0_grp",
  462. .pins = i2c0_pins,
  463. .num_pins = ARRAY_SIZE(i2c0_pins),
  464. },
  465. {
  466. .name = "mmc0_1_grp",
  467. .pins = mmc0_1_pins,
  468. .num_pins = ARRAY_SIZE(mmc0_1_pins),
  469. },
  470. {
  471. .name = "mmc0_2_grp",
  472. .pins = mmc0_2_pins,
  473. .num_pins = ARRAY_SIZE(mmc0_2_pins),
  474. },
  475. {
  476. .name = "mmc0_3_grp",
  477. .pins = mmc0_3_pins,
  478. .num_pins = ARRAY_SIZE(mmc0_3_pins),
  479. },
  480. };
  481. static int foo_list_groups(struct pinctrl_dev *pctldev, unsigned selector)
  482. {
  483. if (selector >= ARRAY_SIZE(foo_groups))
  484. return -EINVAL;
  485. return 0;
  486. }
  487. static const char *foo_get_group_name(struct pinctrl_dev *pctldev,
  488. unsigned selector)
  489. {
  490. return foo_groups[selector].name;
  491. }
  492. static int foo_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
  493. unsigned ** const pins,
  494. unsigned * const num_pins)
  495. {
  496. *pins = (unsigned *) foo_groups[selector].pins;
  497. *num_pins = foo_groups[selector].num_pins;
  498. return 0;
  499. }
  500. static struct pinctrl_ops foo_pctrl_ops = {
  501. .list_groups = foo_list_groups,
  502. .get_group_name = foo_get_group_name,
  503. .get_group_pins = foo_get_group_pins,
  504. };
  505. struct foo_pmx_func {
  506. const char *name;
  507. const char * const *groups;
  508. const unsigned num_groups;
  509. };
  510. static const char * const spi0_groups[] = { "spi0_1_grp" };
  511. static const char * const i2c0_groups[] = { "i2c0_grp" };
  512. static const char * const mmc0_groups[] = { "mmc0_1_grp", "mmc0_2_grp",
  513. "mmc0_3_grp" };
  514. static const struct foo_pmx_func foo_functions[] = {
  515. {
  516. .name = "spi0",
  517. .groups = spi0_groups,
  518. .num_groups = ARRAY_SIZE(spi0_groups),
  519. },
  520. {
  521. .name = "i2c0",
  522. .groups = i2c0_groups,
  523. .num_groups = ARRAY_SIZE(i2c0_groups),
  524. },
  525. {
  526. .name = "mmc0",
  527. .groups = mmc0_groups,
  528. .num_groups = ARRAY_SIZE(mmc0_groups),
  529. },
  530. };
  531. int foo_list_funcs(struct pinctrl_dev *pctldev, unsigned selector)
  532. {
  533. if (selector >= ARRAY_SIZE(foo_functions))
  534. return -EINVAL;
  535. return 0;
  536. }
  537. const char *foo_get_fname(struct pinctrl_dev *pctldev, unsigned selector)
  538. {
  539. return foo_functions[selector].name;
  540. }
  541. static int foo_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
  542. const char * const **groups,
  543. unsigned * const num_groups)
  544. {
  545. *groups = foo_functions[selector].groups;
  546. *num_groups = foo_functions[selector].num_groups;
  547. return 0;
  548. }
  549. int foo_enable(struct pinctrl_dev *pctldev, unsigned selector,
  550. unsigned group)
  551. {
  552. u8 regbit = (1 << selector + group);
  553. writeb((readb(MUX)|regbit), MUX)
  554. return 0;
  555. }
  556. void foo_disable(struct pinctrl_dev *pctldev, unsigned selector,
  557. unsigned group)
  558. {
  559. u8 regbit = (1 << selector + group);
  560. writeb((readb(MUX) & ~(regbit)), MUX)
  561. return 0;
  562. }
  563. struct pinmux_ops foo_pmxops = {
  564. .list_functions = foo_list_funcs,
  565. .get_function_name = foo_get_fname,
  566. .get_function_groups = foo_get_groups,
  567. .enable = foo_enable,
  568. .disable = foo_disable,
  569. };
  570. /* Pinmux operations are handled by some pin controller */
  571. static struct pinctrl_desc foo_desc = {
  572. ...
  573. .pctlops = &foo_pctrl_ops,
  574. .pmxops = &foo_pmxops,
  575. };
  576. In the example activating muxing 0 and 1 at the same time setting bits
  577. 0 and 1, uses one pin in common so they would collide.
  578. The beauty of the pinmux subsystem is that since it keeps track of all
  579. pins and who is using them, it will already have denied an impossible
  580. request like that, so the driver does not need to worry about such
  581. things - when it gets a selector passed in, the pinmux subsystem makes
  582. sure no other device or GPIO assignment is already using the selected
  583. pins. Thus bits 0 and 1 in the control register will never be set at the
  584. same time.
  585. All the above functions are mandatory to implement for a pinmux driver.
  586. Pin control interaction with the GPIO subsystem
  587. ===============================================
  588. The public pinmux API contains two functions named pinctrl_request_gpio()
  589. and pinctrl_free_gpio(). These two functions shall *ONLY* be called from
  590. gpiolib-based drivers as part of their gpio_request() and
  591. gpio_free() semantics. Likewise the pinctrl_gpio_direction_[input|output]
  592. shall only be called from within respective gpio_direction_[input|output]
  593. gpiolib implementation.
  594. NOTE that platforms and individual drivers shall *NOT* request GPIO pins to be
  595. controlled e.g. muxed in. Instead, implement a proper gpiolib driver and have
  596. that driver request proper muxing and other control for its pins.
  597. The function list could become long, especially if you can convert every
  598. individual pin into a GPIO pin independent of any other pins, and then try
  599. the approach to define every pin as a function.
  600. In this case, the function array would become 64 entries for each GPIO
  601. setting and then the device functions.
  602. For this reason there are two functions a pin control driver can implement
  603. to enable only GPIO on an individual pin: .gpio_request_enable() and
  604. .gpio_disable_free().
  605. This function will pass in the affected GPIO range identified by the pin
  606. controller core, so you know which GPIO pins are being affected by the request
  607. operation.
  608. If your driver needs to have an indication from the framework of whether the
  609. GPIO pin shall be used for input or output you can implement the
  610. .gpio_set_direction() function. As described this shall be called from the
  611. gpiolib driver and the affected GPIO range, pin offset and desired direction
  612. will be passed along to this function.
  613. Alternatively to using these special functions, it is fully allowed to use
  614. named functions for each GPIO pin, the pinctrl_request_gpio() will attempt to
  615. obtain the function "gpioN" where "N" is the global GPIO pin number if no
  616. special GPIO-handler is registered.
  617. Board/machine configuration
  618. ==================================
  619. Boards and machines define how a certain complete running system is put
  620. together, including how GPIOs and devices are muxed, how regulators are
  621. constrained and how the clock tree looks. Of course pinmux settings are also
  622. part of this.
  623. A pin controller configuration for a machine looks pretty much like a simple
  624. regulator configuration, so for the example array above we want to enable i2c
  625. and spi on the second function mapping:
  626. #include <linux/pinctrl/machine.h>
  627. static const struct pinctrl_map __initdata mapping[] = {
  628. {
  629. .dev_name = "foo-spi.0",
  630. .name = PINCTRL_STATE_DEFAULT,
  631. .type = PIN_MAP_TYPE_MUX_GROUP,
  632. .ctrl_dev_name = "pinctrl-foo",
  633. .data.mux.function = "spi0",
  634. },
  635. {
  636. .dev_name = "foo-i2c.0",
  637. .name = PINCTRL_STATE_DEFAULT,
  638. .type = PIN_MAP_TYPE_MUX_GROUP,
  639. .ctrl_dev_name = "pinctrl-foo",
  640. .data.mux.function = "i2c0",
  641. },
  642. {
  643. .dev_name = "foo-mmc.0",
  644. .name = PINCTRL_STATE_DEFAULT,
  645. .type = PIN_MAP_TYPE_MUX_GROUP,
  646. .ctrl_dev_name = "pinctrl-foo",
  647. .data.mux.function = "mmc0",
  648. },
  649. };
  650. The dev_name here matches to the unique device name that can be used to look
  651. up the device struct (just like with clockdev or regulators). The function name
  652. must match a function provided by the pinmux driver handling this pin range.
  653. As you can see we may have several pin controllers on the system and thus
  654. we need to specify which one of them that contain the functions we wish
  655. to map.
  656. You register this pinmux mapping to the pinmux subsystem by simply:
  657. ret = pinctrl_register_mappings(mapping, ARRAY_SIZE(mapping));
  658. Since the above construct is pretty common there is a helper macro to make
  659. it even more compact which assumes you want to use pinctrl-foo and position
  660. 0 for mapping, for example:
  661. static struct pinctrl_map __initdata mapping[] = {
  662. PIN_MAP_MUX_GROUP("foo-i2c.o", PINCTRL_STATE_DEFAULT, "pinctrl-foo", NULL, "i2c0"),
  663. };
  664. The mapping table may also contain pin configuration entries. It's common for
  665. each pin/group to have a number of configuration entries that affect it, so
  666. the table entries for configuration reference an array of config parameters
  667. and values. An example using the convenience macros is shown below:
  668. static unsigned long i2c_grp_configs[] = {
  669. FOO_PIN_DRIVEN,
  670. FOO_PIN_PULLUP,
  671. };
  672. static unsigned long i2c_pin_configs[] = {
  673. FOO_OPEN_COLLECTOR,
  674. FOO_SLEW_RATE_SLOW,
  675. };
  676. static struct pinctrl_map __initdata mapping[] = {
  677. PIN_MAP_MUX_GROUP("foo-i2c.0", PINCTRL_STATE_DEFAULT, "pinctrl-foo", "i2c0", "i2c0"),
  678. PIN_MAP_MUX_CONFIGS_GROUP("foo-i2c.0", PINCTRL_STATE_DEFAULT, "pinctrl-foo", "i2c0", i2c_grp_configs),
  679. PIN_MAP_MUX_CONFIGS_PIN("foo-i2c.0", PINCTRL_STATE_DEFAULT, "pinctrl-foo", "i2c0scl", i2c_pin_configs),
  680. PIN_MAP_MUX_CONFIGS_PIN("foo-i2c.0", PINCTRL_STATE_DEFAULT, "pinctrl-foo", "i2c0sda", i2c_pin_configs),
  681. };
  682. Finally, some devices expect the mapping table to contain certain specific
  683. named states. When running on hardware that doesn't need any pin controller
  684. configuration, the mapping table must still contain those named states, in
  685. order to explicitly indicate that the states were provided and intended to
  686. be empty. Table entry macro PIN_MAP_DUMMY_STATE serves the purpose of defining
  687. a named state without causing any pin controller to be programmed:
  688. static struct pinctrl_map __initdata mapping[] = {
  689. PIN_MAP_DUMMY_STATE("foo-i2c.0", PINCTRL_STATE_DEFAULT),
  690. };
  691. Complex mappings
  692. ================
  693. As it is possible to map a function to different groups of pins an optional
  694. .group can be specified like this:
  695. ...
  696. {
  697. .dev_name = "foo-spi.0",
  698. .name = "spi0-pos-A",
  699. .type = PIN_MAP_TYPE_MUX_GROUP,
  700. .ctrl_dev_name = "pinctrl-foo",
  701. .function = "spi0",
  702. .group = "spi0_0_grp",
  703. },
  704. {
  705. .dev_name = "foo-spi.0",
  706. .name = "spi0-pos-B",
  707. .type = PIN_MAP_TYPE_MUX_GROUP,
  708. .ctrl_dev_name = "pinctrl-foo",
  709. .function = "spi0",
  710. .group = "spi0_1_grp",
  711. },
  712. ...
  713. This example mapping is used to switch between two positions for spi0 at
  714. runtime, as described further below under the heading "Runtime pinmuxing".
  715. Further it is possible for one named state to affect the muxing of several
  716. groups of pins, say for example in the mmc0 example above, where you can
  717. additively expand the mmc0 bus from 2 to 4 to 8 pins. If we want to use all
  718. three groups for a total of 2+2+4 = 8 pins (for an 8-bit MMC bus as is the
  719. case), we define a mapping like this:
  720. ...
  721. {
  722. .dev_name = "foo-mmc.0",
  723. .name = "2bit"
  724. .type = PIN_MAP_TYPE_MUX_GROUP,
  725. .ctrl_dev_name = "pinctrl-foo",
  726. .function = "mmc0",
  727. .group = "mmc0_1_grp",
  728. },
  729. {
  730. .dev_name = "foo-mmc.0",
  731. .name = "4bit"
  732. .type = PIN_MAP_TYPE_MUX_GROUP,
  733. .ctrl_dev_name = "pinctrl-foo",
  734. .function = "mmc0",
  735. .group = "mmc0_1_grp",
  736. },
  737. {
  738. .dev_name = "foo-mmc.0",
  739. .name = "4bit"
  740. .type = PIN_MAP_TYPE_MUX_GROUP,
  741. .ctrl_dev_name = "pinctrl-foo",
  742. .function = "mmc0",
  743. .group = "mmc0_2_grp",
  744. },
  745. {
  746. .dev_name = "foo-mmc.0",
  747. .name = "8bit"
  748. .type = PIN_MAP_TYPE_MUX_GROUP,
  749. .ctrl_dev_name = "pinctrl-foo",
  750. .function = "mmc0",
  751. .group = "mmc0_1_grp",
  752. },
  753. {
  754. .dev_name = "foo-mmc.0",
  755. .name = "8bit"
  756. .type = PIN_MAP_TYPE_MUX_GROUP,
  757. .ctrl_dev_name = "pinctrl-foo",
  758. .function = "mmc0",
  759. .group = "mmc0_2_grp",
  760. },
  761. {
  762. .dev_name = "foo-mmc.0",
  763. .name = "8bit"
  764. .type = PIN_MAP_TYPE_MUX_GROUP,
  765. .ctrl_dev_name = "pinctrl-foo",
  766. .function = "mmc0",
  767. .group = "mmc0_3_grp",
  768. },
  769. ...
  770. The result of grabbing this mapping from the device with something like
  771. this (see next paragraph):
  772. p = pinctrl_get(dev);
  773. s = pinctrl_lookup_state(p, "8bit");
  774. ret = pinctrl_select_state(p, s);
  775. or more simply:
  776. p = pinctrl_get_select(dev, "8bit");
  777. Will be that you activate all the three bottom records in the mapping at
  778. once. Since they share the same name, pin controller device, function and
  779. device, and since we allow multiple groups to match to a single device, they
  780. all get selected, and they all get enabled and disable simultaneously by the
  781. pinmux core.
  782. Pinmux requests from drivers
  783. ============================
  784. Generally it is discouraged to let individual drivers get and enable pin
  785. control. So if possible, handle the pin control in platform code or some other
  786. place where you have access to all the affected struct device * pointers. In
  787. some cases where a driver needs to e.g. switch between different mux mappings
  788. at runtime this is not possible.
  789. A driver may request a certain control state to be activated, usually just the
  790. default state like this:
  791. #include <linux/pinctrl/consumer.h>
  792. struct foo_state {
  793. struct pinctrl *p;
  794. struct pinctrl_state *s;
  795. ...
  796. };
  797. foo_probe()
  798. {
  799. /* Allocate a state holder named "foo" etc */
  800. struct foo_state *foo = ...;
  801. foo->p = pinctrl_get(&device);
  802. if (IS_ERR(foo->p)) {
  803. /* FIXME: clean up "foo" here */
  804. return PTR_ERR(foo->p);
  805. }
  806. foo->s = pinctrl_lookup_state(foo->p, PINCTRL_STATE_DEFAULT);
  807. if (IS_ERR(foo->s)) {
  808. pinctrl_put(foo->p);
  809. /* FIXME: clean up "foo" here */
  810. return PTR_ERR(s);
  811. }
  812. ret = pinctrl_select_state(foo->s);
  813. if (ret < 0) {
  814. pinctrl_put(foo->p);
  815. /* FIXME: clean up "foo" here */
  816. return ret;
  817. }
  818. }
  819. foo_remove()
  820. {
  821. pinctrl_put(state->p);
  822. }
  823. This get/lookup/select/put sequence can just as well be handled by bus drivers
  824. if you don't want each and every driver to handle it and you know the
  825. arrangement on your bus.
  826. The semantics of the pinctrl APIs are:
  827. - pinctrl_get() is called in process context to obtain a handle to all pinctrl
  828. information for a given client device. It will allocate a struct from the
  829. kernel memory to hold the pinmux state. All mapping table parsing or similar
  830. slow operations take place within this API.
  831. - pinctrl_lookup_state() is called in process context to obtain a handle to a
  832. specific state for a the client device. This operation may be slow too.
  833. - pinctrl_select_state() programs pin controller hardware according to the
  834. definition of the state as given by the mapping table. In theory this is a
  835. fast-path operation, since it only involved blasting some register settings
  836. into hardware. However, note that some pin controllers may have their
  837. registers on a slow/IRQ-based bus, so client devices should not assume they
  838. can call pinctrl_select_state() from non-blocking contexts.
  839. - pinctrl_put() frees all information associated with a pinctrl handle.
  840. Usually the pin control core handled the get/put pair and call out to the
  841. device drivers bookkeeping operations, like checking available functions and
  842. the associated pins, whereas the enable/disable pass on to the pin controller
  843. driver which takes care of activating and/or deactivating the mux setting by
  844. quickly poking some registers.
  845. The pins are allocated for your device when you issue the pinctrl_get() call,
  846. after this you should be able to see this in the debugfs listing of all pins.
  847. System pin control hogging
  848. ==========================
  849. Pin control map entries can be hogged by the core when the pin controller
  850. is registered. This means that the core will attempt to call pinctrl_get(),
  851. lookup_state() and select_state() on it immediately after the pin control
  852. device has been registered.
  853. This occurs for mapping table entries where the client device name is equal
  854. to the pin controller device name, and the state name is PINCTRL_STATE_DEFAULT.
  855. {
  856. .dev_name = "pinctrl-foo",
  857. .name = PINCTRL_STATE_DEFAULT,
  858. .type = PIN_MAP_TYPE_MUX_GROUP,
  859. .ctrl_dev_name = "pinctrl-foo",
  860. .function = "power_func",
  861. },
  862. Since it may be common to request the core to hog a few always-applicable
  863. mux settings on the primary pin controller, there is a convenience macro for
  864. this:
  865. PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-foo", NULL /* group */, "power_func")
  866. This gives the exact same result as the above construction.
  867. Runtime pinmuxing
  868. =================
  869. It is possible to mux a certain function in and out at runtime, say to move
  870. an SPI port from one set of pins to another set of pins. Say for example for
  871. spi0 in the example above, we expose two different groups of pins for the same
  872. function, but with different named in the mapping as described under
  873. "Advanced mapping" above. So that for an SPI device, we have two states named
  874. "pos-A" and "pos-B".
  875. This snippet first muxes the function in the pins defined by group A, enables
  876. it, disables and releases it, and muxes it in on the pins defined by group B:
  877. #include <linux/pinctrl/consumer.h>
  878. foo_switch()
  879. {
  880. struct pinctrl *p;
  881. struct pinctrl_state *s1, *s2;
  882. /* Setup */
  883. p = pinctrl_get(&device);
  884. if (IS_ERR(p))
  885. ...
  886. s1 = pinctrl_lookup_state(foo->p, "pos-A");
  887. if (IS_ERR(s1))
  888. ...
  889. s2 = pinctrl_lookup_state(foo->p, "pos-B");
  890. if (IS_ERR(s2))
  891. ...
  892. /* Enable on position A */
  893. ret = pinctrl_select_state(s1);
  894. if (ret < 0)
  895. ...
  896. ...
  897. /* Enable on position B */
  898. ret = pinctrl_select_state(s2);
  899. if (ret < 0)
  900. ...
  901. ...
  902. pinctrl_put(p);
  903. }
  904. The above has to be done from process context.