r600.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "radeon_mode.h"
  36. #include "r600d.h"
  37. #include "atom.h"
  38. #include "avivod.h"
  39. #define PFP_UCODE_SIZE 576
  40. #define PM4_UCODE_SIZE 1792
  41. #define RLC_UCODE_SIZE 768
  42. #define R700_PFP_UCODE_SIZE 848
  43. #define R700_PM4_UCODE_SIZE 1360
  44. #define R700_RLC_UCODE_SIZE 1024
  45. /* Firmware Names */
  46. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  47. MODULE_FIRMWARE("radeon/R600_me.bin");
  48. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV610_me.bin");
  50. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV630_me.bin");
  52. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV620_me.bin");
  54. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV635_me.bin");
  56. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV670_me.bin");
  58. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RS780_me.bin");
  60. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV770_me.bin");
  62. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RV730_me.bin");
  64. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV710_me.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  69. /* r600,rv610,rv630,rv620,rv635,rv670 */
  70. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  71. void r600_gpu_init(struct radeon_device *rdev);
  72. void r600_fini(struct radeon_device *rdev);
  73. /* hpd for digital panel detect/disconnect */
  74. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  75. {
  76. bool connected = false;
  77. if (ASIC_IS_DCE3(rdev)) {
  78. switch (hpd) {
  79. case RADEON_HPD_1:
  80. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  81. connected = true;
  82. break;
  83. case RADEON_HPD_2:
  84. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  85. connected = true;
  86. break;
  87. case RADEON_HPD_3:
  88. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  89. connected = true;
  90. break;
  91. case RADEON_HPD_4:
  92. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  93. connected = true;
  94. break;
  95. /* DCE 3.2 */
  96. case RADEON_HPD_5:
  97. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  98. connected = true;
  99. break;
  100. case RADEON_HPD_6:
  101. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  102. connected = true;
  103. break;
  104. default:
  105. break;
  106. }
  107. } else {
  108. switch (hpd) {
  109. case RADEON_HPD_1:
  110. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  111. connected = true;
  112. break;
  113. case RADEON_HPD_2:
  114. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  115. connected = true;
  116. break;
  117. case RADEON_HPD_3:
  118. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  119. connected = true;
  120. break;
  121. default:
  122. break;
  123. }
  124. }
  125. return connected;
  126. }
  127. void r600_hpd_set_polarity(struct radeon_device *rdev,
  128. enum radeon_hpd_id hpd)
  129. {
  130. u32 tmp;
  131. bool connected = r600_hpd_sense(rdev, hpd);
  132. if (ASIC_IS_DCE3(rdev)) {
  133. switch (hpd) {
  134. case RADEON_HPD_1:
  135. tmp = RREG32(DC_HPD1_INT_CONTROL);
  136. if (connected)
  137. tmp &= ~DC_HPDx_INT_POLARITY;
  138. else
  139. tmp |= DC_HPDx_INT_POLARITY;
  140. WREG32(DC_HPD1_INT_CONTROL, tmp);
  141. break;
  142. case RADEON_HPD_2:
  143. tmp = RREG32(DC_HPD2_INT_CONTROL);
  144. if (connected)
  145. tmp &= ~DC_HPDx_INT_POLARITY;
  146. else
  147. tmp |= DC_HPDx_INT_POLARITY;
  148. WREG32(DC_HPD2_INT_CONTROL, tmp);
  149. break;
  150. case RADEON_HPD_3:
  151. tmp = RREG32(DC_HPD3_INT_CONTROL);
  152. if (connected)
  153. tmp &= ~DC_HPDx_INT_POLARITY;
  154. else
  155. tmp |= DC_HPDx_INT_POLARITY;
  156. WREG32(DC_HPD3_INT_CONTROL, tmp);
  157. break;
  158. case RADEON_HPD_4:
  159. tmp = RREG32(DC_HPD4_INT_CONTROL);
  160. if (connected)
  161. tmp &= ~DC_HPDx_INT_POLARITY;
  162. else
  163. tmp |= DC_HPDx_INT_POLARITY;
  164. WREG32(DC_HPD4_INT_CONTROL, tmp);
  165. break;
  166. case RADEON_HPD_5:
  167. tmp = RREG32(DC_HPD5_INT_CONTROL);
  168. if (connected)
  169. tmp &= ~DC_HPDx_INT_POLARITY;
  170. else
  171. tmp |= DC_HPDx_INT_POLARITY;
  172. WREG32(DC_HPD5_INT_CONTROL, tmp);
  173. break;
  174. /* DCE 3.2 */
  175. case RADEON_HPD_6:
  176. tmp = RREG32(DC_HPD6_INT_CONTROL);
  177. if (connected)
  178. tmp &= ~DC_HPDx_INT_POLARITY;
  179. else
  180. tmp |= DC_HPDx_INT_POLARITY;
  181. WREG32(DC_HPD6_INT_CONTROL, tmp);
  182. break;
  183. default:
  184. break;
  185. }
  186. } else {
  187. switch (hpd) {
  188. case RADEON_HPD_1:
  189. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  190. if (connected)
  191. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  192. else
  193. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  194. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  195. break;
  196. case RADEON_HPD_2:
  197. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  198. if (connected)
  199. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  200. else
  201. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  202. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  203. break;
  204. case RADEON_HPD_3:
  205. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  206. if (connected)
  207. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  208. else
  209. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  210. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  211. break;
  212. default:
  213. break;
  214. }
  215. }
  216. }
  217. void r600_hpd_init(struct radeon_device *rdev)
  218. {
  219. struct drm_device *dev = rdev->ddev;
  220. struct drm_connector *connector;
  221. if (ASIC_IS_DCE3(rdev)) {
  222. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  223. if (ASIC_IS_DCE32(rdev))
  224. tmp |= DC_HPDx_EN;
  225. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  226. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  227. switch (radeon_connector->hpd.hpd) {
  228. case RADEON_HPD_1:
  229. WREG32(DC_HPD1_CONTROL, tmp);
  230. rdev->irq.hpd[0] = true;
  231. break;
  232. case RADEON_HPD_2:
  233. WREG32(DC_HPD2_CONTROL, tmp);
  234. rdev->irq.hpd[1] = true;
  235. break;
  236. case RADEON_HPD_3:
  237. WREG32(DC_HPD3_CONTROL, tmp);
  238. rdev->irq.hpd[2] = true;
  239. break;
  240. case RADEON_HPD_4:
  241. WREG32(DC_HPD4_CONTROL, tmp);
  242. rdev->irq.hpd[3] = true;
  243. break;
  244. /* DCE 3.2 */
  245. case RADEON_HPD_5:
  246. WREG32(DC_HPD5_CONTROL, tmp);
  247. rdev->irq.hpd[4] = true;
  248. break;
  249. case RADEON_HPD_6:
  250. WREG32(DC_HPD6_CONTROL, tmp);
  251. rdev->irq.hpd[5] = true;
  252. break;
  253. default:
  254. break;
  255. }
  256. }
  257. } else {
  258. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  259. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  260. switch (radeon_connector->hpd.hpd) {
  261. case RADEON_HPD_1:
  262. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  263. rdev->irq.hpd[0] = true;
  264. break;
  265. case RADEON_HPD_2:
  266. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  267. rdev->irq.hpd[1] = true;
  268. break;
  269. case RADEON_HPD_3:
  270. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  271. rdev->irq.hpd[2] = true;
  272. break;
  273. default:
  274. break;
  275. }
  276. }
  277. }
  278. if (rdev->irq.installed)
  279. r600_irq_set(rdev);
  280. }
  281. void r600_hpd_fini(struct radeon_device *rdev)
  282. {
  283. struct drm_device *dev = rdev->ddev;
  284. struct drm_connector *connector;
  285. if (ASIC_IS_DCE3(rdev)) {
  286. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  287. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  288. switch (radeon_connector->hpd.hpd) {
  289. case RADEON_HPD_1:
  290. WREG32(DC_HPD1_CONTROL, 0);
  291. rdev->irq.hpd[0] = false;
  292. break;
  293. case RADEON_HPD_2:
  294. WREG32(DC_HPD2_CONTROL, 0);
  295. rdev->irq.hpd[1] = false;
  296. break;
  297. case RADEON_HPD_3:
  298. WREG32(DC_HPD3_CONTROL, 0);
  299. rdev->irq.hpd[2] = false;
  300. break;
  301. case RADEON_HPD_4:
  302. WREG32(DC_HPD4_CONTROL, 0);
  303. rdev->irq.hpd[3] = false;
  304. break;
  305. /* DCE 3.2 */
  306. case RADEON_HPD_5:
  307. WREG32(DC_HPD5_CONTROL, 0);
  308. rdev->irq.hpd[4] = false;
  309. break;
  310. case RADEON_HPD_6:
  311. WREG32(DC_HPD6_CONTROL, 0);
  312. rdev->irq.hpd[5] = false;
  313. break;
  314. default:
  315. break;
  316. }
  317. }
  318. } else {
  319. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  320. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  321. switch (radeon_connector->hpd.hpd) {
  322. case RADEON_HPD_1:
  323. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  324. rdev->irq.hpd[0] = false;
  325. break;
  326. case RADEON_HPD_2:
  327. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  328. rdev->irq.hpd[1] = false;
  329. break;
  330. case RADEON_HPD_3:
  331. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  332. rdev->irq.hpd[2] = false;
  333. break;
  334. default:
  335. break;
  336. }
  337. }
  338. }
  339. }
  340. /*
  341. * R600 PCIE GART
  342. */
  343. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  344. {
  345. unsigned i;
  346. u32 tmp;
  347. /* flush hdp cache so updates hit vram */
  348. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  349. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  350. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  351. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  352. for (i = 0; i < rdev->usec_timeout; i++) {
  353. /* read MC_STATUS */
  354. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  355. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  356. if (tmp == 2) {
  357. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  358. return;
  359. }
  360. if (tmp) {
  361. return;
  362. }
  363. udelay(1);
  364. }
  365. }
  366. int r600_pcie_gart_init(struct radeon_device *rdev)
  367. {
  368. int r;
  369. if (rdev->gart.table.vram.robj) {
  370. WARN(1, "R600 PCIE GART already initialized.\n");
  371. return 0;
  372. }
  373. /* Initialize common gart structure */
  374. r = radeon_gart_init(rdev);
  375. if (r)
  376. return r;
  377. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  378. return radeon_gart_table_vram_alloc(rdev);
  379. }
  380. int r600_pcie_gart_enable(struct radeon_device *rdev)
  381. {
  382. u32 tmp;
  383. int r, i;
  384. if (rdev->gart.table.vram.robj == NULL) {
  385. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  386. return -EINVAL;
  387. }
  388. r = radeon_gart_table_vram_pin(rdev);
  389. if (r)
  390. return r;
  391. radeon_gart_restore(rdev);
  392. /* Setup L2 cache */
  393. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  394. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  395. EFFECTIVE_L2_QUEUE_SIZE(7));
  396. WREG32(VM_L2_CNTL2, 0);
  397. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  398. /* Setup TLB control */
  399. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  400. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  401. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  402. ENABLE_WAIT_L2_QUERY;
  403. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  404. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  405. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  406. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  407. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  408. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  409. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  410. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  411. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  412. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  413. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  414. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  415. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  416. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  417. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  418. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  419. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  420. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  421. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  422. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  423. (u32)(rdev->dummy_page.addr >> 12));
  424. for (i = 1; i < 7; i++)
  425. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  426. r600_pcie_gart_tlb_flush(rdev);
  427. rdev->gart.ready = true;
  428. return 0;
  429. }
  430. void r600_pcie_gart_disable(struct radeon_device *rdev)
  431. {
  432. u32 tmp;
  433. int i, r;
  434. /* Disable all tables */
  435. for (i = 0; i < 7; i++)
  436. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  437. /* Disable L2 cache */
  438. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  439. EFFECTIVE_L2_QUEUE_SIZE(7));
  440. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  441. /* Setup L1 TLB control */
  442. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  443. ENABLE_WAIT_L2_QUERY;
  444. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  445. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  446. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  447. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  448. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  449. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  450. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  451. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  452. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  453. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  454. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  455. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  456. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  457. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  458. if (rdev->gart.table.vram.robj) {
  459. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  460. if (likely(r == 0)) {
  461. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  462. radeon_bo_unpin(rdev->gart.table.vram.robj);
  463. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  464. }
  465. }
  466. }
  467. void r600_pcie_gart_fini(struct radeon_device *rdev)
  468. {
  469. r600_pcie_gart_disable(rdev);
  470. radeon_gart_table_vram_free(rdev);
  471. radeon_gart_fini(rdev);
  472. }
  473. void r600_agp_enable(struct radeon_device *rdev)
  474. {
  475. u32 tmp;
  476. int i;
  477. /* Setup L2 cache */
  478. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  479. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  480. EFFECTIVE_L2_QUEUE_SIZE(7));
  481. WREG32(VM_L2_CNTL2, 0);
  482. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  483. /* Setup TLB control */
  484. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  485. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  486. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  487. ENABLE_WAIT_L2_QUERY;
  488. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  489. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  490. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  491. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  492. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  493. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  494. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  495. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  496. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  497. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  498. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  499. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  500. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  501. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  502. for (i = 0; i < 7; i++)
  503. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  504. }
  505. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  506. {
  507. unsigned i;
  508. u32 tmp;
  509. for (i = 0; i < rdev->usec_timeout; i++) {
  510. /* read MC_STATUS */
  511. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  512. if (!tmp)
  513. return 0;
  514. udelay(1);
  515. }
  516. return -1;
  517. }
  518. static void r600_mc_program(struct radeon_device *rdev)
  519. {
  520. struct rv515_mc_save save;
  521. u32 tmp;
  522. int i, j;
  523. /* Initialize HDP */
  524. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  525. WREG32((0x2c14 + j), 0x00000000);
  526. WREG32((0x2c18 + j), 0x00000000);
  527. WREG32((0x2c1c + j), 0x00000000);
  528. WREG32((0x2c20 + j), 0x00000000);
  529. WREG32((0x2c24 + j), 0x00000000);
  530. }
  531. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  532. rv515_mc_stop(rdev, &save);
  533. if (r600_mc_wait_for_idle(rdev)) {
  534. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  535. }
  536. /* Lockout access through VGA aperture (doesn't exist before R600) */
  537. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  538. /* Update configuration */
  539. if (rdev->flags & RADEON_IS_AGP) {
  540. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  541. /* VRAM before AGP */
  542. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  543. rdev->mc.vram_start >> 12);
  544. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  545. rdev->mc.gtt_end >> 12);
  546. } else {
  547. /* VRAM after AGP */
  548. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  549. rdev->mc.gtt_start >> 12);
  550. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  551. rdev->mc.vram_end >> 12);
  552. }
  553. } else {
  554. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  555. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  556. }
  557. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  558. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  559. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  560. WREG32(MC_VM_FB_LOCATION, tmp);
  561. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  562. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  563. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  564. if (rdev->flags & RADEON_IS_AGP) {
  565. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  566. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  567. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  568. } else {
  569. WREG32(MC_VM_AGP_BASE, 0);
  570. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  571. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  572. }
  573. if (r600_mc_wait_for_idle(rdev)) {
  574. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  575. }
  576. rv515_mc_resume(rdev, &save);
  577. /* we need to own VRAM, so turn off the VGA renderer here
  578. * to stop it overwriting our objects */
  579. rv515_vga_render_disable(rdev);
  580. }
  581. /**
  582. * r600_vram_gtt_location - try to find VRAM & GTT location
  583. * @rdev: radeon device structure holding all necessary informations
  584. * @mc: memory controller structure holding memory informations
  585. *
  586. * Function will place try to place VRAM at same place as in CPU (PCI)
  587. * address space as some GPU seems to have issue when we reprogram at
  588. * different address space.
  589. *
  590. * If there is not enough space to fit the unvisible VRAM after the
  591. * aperture then we limit the VRAM size to the aperture.
  592. *
  593. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  594. * them to be in one from GPU point of view so that we can program GPU to
  595. * catch access outside them (weird GPU policy see ??).
  596. *
  597. * This function will never fails, worst case are limiting VRAM or GTT.
  598. *
  599. * Note: GTT start, end, size should be initialized before calling this
  600. * function on AGP platform.
  601. */
  602. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  603. {
  604. u64 size_bf, size_af;
  605. if (mc->mc_vram_size > 0xE0000000) {
  606. /* leave room for at least 512M GTT */
  607. dev_warn(rdev->dev, "limiting VRAM\n");
  608. mc->real_vram_size = 0xE0000000;
  609. mc->mc_vram_size = 0xE0000000;
  610. }
  611. if (rdev->flags & RADEON_IS_AGP) {
  612. size_bf = mc->gtt_start;
  613. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  614. if (size_bf > size_af) {
  615. if (mc->mc_vram_size > size_bf) {
  616. dev_warn(rdev->dev, "limiting VRAM\n");
  617. mc->real_vram_size = size_bf;
  618. mc->mc_vram_size = size_bf;
  619. }
  620. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  621. } else {
  622. if (mc->mc_vram_size > size_af) {
  623. dev_warn(rdev->dev, "limiting VRAM\n");
  624. mc->real_vram_size = size_af;
  625. mc->mc_vram_size = size_af;
  626. }
  627. mc->vram_start = mc->gtt_end;
  628. }
  629. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  630. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  631. mc->mc_vram_size >> 20, mc->vram_start,
  632. mc->vram_end, mc->real_vram_size >> 20);
  633. } else {
  634. u64 base = 0;
  635. if (rdev->flags & RADEON_IS_IGP)
  636. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  637. radeon_vram_location(rdev, &rdev->mc, base);
  638. radeon_gtt_location(rdev, mc);
  639. }
  640. }
  641. int r600_mc_init(struct radeon_device *rdev)
  642. {
  643. fixed20_12 a;
  644. u32 tmp;
  645. int chansize, numchan;
  646. /* Get VRAM informations */
  647. rdev->mc.vram_is_ddr = true;
  648. tmp = RREG32(RAMCFG);
  649. if (tmp & CHANSIZE_OVERRIDE) {
  650. chansize = 16;
  651. } else if (tmp & CHANSIZE_MASK) {
  652. chansize = 64;
  653. } else {
  654. chansize = 32;
  655. }
  656. tmp = RREG32(CHMAP);
  657. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  658. case 0:
  659. default:
  660. numchan = 1;
  661. break;
  662. case 1:
  663. numchan = 2;
  664. break;
  665. case 2:
  666. numchan = 4;
  667. break;
  668. case 3:
  669. numchan = 8;
  670. break;
  671. }
  672. rdev->mc.vram_width = numchan * chansize;
  673. /* Could aper size report 0 ? */
  674. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  675. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  676. /* Setup GPU memory space */
  677. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  678. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  679. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  680. /* FIXME remove this once we support unmappable VRAM */
  681. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  682. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  683. rdev->mc.real_vram_size = rdev->mc.aper_size;
  684. }
  685. r600_vram_gtt_location(rdev, &rdev->mc);
  686. /* FIXME: we should enforce default clock in case GPU is not in
  687. * default setup
  688. */
  689. a.full = rfixed_const(100);
  690. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  691. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  692. if (rdev->flags & RADEON_IS_IGP)
  693. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  694. return 0;
  695. }
  696. /* We doesn't check that the GPU really needs a reset we simply do the
  697. * reset, it's up to the caller to determine if the GPU needs one. We
  698. * might add an helper function to check that.
  699. */
  700. int r600_gpu_soft_reset(struct radeon_device *rdev)
  701. {
  702. struct rv515_mc_save save;
  703. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  704. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  705. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  706. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  707. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  708. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  709. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  710. S_008010_GUI_ACTIVE(1);
  711. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  712. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  713. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  714. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  715. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  716. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  717. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  718. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  719. u32 srbm_reset = 0;
  720. u32 tmp;
  721. dev_info(rdev->dev, "GPU softreset \n");
  722. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  723. RREG32(R_008010_GRBM_STATUS));
  724. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  725. RREG32(R_008014_GRBM_STATUS2));
  726. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  727. RREG32(R_000E50_SRBM_STATUS));
  728. rv515_mc_stop(rdev, &save);
  729. if (r600_mc_wait_for_idle(rdev)) {
  730. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  731. }
  732. /* Disable CP parsing/prefetching */
  733. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  734. /* Check if any of the rendering block is busy and reset it */
  735. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  736. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  737. tmp = S_008020_SOFT_RESET_CR(1) |
  738. S_008020_SOFT_RESET_DB(1) |
  739. S_008020_SOFT_RESET_CB(1) |
  740. S_008020_SOFT_RESET_PA(1) |
  741. S_008020_SOFT_RESET_SC(1) |
  742. S_008020_SOFT_RESET_SMX(1) |
  743. S_008020_SOFT_RESET_SPI(1) |
  744. S_008020_SOFT_RESET_SX(1) |
  745. S_008020_SOFT_RESET_SH(1) |
  746. S_008020_SOFT_RESET_TC(1) |
  747. S_008020_SOFT_RESET_TA(1) |
  748. S_008020_SOFT_RESET_VC(1) |
  749. S_008020_SOFT_RESET_VGT(1);
  750. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  751. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  752. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  753. udelay(50);
  754. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  755. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  756. }
  757. /* Reset CP (we always reset CP) */
  758. tmp = S_008020_SOFT_RESET_CP(1);
  759. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  760. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  761. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  762. udelay(50);
  763. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  764. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  765. /* Reset others GPU block if necessary */
  766. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  767. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  768. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  769. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  770. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  771. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  772. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  773. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  774. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  775. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  776. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  777. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  778. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  779. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  780. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  781. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  782. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  783. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  784. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  785. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  786. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  787. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  788. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  789. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  790. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  791. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  792. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  793. udelay(50);
  794. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  795. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  796. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  797. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  798. udelay(50);
  799. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  800. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  801. /* Wait a little for things to settle down */
  802. udelay(50);
  803. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  804. RREG32(R_008010_GRBM_STATUS));
  805. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  806. RREG32(R_008014_GRBM_STATUS2));
  807. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  808. RREG32(R_000E50_SRBM_STATUS));
  809. /* After reset we need to reinit the asic as GPU often endup in an
  810. * incoherent state.
  811. */
  812. atom_asic_init(rdev->mode_info.atom_context);
  813. rv515_mc_resume(rdev, &save);
  814. return 0;
  815. }
  816. int r600_gpu_reset(struct radeon_device *rdev)
  817. {
  818. return r600_gpu_soft_reset(rdev);
  819. }
  820. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  821. u32 num_backends,
  822. u32 backend_disable_mask)
  823. {
  824. u32 backend_map = 0;
  825. u32 enabled_backends_mask;
  826. u32 enabled_backends_count;
  827. u32 cur_pipe;
  828. u32 swizzle_pipe[R6XX_MAX_PIPES];
  829. u32 cur_backend;
  830. u32 i;
  831. if (num_tile_pipes > R6XX_MAX_PIPES)
  832. num_tile_pipes = R6XX_MAX_PIPES;
  833. if (num_tile_pipes < 1)
  834. num_tile_pipes = 1;
  835. if (num_backends > R6XX_MAX_BACKENDS)
  836. num_backends = R6XX_MAX_BACKENDS;
  837. if (num_backends < 1)
  838. num_backends = 1;
  839. enabled_backends_mask = 0;
  840. enabled_backends_count = 0;
  841. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  842. if (((backend_disable_mask >> i) & 1) == 0) {
  843. enabled_backends_mask |= (1 << i);
  844. ++enabled_backends_count;
  845. }
  846. if (enabled_backends_count == num_backends)
  847. break;
  848. }
  849. if (enabled_backends_count == 0) {
  850. enabled_backends_mask = 1;
  851. enabled_backends_count = 1;
  852. }
  853. if (enabled_backends_count != num_backends)
  854. num_backends = enabled_backends_count;
  855. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  856. switch (num_tile_pipes) {
  857. case 1:
  858. swizzle_pipe[0] = 0;
  859. break;
  860. case 2:
  861. swizzle_pipe[0] = 0;
  862. swizzle_pipe[1] = 1;
  863. break;
  864. case 3:
  865. swizzle_pipe[0] = 0;
  866. swizzle_pipe[1] = 1;
  867. swizzle_pipe[2] = 2;
  868. break;
  869. case 4:
  870. swizzle_pipe[0] = 0;
  871. swizzle_pipe[1] = 1;
  872. swizzle_pipe[2] = 2;
  873. swizzle_pipe[3] = 3;
  874. break;
  875. case 5:
  876. swizzle_pipe[0] = 0;
  877. swizzle_pipe[1] = 1;
  878. swizzle_pipe[2] = 2;
  879. swizzle_pipe[3] = 3;
  880. swizzle_pipe[4] = 4;
  881. break;
  882. case 6:
  883. swizzle_pipe[0] = 0;
  884. swizzle_pipe[1] = 2;
  885. swizzle_pipe[2] = 4;
  886. swizzle_pipe[3] = 5;
  887. swizzle_pipe[4] = 1;
  888. swizzle_pipe[5] = 3;
  889. break;
  890. case 7:
  891. swizzle_pipe[0] = 0;
  892. swizzle_pipe[1] = 2;
  893. swizzle_pipe[2] = 4;
  894. swizzle_pipe[3] = 6;
  895. swizzle_pipe[4] = 1;
  896. swizzle_pipe[5] = 3;
  897. swizzle_pipe[6] = 5;
  898. break;
  899. case 8:
  900. swizzle_pipe[0] = 0;
  901. swizzle_pipe[1] = 2;
  902. swizzle_pipe[2] = 4;
  903. swizzle_pipe[3] = 6;
  904. swizzle_pipe[4] = 1;
  905. swizzle_pipe[5] = 3;
  906. swizzle_pipe[6] = 5;
  907. swizzle_pipe[7] = 7;
  908. break;
  909. }
  910. cur_backend = 0;
  911. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  912. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  913. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  914. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  915. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  916. }
  917. return backend_map;
  918. }
  919. int r600_count_pipe_bits(uint32_t val)
  920. {
  921. int i, ret = 0;
  922. for (i = 0; i < 32; i++) {
  923. ret += val & 1;
  924. val >>= 1;
  925. }
  926. return ret;
  927. }
  928. void r600_gpu_init(struct radeon_device *rdev)
  929. {
  930. u32 tiling_config;
  931. u32 ramcfg;
  932. u32 backend_map;
  933. u32 cc_rb_backend_disable;
  934. u32 cc_gc_shader_pipe_config;
  935. u32 tmp;
  936. int i, j;
  937. u32 sq_config;
  938. u32 sq_gpr_resource_mgmt_1 = 0;
  939. u32 sq_gpr_resource_mgmt_2 = 0;
  940. u32 sq_thread_resource_mgmt = 0;
  941. u32 sq_stack_resource_mgmt_1 = 0;
  942. u32 sq_stack_resource_mgmt_2 = 0;
  943. /* FIXME: implement */
  944. switch (rdev->family) {
  945. case CHIP_R600:
  946. rdev->config.r600.max_pipes = 4;
  947. rdev->config.r600.max_tile_pipes = 8;
  948. rdev->config.r600.max_simds = 4;
  949. rdev->config.r600.max_backends = 4;
  950. rdev->config.r600.max_gprs = 256;
  951. rdev->config.r600.max_threads = 192;
  952. rdev->config.r600.max_stack_entries = 256;
  953. rdev->config.r600.max_hw_contexts = 8;
  954. rdev->config.r600.max_gs_threads = 16;
  955. rdev->config.r600.sx_max_export_size = 128;
  956. rdev->config.r600.sx_max_export_pos_size = 16;
  957. rdev->config.r600.sx_max_export_smx_size = 128;
  958. rdev->config.r600.sq_num_cf_insts = 2;
  959. break;
  960. case CHIP_RV630:
  961. case CHIP_RV635:
  962. rdev->config.r600.max_pipes = 2;
  963. rdev->config.r600.max_tile_pipes = 2;
  964. rdev->config.r600.max_simds = 3;
  965. rdev->config.r600.max_backends = 1;
  966. rdev->config.r600.max_gprs = 128;
  967. rdev->config.r600.max_threads = 192;
  968. rdev->config.r600.max_stack_entries = 128;
  969. rdev->config.r600.max_hw_contexts = 8;
  970. rdev->config.r600.max_gs_threads = 4;
  971. rdev->config.r600.sx_max_export_size = 128;
  972. rdev->config.r600.sx_max_export_pos_size = 16;
  973. rdev->config.r600.sx_max_export_smx_size = 128;
  974. rdev->config.r600.sq_num_cf_insts = 2;
  975. break;
  976. case CHIP_RV610:
  977. case CHIP_RV620:
  978. case CHIP_RS780:
  979. case CHIP_RS880:
  980. rdev->config.r600.max_pipes = 1;
  981. rdev->config.r600.max_tile_pipes = 1;
  982. rdev->config.r600.max_simds = 2;
  983. rdev->config.r600.max_backends = 1;
  984. rdev->config.r600.max_gprs = 128;
  985. rdev->config.r600.max_threads = 192;
  986. rdev->config.r600.max_stack_entries = 128;
  987. rdev->config.r600.max_hw_contexts = 4;
  988. rdev->config.r600.max_gs_threads = 4;
  989. rdev->config.r600.sx_max_export_size = 128;
  990. rdev->config.r600.sx_max_export_pos_size = 16;
  991. rdev->config.r600.sx_max_export_smx_size = 128;
  992. rdev->config.r600.sq_num_cf_insts = 1;
  993. break;
  994. case CHIP_RV670:
  995. rdev->config.r600.max_pipes = 4;
  996. rdev->config.r600.max_tile_pipes = 4;
  997. rdev->config.r600.max_simds = 4;
  998. rdev->config.r600.max_backends = 4;
  999. rdev->config.r600.max_gprs = 192;
  1000. rdev->config.r600.max_threads = 192;
  1001. rdev->config.r600.max_stack_entries = 256;
  1002. rdev->config.r600.max_hw_contexts = 8;
  1003. rdev->config.r600.max_gs_threads = 16;
  1004. rdev->config.r600.sx_max_export_size = 128;
  1005. rdev->config.r600.sx_max_export_pos_size = 16;
  1006. rdev->config.r600.sx_max_export_smx_size = 128;
  1007. rdev->config.r600.sq_num_cf_insts = 2;
  1008. break;
  1009. default:
  1010. break;
  1011. }
  1012. /* Initialize HDP */
  1013. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1014. WREG32((0x2c14 + j), 0x00000000);
  1015. WREG32((0x2c18 + j), 0x00000000);
  1016. WREG32((0x2c1c + j), 0x00000000);
  1017. WREG32((0x2c20 + j), 0x00000000);
  1018. WREG32((0x2c24 + j), 0x00000000);
  1019. }
  1020. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1021. /* Setup tiling */
  1022. tiling_config = 0;
  1023. ramcfg = RREG32(RAMCFG);
  1024. switch (rdev->config.r600.max_tile_pipes) {
  1025. case 1:
  1026. tiling_config |= PIPE_TILING(0);
  1027. break;
  1028. case 2:
  1029. tiling_config |= PIPE_TILING(1);
  1030. break;
  1031. case 4:
  1032. tiling_config |= PIPE_TILING(2);
  1033. break;
  1034. case 8:
  1035. tiling_config |= PIPE_TILING(3);
  1036. break;
  1037. default:
  1038. break;
  1039. }
  1040. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1041. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1042. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1043. tiling_config |= GROUP_SIZE(0);
  1044. rdev->config.r600.tiling_group_size = 256;
  1045. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1046. if (tmp > 3) {
  1047. tiling_config |= ROW_TILING(3);
  1048. tiling_config |= SAMPLE_SPLIT(3);
  1049. } else {
  1050. tiling_config |= ROW_TILING(tmp);
  1051. tiling_config |= SAMPLE_SPLIT(tmp);
  1052. }
  1053. tiling_config |= BANK_SWAPS(1);
  1054. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1055. cc_rb_backend_disable |=
  1056. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1057. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1058. cc_gc_shader_pipe_config |=
  1059. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1060. cc_gc_shader_pipe_config |=
  1061. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1062. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1063. (R6XX_MAX_BACKENDS -
  1064. r600_count_pipe_bits((cc_rb_backend_disable &
  1065. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1066. (cc_rb_backend_disable >> 16));
  1067. tiling_config |= BACKEND_MAP(backend_map);
  1068. WREG32(GB_TILING_CONFIG, tiling_config);
  1069. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1070. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1071. /* Setup pipes */
  1072. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1073. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1074. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1075. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1076. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1077. /* Setup some CP states */
  1078. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1079. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1080. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1081. SYNC_WALKER | SYNC_ALIGNER));
  1082. /* Setup various GPU states */
  1083. if (rdev->family == CHIP_RV670)
  1084. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1085. tmp = RREG32(SX_DEBUG_1);
  1086. tmp |= SMX_EVENT_RELEASE;
  1087. if ((rdev->family > CHIP_R600))
  1088. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1089. WREG32(SX_DEBUG_1, tmp);
  1090. if (((rdev->family) == CHIP_R600) ||
  1091. ((rdev->family) == CHIP_RV630) ||
  1092. ((rdev->family) == CHIP_RV610) ||
  1093. ((rdev->family) == CHIP_RV620) ||
  1094. ((rdev->family) == CHIP_RS780) ||
  1095. ((rdev->family) == CHIP_RS880)) {
  1096. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1097. } else {
  1098. WREG32(DB_DEBUG, 0);
  1099. }
  1100. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1101. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1102. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1103. WREG32(VGT_NUM_INSTANCES, 0);
  1104. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1105. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1106. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1107. if (((rdev->family) == CHIP_RV610) ||
  1108. ((rdev->family) == CHIP_RV620) ||
  1109. ((rdev->family) == CHIP_RS780) ||
  1110. ((rdev->family) == CHIP_RS880)) {
  1111. tmp = (CACHE_FIFO_SIZE(0xa) |
  1112. FETCH_FIFO_HIWATER(0xa) |
  1113. DONE_FIFO_HIWATER(0xe0) |
  1114. ALU_UPDATE_FIFO_HIWATER(0x8));
  1115. } else if (((rdev->family) == CHIP_R600) ||
  1116. ((rdev->family) == CHIP_RV630)) {
  1117. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1118. tmp |= DONE_FIFO_HIWATER(0x4);
  1119. }
  1120. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1121. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1122. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1123. */
  1124. sq_config = RREG32(SQ_CONFIG);
  1125. sq_config &= ~(PS_PRIO(3) |
  1126. VS_PRIO(3) |
  1127. GS_PRIO(3) |
  1128. ES_PRIO(3));
  1129. sq_config |= (DX9_CONSTS |
  1130. VC_ENABLE |
  1131. PS_PRIO(0) |
  1132. VS_PRIO(1) |
  1133. GS_PRIO(2) |
  1134. ES_PRIO(3));
  1135. if ((rdev->family) == CHIP_R600) {
  1136. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1137. NUM_VS_GPRS(124) |
  1138. NUM_CLAUSE_TEMP_GPRS(4));
  1139. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1140. NUM_ES_GPRS(0));
  1141. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1142. NUM_VS_THREADS(48) |
  1143. NUM_GS_THREADS(4) |
  1144. NUM_ES_THREADS(4));
  1145. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1146. NUM_VS_STACK_ENTRIES(128));
  1147. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1148. NUM_ES_STACK_ENTRIES(0));
  1149. } else if (((rdev->family) == CHIP_RV610) ||
  1150. ((rdev->family) == CHIP_RV620) ||
  1151. ((rdev->family) == CHIP_RS780) ||
  1152. ((rdev->family) == CHIP_RS880)) {
  1153. /* no vertex cache */
  1154. sq_config &= ~VC_ENABLE;
  1155. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1156. NUM_VS_GPRS(44) |
  1157. NUM_CLAUSE_TEMP_GPRS(2));
  1158. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1159. NUM_ES_GPRS(17));
  1160. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1161. NUM_VS_THREADS(78) |
  1162. NUM_GS_THREADS(4) |
  1163. NUM_ES_THREADS(31));
  1164. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1165. NUM_VS_STACK_ENTRIES(40));
  1166. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1167. NUM_ES_STACK_ENTRIES(16));
  1168. } else if (((rdev->family) == CHIP_RV630) ||
  1169. ((rdev->family) == CHIP_RV635)) {
  1170. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1171. NUM_VS_GPRS(44) |
  1172. NUM_CLAUSE_TEMP_GPRS(2));
  1173. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1174. NUM_ES_GPRS(18));
  1175. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1176. NUM_VS_THREADS(78) |
  1177. NUM_GS_THREADS(4) |
  1178. NUM_ES_THREADS(31));
  1179. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1180. NUM_VS_STACK_ENTRIES(40));
  1181. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1182. NUM_ES_STACK_ENTRIES(16));
  1183. } else if ((rdev->family) == CHIP_RV670) {
  1184. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1185. NUM_VS_GPRS(44) |
  1186. NUM_CLAUSE_TEMP_GPRS(2));
  1187. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1188. NUM_ES_GPRS(17));
  1189. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1190. NUM_VS_THREADS(78) |
  1191. NUM_GS_THREADS(4) |
  1192. NUM_ES_THREADS(31));
  1193. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1194. NUM_VS_STACK_ENTRIES(64));
  1195. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1196. NUM_ES_STACK_ENTRIES(64));
  1197. }
  1198. WREG32(SQ_CONFIG, sq_config);
  1199. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1200. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1201. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1202. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1203. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1204. if (((rdev->family) == CHIP_RV610) ||
  1205. ((rdev->family) == CHIP_RV620) ||
  1206. ((rdev->family) == CHIP_RS780) ||
  1207. ((rdev->family) == CHIP_RS880)) {
  1208. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1209. } else {
  1210. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1211. }
  1212. /* More default values. 2D/3D driver should adjust as needed */
  1213. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1214. S1_X(0x4) | S1_Y(0xc)));
  1215. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1216. S1_X(0x2) | S1_Y(0x2) |
  1217. S2_X(0xa) | S2_Y(0x6) |
  1218. S3_X(0x6) | S3_Y(0xa)));
  1219. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1220. S1_X(0x4) | S1_Y(0xc) |
  1221. S2_X(0x1) | S2_Y(0x6) |
  1222. S3_X(0xa) | S3_Y(0xe)));
  1223. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1224. S5_X(0x0) | S5_Y(0x0) |
  1225. S6_X(0xb) | S6_Y(0x4) |
  1226. S7_X(0x7) | S7_Y(0x8)));
  1227. WREG32(VGT_STRMOUT_EN, 0);
  1228. tmp = rdev->config.r600.max_pipes * 16;
  1229. switch (rdev->family) {
  1230. case CHIP_RV610:
  1231. case CHIP_RV620:
  1232. case CHIP_RS780:
  1233. case CHIP_RS880:
  1234. tmp += 32;
  1235. break;
  1236. case CHIP_RV670:
  1237. tmp += 128;
  1238. break;
  1239. default:
  1240. break;
  1241. }
  1242. if (tmp > 256) {
  1243. tmp = 256;
  1244. }
  1245. WREG32(VGT_ES_PER_GS, 128);
  1246. WREG32(VGT_GS_PER_ES, tmp);
  1247. WREG32(VGT_GS_PER_VS, 2);
  1248. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1249. /* more default values. 2D/3D driver should adjust as needed */
  1250. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1251. WREG32(VGT_STRMOUT_EN, 0);
  1252. WREG32(SX_MISC, 0);
  1253. WREG32(PA_SC_MODE_CNTL, 0);
  1254. WREG32(PA_SC_AA_CONFIG, 0);
  1255. WREG32(PA_SC_LINE_STIPPLE, 0);
  1256. WREG32(SPI_INPUT_Z, 0);
  1257. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1258. WREG32(CB_COLOR7_FRAG, 0);
  1259. /* Clear render buffer base addresses */
  1260. WREG32(CB_COLOR0_BASE, 0);
  1261. WREG32(CB_COLOR1_BASE, 0);
  1262. WREG32(CB_COLOR2_BASE, 0);
  1263. WREG32(CB_COLOR3_BASE, 0);
  1264. WREG32(CB_COLOR4_BASE, 0);
  1265. WREG32(CB_COLOR5_BASE, 0);
  1266. WREG32(CB_COLOR6_BASE, 0);
  1267. WREG32(CB_COLOR7_BASE, 0);
  1268. WREG32(CB_COLOR7_FRAG, 0);
  1269. switch (rdev->family) {
  1270. case CHIP_RV610:
  1271. case CHIP_RV620:
  1272. case CHIP_RS780:
  1273. case CHIP_RS880:
  1274. tmp = TC_L2_SIZE(8);
  1275. break;
  1276. case CHIP_RV630:
  1277. case CHIP_RV635:
  1278. tmp = TC_L2_SIZE(4);
  1279. break;
  1280. case CHIP_R600:
  1281. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1282. break;
  1283. default:
  1284. tmp = TC_L2_SIZE(0);
  1285. break;
  1286. }
  1287. WREG32(TC_CNTL, tmp);
  1288. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1289. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1290. tmp = RREG32(ARB_POP);
  1291. tmp |= ENABLE_TC128;
  1292. WREG32(ARB_POP, tmp);
  1293. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1294. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1295. NUM_CLIP_SEQ(3)));
  1296. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1297. }
  1298. /*
  1299. * Indirect registers accessor
  1300. */
  1301. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1302. {
  1303. u32 r;
  1304. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1305. (void)RREG32(PCIE_PORT_INDEX);
  1306. r = RREG32(PCIE_PORT_DATA);
  1307. return r;
  1308. }
  1309. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1310. {
  1311. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1312. (void)RREG32(PCIE_PORT_INDEX);
  1313. WREG32(PCIE_PORT_DATA, (v));
  1314. (void)RREG32(PCIE_PORT_DATA);
  1315. }
  1316. /*
  1317. * CP & Ring
  1318. */
  1319. void r600_cp_stop(struct radeon_device *rdev)
  1320. {
  1321. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1322. }
  1323. int r600_init_microcode(struct radeon_device *rdev)
  1324. {
  1325. struct platform_device *pdev;
  1326. const char *chip_name;
  1327. const char *rlc_chip_name;
  1328. size_t pfp_req_size, me_req_size, rlc_req_size;
  1329. char fw_name[30];
  1330. int err;
  1331. DRM_DEBUG("\n");
  1332. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1333. err = IS_ERR(pdev);
  1334. if (err) {
  1335. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1336. return -EINVAL;
  1337. }
  1338. switch (rdev->family) {
  1339. case CHIP_R600:
  1340. chip_name = "R600";
  1341. rlc_chip_name = "R600";
  1342. break;
  1343. case CHIP_RV610:
  1344. chip_name = "RV610";
  1345. rlc_chip_name = "R600";
  1346. break;
  1347. case CHIP_RV630:
  1348. chip_name = "RV630";
  1349. rlc_chip_name = "R600";
  1350. break;
  1351. case CHIP_RV620:
  1352. chip_name = "RV620";
  1353. rlc_chip_name = "R600";
  1354. break;
  1355. case CHIP_RV635:
  1356. chip_name = "RV635";
  1357. rlc_chip_name = "R600";
  1358. break;
  1359. case CHIP_RV670:
  1360. chip_name = "RV670";
  1361. rlc_chip_name = "R600";
  1362. break;
  1363. case CHIP_RS780:
  1364. case CHIP_RS880:
  1365. chip_name = "RS780";
  1366. rlc_chip_name = "R600";
  1367. break;
  1368. case CHIP_RV770:
  1369. chip_name = "RV770";
  1370. rlc_chip_name = "R700";
  1371. break;
  1372. case CHIP_RV730:
  1373. case CHIP_RV740:
  1374. chip_name = "RV730";
  1375. rlc_chip_name = "R700";
  1376. break;
  1377. case CHIP_RV710:
  1378. chip_name = "RV710";
  1379. rlc_chip_name = "R700";
  1380. break;
  1381. default: BUG();
  1382. }
  1383. if (rdev->family >= CHIP_RV770) {
  1384. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1385. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1386. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1387. } else {
  1388. pfp_req_size = PFP_UCODE_SIZE * 4;
  1389. me_req_size = PM4_UCODE_SIZE * 12;
  1390. rlc_req_size = RLC_UCODE_SIZE * 4;
  1391. }
  1392. DRM_INFO("Loading %s Microcode\n", chip_name);
  1393. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1394. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1395. if (err)
  1396. goto out;
  1397. if (rdev->pfp_fw->size != pfp_req_size) {
  1398. printk(KERN_ERR
  1399. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1400. rdev->pfp_fw->size, fw_name);
  1401. err = -EINVAL;
  1402. goto out;
  1403. }
  1404. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1405. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1406. if (err)
  1407. goto out;
  1408. if (rdev->me_fw->size != me_req_size) {
  1409. printk(KERN_ERR
  1410. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1411. rdev->me_fw->size, fw_name);
  1412. err = -EINVAL;
  1413. }
  1414. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1415. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1416. if (err)
  1417. goto out;
  1418. if (rdev->rlc_fw->size != rlc_req_size) {
  1419. printk(KERN_ERR
  1420. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1421. rdev->rlc_fw->size, fw_name);
  1422. err = -EINVAL;
  1423. }
  1424. out:
  1425. platform_device_unregister(pdev);
  1426. if (err) {
  1427. if (err != -EINVAL)
  1428. printk(KERN_ERR
  1429. "r600_cp: Failed to load firmware \"%s\"\n",
  1430. fw_name);
  1431. release_firmware(rdev->pfp_fw);
  1432. rdev->pfp_fw = NULL;
  1433. release_firmware(rdev->me_fw);
  1434. rdev->me_fw = NULL;
  1435. release_firmware(rdev->rlc_fw);
  1436. rdev->rlc_fw = NULL;
  1437. }
  1438. return err;
  1439. }
  1440. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1441. {
  1442. const __be32 *fw_data;
  1443. int i;
  1444. if (!rdev->me_fw || !rdev->pfp_fw)
  1445. return -EINVAL;
  1446. r600_cp_stop(rdev);
  1447. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1448. /* Reset cp */
  1449. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1450. RREG32(GRBM_SOFT_RESET);
  1451. mdelay(15);
  1452. WREG32(GRBM_SOFT_RESET, 0);
  1453. WREG32(CP_ME_RAM_WADDR, 0);
  1454. fw_data = (const __be32 *)rdev->me_fw->data;
  1455. WREG32(CP_ME_RAM_WADDR, 0);
  1456. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1457. WREG32(CP_ME_RAM_DATA,
  1458. be32_to_cpup(fw_data++));
  1459. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1460. WREG32(CP_PFP_UCODE_ADDR, 0);
  1461. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1462. WREG32(CP_PFP_UCODE_DATA,
  1463. be32_to_cpup(fw_data++));
  1464. WREG32(CP_PFP_UCODE_ADDR, 0);
  1465. WREG32(CP_ME_RAM_WADDR, 0);
  1466. WREG32(CP_ME_RAM_RADDR, 0);
  1467. return 0;
  1468. }
  1469. int r600_cp_start(struct radeon_device *rdev)
  1470. {
  1471. int r;
  1472. uint32_t cp_me;
  1473. r = radeon_ring_lock(rdev, 7);
  1474. if (r) {
  1475. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1476. return r;
  1477. }
  1478. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1479. radeon_ring_write(rdev, 0x1);
  1480. if (rdev->family < CHIP_RV770) {
  1481. radeon_ring_write(rdev, 0x3);
  1482. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1483. } else {
  1484. radeon_ring_write(rdev, 0x0);
  1485. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1486. }
  1487. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1488. radeon_ring_write(rdev, 0);
  1489. radeon_ring_write(rdev, 0);
  1490. radeon_ring_unlock_commit(rdev);
  1491. cp_me = 0xff;
  1492. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1493. return 0;
  1494. }
  1495. int r600_cp_resume(struct radeon_device *rdev)
  1496. {
  1497. u32 tmp;
  1498. u32 rb_bufsz;
  1499. int r;
  1500. /* Reset cp */
  1501. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1502. RREG32(GRBM_SOFT_RESET);
  1503. mdelay(15);
  1504. WREG32(GRBM_SOFT_RESET, 0);
  1505. /* Set ring buffer size */
  1506. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1507. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1508. #ifdef __BIG_ENDIAN
  1509. tmp |= BUF_SWAP_32BIT;
  1510. #endif
  1511. WREG32(CP_RB_CNTL, tmp);
  1512. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1513. /* Set the write pointer delay */
  1514. WREG32(CP_RB_WPTR_DELAY, 0);
  1515. /* Initialize the ring buffer's read and write pointers */
  1516. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1517. WREG32(CP_RB_RPTR_WR, 0);
  1518. WREG32(CP_RB_WPTR, 0);
  1519. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1520. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1521. mdelay(1);
  1522. WREG32(CP_RB_CNTL, tmp);
  1523. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1524. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1525. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1526. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1527. r600_cp_start(rdev);
  1528. rdev->cp.ready = true;
  1529. r = radeon_ring_test(rdev);
  1530. if (r) {
  1531. rdev->cp.ready = false;
  1532. return r;
  1533. }
  1534. return 0;
  1535. }
  1536. void r600_cp_commit(struct radeon_device *rdev)
  1537. {
  1538. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1539. (void)RREG32(CP_RB_WPTR);
  1540. }
  1541. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1542. {
  1543. u32 rb_bufsz;
  1544. /* Align ring size */
  1545. rb_bufsz = drm_order(ring_size / 8);
  1546. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1547. rdev->cp.ring_size = ring_size;
  1548. rdev->cp.align_mask = 16 - 1;
  1549. }
  1550. void r600_cp_fini(struct radeon_device *rdev)
  1551. {
  1552. r600_cp_stop(rdev);
  1553. radeon_ring_fini(rdev);
  1554. }
  1555. /*
  1556. * GPU scratch registers helpers function.
  1557. */
  1558. void r600_scratch_init(struct radeon_device *rdev)
  1559. {
  1560. int i;
  1561. rdev->scratch.num_reg = 7;
  1562. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1563. rdev->scratch.free[i] = true;
  1564. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1565. }
  1566. }
  1567. int r600_ring_test(struct radeon_device *rdev)
  1568. {
  1569. uint32_t scratch;
  1570. uint32_t tmp = 0;
  1571. unsigned i;
  1572. int r;
  1573. r = radeon_scratch_get(rdev, &scratch);
  1574. if (r) {
  1575. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1576. return r;
  1577. }
  1578. WREG32(scratch, 0xCAFEDEAD);
  1579. r = radeon_ring_lock(rdev, 3);
  1580. if (r) {
  1581. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1582. radeon_scratch_free(rdev, scratch);
  1583. return r;
  1584. }
  1585. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1586. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1587. radeon_ring_write(rdev, 0xDEADBEEF);
  1588. radeon_ring_unlock_commit(rdev);
  1589. for (i = 0; i < rdev->usec_timeout; i++) {
  1590. tmp = RREG32(scratch);
  1591. if (tmp == 0xDEADBEEF)
  1592. break;
  1593. DRM_UDELAY(1);
  1594. }
  1595. if (i < rdev->usec_timeout) {
  1596. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1597. } else {
  1598. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1599. scratch, tmp);
  1600. r = -EINVAL;
  1601. }
  1602. radeon_scratch_free(rdev, scratch);
  1603. return r;
  1604. }
  1605. void r600_wb_disable(struct radeon_device *rdev)
  1606. {
  1607. int r;
  1608. WREG32(SCRATCH_UMSK, 0);
  1609. if (rdev->wb.wb_obj) {
  1610. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1611. if (unlikely(r != 0))
  1612. return;
  1613. radeon_bo_kunmap(rdev->wb.wb_obj);
  1614. radeon_bo_unpin(rdev->wb.wb_obj);
  1615. radeon_bo_unreserve(rdev->wb.wb_obj);
  1616. }
  1617. }
  1618. void r600_wb_fini(struct radeon_device *rdev)
  1619. {
  1620. r600_wb_disable(rdev);
  1621. if (rdev->wb.wb_obj) {
  1622. radeon_bo_unref(&rdev->wb.wb_obj);
  1623. rdev->wb.wb = NULL;
  1624. rdev->wb.wb_obj = NULL;
  1625. }
  1626. }
  1627. int r600_wb_enable(struct radeon_device *rdev)
  1628. {
  1629. int r;
  1630. if (rdev->wb.wb_obj == NULL) {
  1631. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1632. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1633. if (r) {
  1634. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1635. return r;
  1636. }
  1637. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1638. if (unlikely(r != 0)) {
  1639. r600_wb_fini(rdev);
  1640. return r;
  1641. }
  1642. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1643. &rdev->wb.gpu_addr);
  1644. if (r) {
  1645. radeon_bo_unreserve(rdev->wb.wb_obj);
  1646. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1647. r600_wb_fini(rdev);
  1648. return r;
  1649. }
  1650. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1651. radeon_bo_unreserve(rdev->wb.wb_obj);
  1652. if (r) {
  1653. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1654. r600_wb_fini(rdev);
  1655. return r;
  1656. }
  1657. }
  1658. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1659. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1660. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1661. WREG32(SCRATCH_UMSK, 0xff);
  1662. return 0;
  1663. }
  1664. void r600_fence_ring_emit(struct radeon_device *rdev,
  1665. struct radeon_fence *fence)
  1666. {
  1667. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1668. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1669. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1670. /* wait for 3D idle clean */
  1671. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1672. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1673. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1674. /* Emit fence sequence & fire IRQ */
  1675. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1676. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1677. radeon_ring_write(rdev, fence->seq);
  1678. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1679. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1680. radeon_ring_write(rdev, RB_INT_STAT);
  1681. }
  1682. int r600_copy_blit(struct radeon_device *rdev,
  1683. uint64_t src_offset, uint64_t dst_offset,
  1684. unsigned num_pages, struct radeon_fence *fence)
  1685. {
  1686. int r;
  1687. mutex_lock(&rdev->r600_blit.mutex);
  1688. rdev->r600_blit.vb_ib = NULL;
  1689. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1690. if (r) {
  1691. if (rdev->r600_blit.vb_ib)
  1692. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1693. mutex_unlock(&rdev->r600_blit.mutex);
  1694. return r;
  1695. }
  1696. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1697. r600_blit_done_copy(rdev, fence);
  1698. mutex_unlock(&rdev->r600_blit.mutex);
  1699. return 0;
  1700. }
  1701. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1702. uint32_t tiling_flags, uint32_t pitch,
  1703. uint32_t offset, uint32_t obj_size)
  1704. {
  1705. /* FIXME: implement */
  1706. return 0;
  1707. }
  1708. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1709. {
  1710. /* FIXME: implement */
  1711. }
  1712. bool r600_card_posted(struct radeon_device *rdev)
  1713. {
  1714. uint32_t reg;
  1715. /* first check CRTCs */
  1716. reg = RREG32(D1CRTC_CONTROL) |
  1717. RREG32(D2CRTC_CONTROL);
  1718. if (reg & CRTC_EN)
  1719. return true;
  1720. /* then check MEM_SIZE, in case the crtcs are off */
  1721. if (RREG32(CONFIG_MEMSIZE))
  1722. return true;
  1723. return false;
  1724. }
  1725. int r600_startup(struct radeon_device *rdev)
  1726. {
  1727. int r;
  1728. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1729. r = r600_init_microcode(rdev);
  1730. if (r) {
  1731. DRM_ERROR("Failed to load firmware!\n");
  1732. return r;
  1733. }
  1734. }
  1735. r600_mc_program(rdev);
  1736. if (rdev->flags & RADEON_IS_AGP) {
  1737. r600_agp_enable(rdev);
  1738. } else {
  1739. r = r600_pcie_gart_enable(rdev);
  1740. if (r)
  1741. return r;
  1742. }
  1743. r600_gpu_init(rdev);
  1744. r = r600_blit_init(rdev);
  1745. if (r) {
  1746. r600_blit_fini(rdev);
  1747. rdev->asic->copy = NULL;
  1748. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1749. }
  1750. /* pin copy shader into vram */
  1751. if (rdev->r600_blit.shader_obj) {
  1752. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1753. if (unlikely(r != 0))
  1754. return r;
  1755. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1756. &rdev->r600_blit.shader_gpu_addr);
  1757. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1758. if (r) {
  1759. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1760. return r;
  1761. }
  1762. }
  1763. /* Enable IRQ */
  1764. r = r600_irq_init(rdev);
  1765. if (r) {
  1766. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1767. radeon_irq_kms_fini(rdev);
  1768. return r;
  1769. }
  1770. r600_irq_set(rdev);
  1771. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1772. if (r)
  1773. return r;
  1774. r = r600_cp_load_microcode(rdev);
  1775. if (r)
  1776. return r;
  1777. r = r600_cp_resume(rdev);
  1778. if (r)
  1779. return r;
  1780. /* write back buffer are not vital so don't worry about failure */
  1781. r600_wb_enable(rdev);
  1782. return 0;
  1783. }
  1784. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1785. {
  1786. uint32_t temp;
  1787. temp = RREG32(CONFIG_CNTL);
  1788. if (state == false) {
  1789. temp &= ~(1<<0);
  1790. temp |= (1<<1);
  1791. } else {
  1792. temp &= ~(1<<1);
  1793. }
  1794. WREG32(CONFIG_CNTL, temp);
  1795. }
  1796. int r600_resume(struct radeon_device *rdev)
  1797. {
  1798. int r;
  1799. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1800. * posting will perform necessary task to bring back GPU into good
  1801. * shape.
  1802. */
  1803. /* post card */
  1804. atom_asic_init(rdev->mode_info.atom_context);
  1805. /* Initialize clocks */
  1806. r = radeon_clocks_init(rdev);
  1807. if (r) {
  1808. return r;
  1809. }
  1810. r = r600_startup(rdev);
  1811. if (r) {
  1812. DRM_ERROR("r600 startup failed on resume\n");
  1813. return r;
  1814. }
  1815. r = r600_ib_test(rdev);
  1816. if (r) {
  1817. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1818. return r;
  1819. }
  1820. r = r600_audio_init(rdev);
  1821. if (r) {
  1822. DRM_ERROR("radeon: audio resume failed\n");
  1823. return r;
  1824. }
  1825. return r;
  1826. }
  1827. int r600_suspend(struct radeon_device *rdev)
  1828. {
  1829. int r;
  1830. r600_audio_fini(rdev);
  1831. /* FIXME: we should wait for ring to be empty */
  1832. r600_cp_stop(rdev);
  1833. rdev->cp.ready = false;
  1834. r600_irq_suspend(rdev);
  1835. r600_wb_disable(rdev);
  1836. r600_pcie_gart_disable(rdev);
  1837. /* unpin shaders bo */
  1838. if (rdev->r600_blit.shader_obj) {
  1839. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1840. if (!r) {
  1841. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1842. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1843. }
  1844. }
  1845. return 0;
  1846. }
  1847. /* Plan is to move initialization in that function and use
  1848. * helper function so that radeon_device_init pretty much
  1849. * do nothing more than calling asic specific function. This
  1850. * should also allow to remove a bunch of callback function
  1851. * like vram_info.
  1852. */
  1853. int r600_init(struct radeon_device *rdev)
  1854. {
  1855. int r;
  1856. r = radeon_dummy_page_init(rdev);
  1857. if (r)
  1858. return r;
  1859. if (r600_debugfs_mc_info_init(rdev)) {
  1860. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1861. }
  1862. /* This don't do much */
  1863. r = radeon_gem_init(rdev);
  1864. if (r)
  1865. return r;
  1866. /* Read BIOS */
  1867. if (!radeon_get_bios(rdev)) {
  1868. if (ASIC_IS_AVIVO(rdev))
  1869. return -EINVAL;
  1870. }
  1871. /* Must be an ATOMBIOS */
  1872. if (!rdev->is_atom_bios) {
  1873. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1874. return -EINVAL;
  1875. }
  1876. r = radeon_atombios_init(rdev);
  1877. if (r)
  1878. return r;
  1879. /* Post card if necessary */
  1880. if (!r600_card_posted(rdev)) {
  1881. if (!rdev->bios) {
  1882. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1883. return -EINVAL;
  1884. }
  1885. DRM_INFO("GPU not posted. posting now...\n");
  1886. atom_asic_init(rdev->mode_info.atom_context);
  1887. }
  1888. /* Initialize scratch registers */
  1889. r600_scratch_init(rdev);
  1890. /* Initialize surface registers */
  1891. radeon_surface_init(rdev);
  1892. /* Initialize clocks */
  1893. radeon_get_clock_info(rdev->ddev);
  1894. r = radeon_clocks_init(rdev);
  1895. if (r)
  1896. return r;
  1897. /* Initialize power management */
  1898. radeon_pm_init(rdev);
  1899. /* Fence driver */
  1900. r = radeon_fence_driver_init(rdev);
  1901. if (r)
  1902. return r;
  1903. if (rdev->flags & RADEON_IS_AGP) {
  1904. r = radeon_agp_init(rdev);
  1905. if (r)
  1906. radeon_agp_disable(rdev);
  1907. }
  1908. r = r600_mc_init(rdev);
  1909. if (r)
  1910. return r;
  1911. /* Memory manager */
  1912. r = radeon_bo_init(rdev);
  1913. if (r)
  1914. return r;
  1915. r = radeon_irq_kms_init(rdev);
  1916. if (r)
  1917. return r;
  1918. rdev->cp.ring_obj = NULL;
  1919. r600_ring_init(rdev, 1024 * 1024);
  1920. rdev->ih.ring_obj = NULL;
  1921. r600_ih_ring_init(rdev, 64 * 1024);
  1922. r = r600_pcie_gart_init(rdev);
  1923. if (r)
  1924. return r;
  1925. rdev->accel_working = true;
  1926. r = r600_startup(rdev);
  1927. if (r) {
  1928. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1929. r600_cp_fini(rdev);
  1930. r600_wb_fini(rdev);
  1931. r600_irq_fini(rdev);
  1932. radeon_irq_kms_fini(rdev);
  1933. r600_pcie_gart_fini(rdev);
  1934. rdev->accel_working = false;
  1935. }
  1936. if (rdev->accel_working) {
  1937. r = radeon_ib_pool_init(rdev);
  1938. if (r) {
  1939. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1940. rdev->accel_working = false;
  1941. } else {
  1942. r = r600_ib_test(rdev);
  1943. if (r) {
  1944. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1945. rdev->accel_working = false;
  1946. }
  1947. }
  1948. }
  1949. r = r600_audio_init(rdev);
  1950. if (r)
  1951. return r; /* TODO error handling */
  1952. return 0;
  1953. }
  1954. void r600_fini(struct radeon_device *rdev)
  1955. {
  1956. radeon_pm_fini(rdev);
  1957. r600_audio_fini(rdev);
  1958. r600_blit_fini(rdev);
  1959. r600_cp_fini(rdev);
  1960. r600_wb_fini(rdev);
  1961. r600_irq_fini(rdev);
  1962. radeon_irq_kms_fini(rdev);
  1963. r600_pcie_gart_fini(rdev);
  1964. radeon_agp_fini(rdev);
  1965. radeon_gem_fini(rdev);
  1966. radeon_fence_driver_fini(rdev);
  1967. radeon_clocks_fini(rdev);
  1968. radeon_bo_fini(rdev);
  1969. radeon_atombios_fini(rdev);
  1970. kfree(rdev->bios);
  1971. rdev->bios = NULL;
  1972. radeon_dummy_page_fini(rdev);
  1973. }
  1974. /*
  1975. * CS stuff
  1976. */
  1977. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1978. {
  1979. /* FIXME: implement */
  1980. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1981. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1982. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1983. radeon_ring_write(rdev, ib->length_dw);
  1984. }
  1985. int r600_ib_test(struct radeon_device *rdev)
  1986. {
  1987. struct radeon_ib *ib;
  1988. uint32_t scratch;
  1989. uint32_t tmp = 0;
  1990. unsigned i;
  1991. int r;
  1992. r = radeon_scratch_get(rdev, &scratch);
  1993. if (r) {
  1994. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1995. return r;
  1996. }
  1997. WREG32(scratch, 0xCAFEDEAD);
  1998. r = radeon_ib_get(rdev, &ib);
  1999. if (r) {
  2000. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2001. return r;
  2002. }
  2003. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2004. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2005. ib->ptr[2] = 0xDEADBEEF;
  2006. ib->ptr[3] = PACKET2(0);
  2007. ib->ptr[4] = PACKET2(0);
  2008. ib->ptr[5] = PACKET2(0);
  2009. ib->ptr[6] = PACKET2(0);
  2010. ib->ptr[7] = PACKET2(0);
  2011. ib->ptr[8] = PACKET2(0);
  2012. ib->ptr[9] = PACKET2(0);
  2013. ib->ptr[10] = PACKET2(0);
  2014. ib->ptr[11] = PACKET2(0);
  2015. ib->ptr[12] = PACKET2(0);
  2016. ib->ptr[13] = PACKET2(0);
  2017. ib->ptr[14] = PACKET2(0);
  2018. ib->ptr[15] = PACKET2(0);
  2019. ib->length_dw = 16;
  2020. r = radeon_ib_schedule(rdev, ib);
  2021. if (r) {
  2022. radeon_scratch_free(rdev, scratch);
  2023. radeon_ib_free(rdev, &ib);
  2024. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2025. return r;
  2026. }
  2027. r = radeon_fence_wait(ib->fence, false);
  2028. if (r) {
  2029. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2030. return r;
  2031. }
  2032. for (i = 0; i < rdev->usec_timeout; i++) {
  2033. tmp = RREG32(scratch);
  2034. if (tmp == 0xDEADBEEF)
  2035. break;
  2036. DRM_UDELAY(1);
  2037. }
  2038. if (i < rdev->usec_timeout) {
  2039. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2040. } else {
  2041. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2042. scratch, tmp);
  2043. r = -EINVAL;
  2044. }
  2045. radeon_scratch_free(rdev, scratch);
  2046. radeon_ib_free(rdev, &ib);
  2047. return r;
  2048. }
  2049. /*
  2050. * Interrupts
  2051. *
  2052. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2053. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2054. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2055. * and host consumes. As the host irq handler processes interrupts, it
  2056. * increments the rptr. When the rptr catches up with the wptr, all the
  2057. * current interrupts have been processed.
  2058. */
  2059. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2060. {
  2061. u32 rb_bufsz;
  2062. /* Align ring size */
  2063. rb_bufsz = drm_order(ring_size / 4);
  2064. ring_size = (1 << rb_bufsz) * 4;
  2065. rdev->ih.ring_size = ring_size;
  2066. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2067. rdev->ih.rptr = 0;
  2068. }
  2069. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2070. {
  2071. int r;
  2072. /* Allocate ring buffer */
  2073. if (rdev->ih.ring_obj == NULL) {
  2074. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2075. true,
  2076. RADEON_GEM_DOMAIN_GTT,
  2077. &rdev->ih.ring_obj);
  2078. if (r) {
  2079. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2080. return r;
  2081. }
  2082. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2083. if (unlikely(r != 0))
  2084. return r;
  2085. r = radeon_bo_pin(rdev->ih.ring_obj,
  2086. RADEON_GEM_DOMAIN_GTT,
  2087. &rdev->ih.gpu_addr);
  2088. if (r) {
  2089. radeon_bo_unreserve(rdev->ih.ring_obj);
  2090. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2091. return r;
  2092. }
  2093. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2094. (void **)&rdev->ih.ring);
  2095. radeon_bo_unreserve(rdev->ih.ring_obj);
  2096. if (r) {
  2097. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2098. return r;
  2099. }
  2100. }
  2101. return 0;
  2102. }
  2103. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2104. {
  2105. int r;
  2106. if (rdev->ih.ring_obj) {
  2107. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2108. if (likely(r == 0)) {
  2109. radeon_bo_kunmap(rdev->ih.ring_obj);
  2110. radeon_bo_unpin(rdev->ih.ring_obj);
  2111. radeon_bo_unreserve(rdev->ih.ring_obj);
  2112. }
  2113. radeon_bo_unref(&rdev->ih.ring_obj);
  2114. rdev->ih.ring = NULL;
  2115. rdev->ih.ring_obj = NULL;
  2116. }
  2117. }
  2118. static void r600_rlc_stop(struct radeon_device *rdev)
  2119. {
  2120. if (rdev->family >= CHIP_RV770) {
  2121. /* r7xx asics need to soft reset RLC before halting */
  2122. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2123. RREG32(SRBM_SOFT_RESET);
  2124. udelay(15000);
  2125. WREG32(SRBM_SOFT_RESET, 0);
  2126. RREG32(SRBM_SOFT_RESET);
  2127. }
  2128. WREG32(RLC_CNTL, 0);
  2129. }
  2130. static void r600_rlc_start(struct radeon_device *rdev)
  2131. {
  2132. WREG32(RLC_CNTL, RLC_ENABLE);
  2133. }
  2134. static int r600_rlc_init(struct radeon_device *rdev)
  2135. {
  2136. u32 i;
  2137. const __be32 *fw_data;
  2138. if (!rdev->rlc_fw)
  2139. return -EINVAL;
  2140. r600_rlc_stop(rdev);
  2141. WREG32(RLC_HB_BASE, 0);
  2142. WREG32(RLC_HB_CNTL, 0);
  2143. WREG32(RLC_HB_RPTR, 0);
  2144. WREG32(RLC_HB_WPTR, 0);
  2145. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2146. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2147. WREG32(RLC_MC_CNTL, 0);
  2148. WREG32(RLC_UCODE_CNTL, 0);
  2149. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2150. if (rdev->family >= CHIP_RV770) {
  2151. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2152. WREG32(RLC_UCODE_ADDR, i);
  2153. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2154. }
  2155. } else {
  2156. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2157. WREG32(RLC_UCODE_ADDR, i);
  2158. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2159. }
  2160. }
  2161. WREG32(RLC_UCODE_ADDR, 0);
  2162. r600_rlc_start(rdev);
  2163. return 0;
  2164. }
  2165. static void r600_enable_interrupts(struct radeon_device *rdev)
  2166. {
  2167. u32 ih_cntl = RREG32(IH_CNTL);
  2168. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2169. ih_cntl |= ENABLE_INTR;
  2170. ih_rb_cntl |= IH_RB_ENABLE;
  2171. WREG32(IH_CNTL, ih_cntl);
  2172. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2173. rdev->ih.enabled = true;
  2174. }
  2175. static void r600_disable_interrupts(struct radeon_device *rdev)
  2176. {
  2177. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2178. u32 ih_cntl = RREG32(IH_CNTL);
  2179. ih_rb_cntl &= ~IH_RB_ENABLE;
  2180. ih_cntl &= ~ENABLE_INTR;
  2181. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2182. WREG32(IH_CNTL, ih_cntl);
  2183. /* set rptr, wptr to 0 */
  2184. WREG32(IH_RB_RPTR, 0);
  2185. WREG32(IH_RB_WPTR, 0);
  2186. rdev->ih.enabled = false;
  2187. rdev->ih.wptr = 0;
  2188. rdev->ih.rptr = 0;
  2189. }
  2190. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2191. {
  2192. u32 tmp;
  2193. WREG32(CP_INT_CNTL, 0);
  2194. WREG32(GRBM_INT_CNTL, 0);
  2195. WREG32(DxMODE_INT_MASK, 0);
  2196. if (ASIC_IS_DCE3(rdev)) {
  2197. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2198. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2199. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2200. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2201. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2202. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2203. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2204. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2205. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2206. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2207. if (ASIC_IS_DCE32(rdev)) {
  2208. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2209. WREG32(DC_HPD5_INT_CONTROL, 0);
  2210. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2211. WREG32(DC_HPD6_INT_CONTROL, 0);
  2212. }
  2213. } else {
  2214. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2215. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2216. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2217. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, 0);
  2218. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2219. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, 0);
  2220. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2221. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, 0);
  2222. }
  2223. }
  2224. int r600_irq_init(struct radeon_device *rdev)
  2225. {
  2226. int ret = 0;
  2227. int rb_bufsz;
  2228. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2229. /* allocate ring */
  2230. ret = r600_ih_ring_alloc(rdev);
  2231. if (ret)
  2232. return ret;
  2233. /* disable irqs */
  2234. r600_disable_interrupts(rdev);
  2235. /* init rlc */
  2236. ret = r600_rlc_init(rdev);
  2237. if (ret) {
  2238. r600_ih_ring_fini(rdev);
  2239. return ret;
  2240. }
  2241. /* setup interrupt control */
  2242. /* set dummy read address to ring address */
  2243. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2244. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2245. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2246. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2247. */
  2248. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2249. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2250. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2251. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2252. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2253. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2254. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2255. IH_WPTR_OVERFLOW_CLEAR |
  2256. (rb_bufsz << 1));
  2257. /* WPTR writeback, not yet */
  2258. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2259. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2260. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2261. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2262. /* set rptr, wptr to 0 */
  2263. WREG32(IH_RB_RPTR, 0);
  2264. WREG32(IH_RB_WPTR, 0);
  2265. /* Default settings for IH_CNTL (disabled at first) */
  2266. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2267. /* RPTR_REARM only works if msi's are enabled */
  2268. if (rdev->msi_enabled)
  2269. ih_cntl |= RPTR_REARM;
  2270. #ifdef __BIG_ENDIAN
  2271. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2272. #endif
  2273. WREG32(IH_CNTL, ih_cntl);
  2274. /* force the active interrupt state to all disabled */
  2275. r600_disable_interrupt_state(rdev);
  2276. /* enable irqs */
  2277. r600_enable_interrupts(rdev);
  2278. return ret;
  2279. }
  2280. void r600_irq_suspend(struct radeon_device *rdev)
  2281. {
  2282. r600_disable_interrupts(rdev);
  2283. r600_rlc_stop(rdev);
  2284. }
  2285. void r600_irq_fini(struct radeon_device *rdev)
  2286. {
  2287. r600_irq_suspend(rdev);
  2288. r600_ih_ring_fini(rdev);
  2289. }
  2290. int r600_irq_set(struct radeon_device *rdev)
  2291. {
  2292. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2293. u32 mode_int = 0;
  2294. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2295. if (!rdev->irq.installed) {
  2296. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2297. return -EINVAL;
  2298. }
  2299. /* don't enable anything if the ih is disabled */
  2300. if (!rdev->ih.enabled) {
  2301. r600_disable_interrupts(rdev);
  2302. /* force the active interrupt state to all disabled */
  2303. r600_disable_interrupt_state(rdev);
  2304. return 0;
  2305. }
  2306. if (ASIC_IS_DCE3(rdev)) {
  2307. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2308. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2309. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2310. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2311. if (ASIC_IS_DCE32(rdev)) {
  2312. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2313. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2314. }
  2315. } else {
  2316. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2317. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2318. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2319. }
  2320. if (rdev->irq.sw_int) {
  2321. DRM_DEBUG("r600_irq_set: sw int\n");
  2322. cp_int_cntl |= RB_INT_ENABLE;
  2323. }
  2324. if (rdev->irq.crtc_vblank_int[0]) {
  2325. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2326. mode_int |= D1MODE_VBLANK_INT_MASK;
  2327. }
  2328. if (rdev->irq.crtc_vblank_int[1]) {
  2329. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2330. mode_int |= D2MODE_VBLANK_INT_MASK;
  2331. }
  2332. if (rdev->irq.hpd[0]) {
  2333. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2334. hpd1 |= DC_HPDx_INT_EN;
  2335. }
  2336. if (rdev->irq.hpd[1]) {
  2337. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2338. hpd2 |= DC_HPDx_INT_EN;
  2339. }
  2340. if (rdev->irq.hpd[2]) {
  2341. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2342. hpd3 |= DC_HPDx_INT_EN;
  2343. }
  2344. if (rdev->irq.hpd[3]) {
  2345. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2346. hpd4 |= DC_HPDx_INT_EN;
  2347. }
  2348. if (rdev->irq.hpd[4]) {
  2349. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2350. hpd5 |= DC_HPDx_INT_EN;
  2351. }
  2352. if (rdev->irq.hpd[5]) {
  2353. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2354. hpd6 |= DC_HPDx_INT_EN;
  2355. }
  2356. WREG32(CP_INT_CNTL, cp_int_cntl);
  2357. WREG32(DxMODE_INT_MASK, mode_int);
  2358. if (ASIC_IS_DCE3(rdev)) {
  2359. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2360. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2361. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2362. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2363. if (ASIC_IS_DCE32(rdev)) {
  2364. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2365. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2366. }
  2367. } else {
  2368. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2369. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2370. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2371. }
  2372. return 0;
  2373. }
  2374. static inline void r600_irq_ack(struct radeon_device *rdev,
  2375. u32 *disp_int,
  2376. u32 *disp_int_cont,
  2377. u32 *disp_int_cont2)
  2378. {
  2379. u32 tmp;
  2380. if (ASIC_IS_DCE3(rdev)) {
  2381. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2382. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2383. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2384. } else {
  2385. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2386. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2387. *disp_int_cont2 = 0;
  2388. }
  2389. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2390. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2391. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2392. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2393. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2394. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2395. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2396. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2397. if (*disp_int & DC_HPD1_INTERRUPT) {
  2398. if (ASIC_IS_DCE3(rdev)) {
  2399. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2400. tmp |= DC_HPDx_INT_ACK;
  2401. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2402. } else {
  2403. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2404. tmp |= DC_HPDx_INT_ACK;
  2405. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2406. }
  2407. }
  2408. if (*disp_int & DC_HPD2_INTERRUPT) {
  2409. if (ASIC_IS_DCE3(rdev)) {
  2410. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2411. tmp |= DC_HPDx_INT_ACK;
  2412. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2413. } else {
  2414. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2415. tmp |= DC_HPDx_INT_ACK;
  2416. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2417. }
  2418. }
  2419. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2420. if (ASIC_IS_DCE3(rdev)) {
  2421. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2422. tmp |= DC_HPDx_INT_ACK;
  2423. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2424. } else {
  2425. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2426. tmp |= DC_HPDx_INT_ACK;
  2427. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2428. }
  2429. }
  2430. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2431. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2432. tmp |= DC_HPDx_INT_ACK;
  2433. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2434. }
  2435. if (ASIC_IS_DCE32(rdev)) {
  2436. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2437. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2438. tmp |= DC_HPDx_INT_ACK;
  2439. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2440. }
  2441. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2442. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2443. tmp |= DC_HPDx_INT_ACK;
  2444. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2445. }
  2446. }
  2447. }
  2448. void r600_irq_disable(struct radeon_device *rdev)
  2449. {
  2450. u32 disp_int, disp_int_cont, disp_int_cont2;
  2451. r600_disable_interrupts(rdev);
  2452. /* Wait and acknowledge irq */
  2453. mdelay(1);
  2454. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2455. r600_disable_interrupt_state(rdev);
  2456. }
  2457. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2458. {
  2459. u32 wptr, tmp;
  2460. /* XXX use writeback */
  2461. wptr = RREG32(IH_RB_WPTR);
  2462. if (wptr & RB_OVERFLOW) {
  2463. /* When a ring buffer overflow happen start parsing interrupt
  2464. * from the last not overwritten vector (wptr + 16). Hopefully
  2465. * this should allow us to catchup.
  2466. */
  2467. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2468. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2469. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2470. tmp = RREG32(IH_RB_CNTL);
  2471. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2472. WREG32(IH_RB_CNTL, tmp);
  2473. }
  2474. return (wptr & rdev->ih.ptr_mask);
  2475. }
  2476. /* r600 IV Ring
  2477. * Each IV ring entry is 128 bits:
  2478. * [7:0] - interrupt source id
  2479. * [31:8] - reserved
  2480. * [59:32] - interrupt source data
  2481. * [127:60] - reserved
  2482. *
  2483. * The basic interrupt vector entries
  2484. * are decoded as follows:
  2485. * src_id src_data description
  2486. * 1 0 D1 Vblank
  2487. * 1 1 D1 Vline
  2488. * 5 0 D2 Vblank
  2489. * 5 1 D2 Vline
  2490. * 19 0 FP Hot plug detection A
  2491. * 19 1 FP Hot plug detection B
  2492. * 19 2 DAC A auto-detection
  2493. * 19 3 DAC B auto-detection
  2494. * 176 - CP_INT RB
  2495. * 177 - CP_INT IB1
  2496. * 178 - CP_INT IB2
  2497. * 181 - EOP Interrupt
  2498. * 233 - GUI Idle
  2499. *
  2500. * Note, these are based on r600 and may need to be
  2501. * adjusted or added to on newer asics
  2502. */
  2503. int r600_irq_process(struct radeon_device *rdev)
  2504. {
  2505. u32 wptr = r600_get_ih_wptr(rdev);
  2506. u32 rptr = rdev->ih.rptr;
  2507. u32 src_id, src_data;
  2508. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2509. unsigned long flags;
  2510. bool queue_hotplug = false;
  2511. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2512. if (!rdev->ih.enabled)
  2513. return IRQ_NONE;
  2514. spin_lock_irqsave(&rdev->ih.lock, flags);
  2515. if (rptr == wptr) {
  2516. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2517. return IRQ_NONE;
  2518. }
  2519. if (rdev->shutdown) {
  2520. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2521. return IRQ_NONE;
  2522. }
  2523. restart_ih:
  2524. /* display interrupts */
  2525. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2526. rdev->ih.wptr = wptr;
  2527. while (rptr != wptr) {
  2528. /* wptr/rptr are in bytes! */
  2529. ring_index = rptr / 4;
  2530. src_id = rdev->ih.ring[ring_index] & 0xff;
  2531. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2532. switch (src_id) {
  2533. case 1: /* D1 vblank/vline */
  2534. switch (src_data) {
  2535. case 0: /* D1 vblank */
  2536. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2537. drm_handle_vblank(rdev->ddev, 0);
  2538. rdev->pm.vblank_sync = true;
  2539. wake_up(&rdev->irq.vblank_queue);
  2540. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2541. DRM_DEBUG("IH: D1 vblank\n");
  2542. }
  2543. break;
  2544. case 1: /* D1 vline */
  2545. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2546. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2547. DRM_DEBUG("IH: D1 vline\n");
  2548. }
  2549. break;
  2550. default:
  2551. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2552. break;
  2553. }
  2554. break;
  2555. case 5: /* D2 vblank/vline */
  2556. switch (src_data) {
  2557. case 0: /* D2 vblank */
  2558. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2559. drm_handle_vblank(rdev->ddev, 1);
  2560. rdev->pm.vblank_sync = true;
  2561. wake_up(&rdev->irq.vblank_queue);
  2562. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2563. DRM_DEBUG("IH: D2 vblank\n");
  2564. }
  2565. break;
  2566. case 1: /* D1 vline */
  2567. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2568. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2569. DRM_DEBUG("IH: D2 vline\n");
  2570. }
  2571. break;
  2572. default:
  2573. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2574. break;
  2575. }
  2576. break;
  2577. case 19: /* HPD/DAC hotplug */
  2578. switch (src_data) {
  2579. case 0:
  2580. if (disp_int & DC_HPD1_INTERRUPT) {
  2581. disp_int &= ~DC_HPD1_INTERRUPT;
  2582. queue_hotplug = true;
  2583. DRM_DEBUG("IH: HPD1\n");
  2584. }
  2585. break;
  2586. case 1:
  2587. if (disp_int & DC_HPD2_INTERRUPT) {
  2588. disp_int &= ~DC_HPD2_INTERRUPT;
  2589. queue_hotplug = true;
  2590. DRM_DEBUG("IH: HPD2\n");
  2591. }
  2592. break;
  2593. case 4:
  2594. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2595. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2596. queue_hotplug = true;
  2597. DRM_DEBUG("IH: HPD3\n");
  2598. }
  2599. break;
  2600. case 5:
  2601. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2602. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2603. queue_hotplug = true;
  2604. DRM_DEBUG("IH: HPD4\n");
  2605. }
  2606. break;
  2607. case 10:
  2608. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2609. disp_int_cont &= ~DC_HPD5_INTERRUPT;
  2610. queue_hotplug = true;
  2611. DRM_DEBUG("IH: HPD5\n");
  2612. }
  2613. break;
  2614. case 12:
  2615. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2616. disp_int_cont &= ~DC_HPD6_INTERRUPT;
  2617. queue_hotplug = true;
  2618. DRM_DEBUG("IH: HPD6\n");
  2619. }
  2620. break;
  2621. default:
  2622. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2623. break;
  2624. }
  2625. break;
  2626. case 176: /* CP_INT in ring buffer */
  2627. case 177: /* CP_INT in IB1 */
  2628. case 178: /* CP_INT in IB2 */
  2629. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2630. radeon_fence_process(rdev);
  2631. break;
  2632. case 181: /* CP EOP event */
  2633. DRM_DEBUG("IH: CP EOP\n");
  2634. break;
  2635. default:
  2636. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2637. break;
  2638. }
  2639. /* wptr/rptr are in bytes! */
  2640. rptr += 16;
  2641. rptr &= rdev->ih.ptr_mask;
  2642. }
  2643. /* make sure wptr hasn't changed while processing */
  2644. wptr = r600_get_ih_wptr(rdev);
  2645. if (wptr != rdev->ih.wptr)
  2646. goto restart_ih;
  2647. if (queue_hotplug)
  2648. queue_work(rdev->wq, &rdev->hotplug_work);
  2649. rdev->ih.rptr = rptr;
  2650. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2651. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2652. return IRQ_HANDLED;
  2653. }
  2654. /*
  2655. * Debugfs info
  2656. */
  2657. #if defined(CONFIG_DEBUG_FS)
  2658. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2659. {
  2660. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2661. struct drm_device *dev = node->minor->dev;
  2662. struct radeon_device *rdev = dev->dev_private;
  2663. unsigned count, i, j;
  2664. radeon_ring_free_size(rdev);
  2665. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2666. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2667. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2668. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2669. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2670. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2671. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2672. seq_printf(m, "%u dwords in ring\n", count);
  2673. i = rdev->cp.rptr;
  2674. for (j = 0; j <= count; j++) {
  2675. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2676. i = (i + 1) & rdev->cp.ptr_mask;
  2677. }
  2678. return 0;
  2679. }
  2680. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2681. {
  2682. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2683. struct drm_device *dev = node->minor->dev;
  2684. struct radeon_device *rdev = dev->dev_private;
  2685. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2686. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2687. return 0;
  2688. }
  2689. static struct drm_info_list r600_mc_info_list[] = {
  2690. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2691. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2692. };
  2693. #endif
  2694. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2695. {
  2696. #if defined(CONFIG_DEBUG_FS)
  2697. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2698. #else
  2699. return 0;
  2700. #endif
  2701. }
  2702. /**
  2703. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2704. * rdev: radeon device structure
  2705. * bo: buffer object struct which userspace is waiting for idle
  2706. *
  2707. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2708. * through ring buffer, this leads to corruption in rendering, see
  2709. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2710. * directly perform HDP flush by writing register through MMIO.
  2711. */
  2712. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2713. {
  2714. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2715. }