pci.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "core.h"
  30. #include "wifi.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  35. INTEL_VENDOR_ID,
  36. ATI_VENDOR_ID,
  37. AMD_VENDOR_ID,
  38. SIS_VENDOR_ID
  39. };
  40. /* Update PCI dependent default settings*/
  41. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  42. {
  43. struct rtl_priv *rtlpriv = rtl_priv(hw);
  44. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  45. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  46. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  47. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  48. ppsc->reg_rfps_level = 0;
  49. ppsc->support_aspm = 0;
  50. /*Update PCI ASPM setting */
  51. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  52. switch (rtlpci->const_pci_aspm) {
  53. case 0:
  54. /*No ASPM */
  55. break;
  56. case 1:
  57. /*ASPM dynamically enabled/disable. */
  58. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  59. break;
  60. case 2:
  61. /*ASPM with Clock Req dynamically enabled/disable. */
  62. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  63. RT_RF_OFF_LEVL_CLK_REQ);
  64. break;
  65. case 3:
  66. /*
  67. * Always enable ASPM and Clock Req
  68. * from initialization to halt.
  69. * */
  70. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  71. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  72. RT_RF_OFF_LEVL_CLK_REQ);
  73. break;
  74. case 4:
  75. /*
  76. * Always enable ASPM without Clock Req
  77. * from initialization to halt.
  78. * */
  79. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  80. RT_RF_OFF_LEVL_CLK_REQ);
  81. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  82. break;
  83. }
  84. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  85. /*Update Radio OFF setting */
  86. switch (rtlpci->const_hwsw_rfoff_d3) {
  87. case 1:
  88. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  89. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  90. break;
  91. case 2:
  92. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  93. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  94. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  95. break;
  96. case 3:
  97. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  98. break;
  99. }
  100. /*Set HW definition to determine if it supports ASPM. */
  101. switch (rtlpci->const_support_pciaspm) {
  102. case 0:
  103. /*Not support ASPM. */
  104. ppsc->support_aspm = false;
  105. break;
  106. case 1:
  107. /*Support ASPM. */
  108. ppsc->support_aspm = true;
  109. ppsc->support_backdoor = true;
  110. break;
  111. case 2:
  112. /*ASPM value set by chipset. */
  113. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  114. ppsc->support_aspm = true;
  115. break;
  116. default:
  117. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  118. ("switch case not process\n"));
  119. break;
  120. }
  121. }
  122. static bool _rtl_pci_platform_switch_device_pci_aspm(
  123. struct ieee80211_hw *hw,
  124. u8 value)
  125. {
  126. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  127. value |= 0x40;
  128. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  129. return false;
  130. }
  131. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  132. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  133. {
  134. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  135. u8 buffer;
  136. buffer = value;
  137. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  138. return true;
  139. }
  140. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  141. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  142. {
  143. struct rtl_priv *rtlpriv = rtl_priv(hw);
  144. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  145. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  146. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  147. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  148. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  149. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  150. /*Retrieve original configuration settings. */
  151. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  152. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  153. pcibridge_linkctrlreg;
  154. u16 aspmlevel = 0;
  155. u8 tmp_u1b = 0;
  156. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  157. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  158. ("PCI(Bridge) UNKNOWN.\n"));
  159. return;
  160. }
  161. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  162. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  163. _rtl_pci_switch_clk_req(hw, 0x0);
  164. }
  165. /*for promising device will in L0 state after an I/O. */
  166. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  167. /*Set corresponding value. */
  168. aspmlevel |= BIT(0) | BIT(1);
  169. linkctrl_reg &= ~aspmlevel;
  170. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  171. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  172. udelay(50);
  173. /*4 Disable Pci Bridge ASPM */
  174. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  175. pcicfg_addrport + (num4bytes << 2));
  176. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, pcibridge_linkctrlreg);
  177. udelay(50);
  178. }
  179. /*
  180. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  181. *power saving We should follow the sequence to enable
  182. *RTL8192SE first then enable Pci Bridge ASPM
  183. *or the system will show bluescreen.
  184. */
  185. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  186. {
  187. struct rtl_priv *rtlpriv = rtl_priv(hw);
  188. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  189. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  190. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  191. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  192. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  193. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  194. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  195. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  196. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  197. u16 aspmlevel;
  198. u8 u_pcibridge_aspmsetting;
  199. u8 u_device_aspmsetting;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. ("PCI(Bridge) UNKNOWN.\n"));
  203. return;
  204. }
  205. /*4 Enable Pci Bridge ASPM */
  206. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  207. pcicfg_addrport + (num4bytes << 2));
  208. u_pcibridge_aspmsetting =
  209. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  210. rtlpci->const_hostpci_aspm_setting;
  211. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  212. u_pcibridge_aspmsetting &= ~BIT(0);
  213. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, u_pcibridge_aspmsetting);
  214. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  215. ("PlatformEnableASPM():PciBridge busnumber[%x], "
  216. "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  217. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  218. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  219. u_pcibridge_aspmsetting));
  220. udelay(50);
  221. /*Get ASPM level (with/without Clock Req) */
  222. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  223. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  224. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  225. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  226. u_device_aspmsetting |= aspmlevel;
  227. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  228. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  229. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  230. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  231. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  232. }
  233. udelay(200);
  234. }
  235. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  236. {
  237. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  238. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  239. bool status = false;
  240. u8 offset_e0;
  241. unsigned offset_e4;
  242. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  243. pcicfg_addrport + 0xE0);
  244. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, 0xA0);
  245. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  246. pcicfg_addrport + 0xE0);
  247. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &offset_e0);
  248. if (offset_e0 == 0xA0) {
  249. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  250. pcicfg_addrport + 0xE4);
  251. rtl_pci_raw_read_port_ulong(PCI_CONF_DATA, &offset_e4);
  252. if (offset_e4 & BIT(23))
  253. status = true;
  254. }
  255. return status;
  256. }
  257. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  258. {
  259. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  260. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  261. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  262. u8 linkctrl_reg;
  263. u8 num4bBytes;
  264. num4bBytes = (capabilityoffset + 0x10) / 4;
  265. /*Read Link Control Register */
  266. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  267. pcicfg_addrport + (num4bBytes << 2));
  268. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &linkctrl_reg);
  269. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  270. }
  271. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  272. struct ieee80211_hw *hw)
  273. {
  274. struct rtl_priv *rtlpriv = rtl_priv(hw);
  275. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  276. u8 tmp;
  277. int pos;
  278. u8 linkctrl_reg;
  279. /*Link Control Register */
  280. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  281. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  282. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  283. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  284. ("Link Control Register =%x\n",
  285. pcipriv->ndis_adapter.linkctrl_reg));
  286. pci_read_config_byte(pdev, 0x98, &tmp);
  287. tmp |= BIT(4);
  288. pci_write_config_byte(pdev, 0x98, tmp);
  289. tmp = 0x17;
  290. pci_write_config_byte(pdev, 0x70f, tmp);
  291. }
  292. static void _rtl_pci_initialize_adapter_common(struct ieee80211_hw *hw)
  293. {
  294. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  295. _rtl_pci_update_default_setting(hw);
  296. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  297. /*Always enable ASPM & Clock Req. */
  298. rtl_pci_enable_aspm(hw);
  299. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  300. }
  301. }
  302. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  303. {
  304. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  305. /*close ASPM for AMD defaultly */
  306. rtlpci->const_amdpci_aspm = 0;
  307. /*
  308. * ASPM PS mode.
  309. * 0 - Disable ASPM,
  310. * 1 - Enable ASPM without Clock Req,
  311. * 2 - Enable ASPM with Clock Req,
  312. * 3 - Alwyas Enable ASPM with Clock Req,
  313. * 4 - Always Enable ASPM without Clock Req.
  314. * set defult to RTL8192CE:3 RTL8192E:2
  315. * */
  316. rtlpci->const_pci_aspm = 3;
  317. /*Setting for PCI-E device */
  318. rtlpci->const_devicepci_aspm_setting = 0x03;
  319. /*Setting for PCI-E bridge */
  320. rtlpci->const_hostpci_aspm_setting = 0x02;
  321. /*
  322. * In Hw/Sw Radio Off situation.
  323. * 0 - Default,
  324. * 1 - From ASPM setting without low Mac Pwr,
  325. * 2 - From ASPM setting with low Mac Pwr,
  326. * 3 - Bus D3
  327. * set default to RTL8192CE:0 RTL8192SE:2
  328. */
  329. rtlpci->const_hwsw_rfoff_d3 = 0;
  330. /*
  331. * This setting works for those device with
  332. * backdoor ASPM setting such as EPHY setting.
  333. * 0 - Not support ASPM,
  334. * 1 - Support ASPM,
  335. * 2 - According to chipset.
  336. */
  337. rtlpci->const_support_pciaspm = 1;
  338. _rtl_pci_initialize_adapter_common(hw);
  339. }
  340. static void _rtl_pci_io_handler_init(struct device *dev,
  341. struct ieee80211_hw *hw)
  342. {
  343. struct rtl_priv *rtlpriv = rtl_priv(hw);
  344. rtlpriv->io.dev = dev;
  345. rtlpriv->io.write8_async = pci_write8_async;
  346. rtlpriv->io.write16_async = pci_write16_async;
  347. rtlpriv->io.write32_async = pci_write32_async;
  348. rtlpriv->io.read8_sync = pci_read8_sync;
  349. rtlpriv->io.read16_sync = pci_read16_sync;
  350. rtlpriv->io.read32_sync = pci_read32_sync;
  351. }
  352. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  353. {
  354. }
  355. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  356. {
  357. struct rtl_priv *rtlpriv = rtl_priv(hw);
  358. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  359. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  360. while (skb_queue_len(&ring->queue)) {
  361. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  362. struct sk_buff *skb;
  363. struct ieee80211_tx_info *info;
  364. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  365. HW_DESC_OWN);
  366. /*
  367. *beacon packet will only use the first
  368. *descriptor defautly,and the own may not
  369. *be cleared by the hardware
  370. */
  371. if (own)
  372. return;
  373. ring->idx = (ring->idx + 1) % ring->entries;
  374. skb = __skb_dequeue(&ring->queue);
  375. pci_unmap_single(rtlpci->pdev,
  376. rtlpriv->cfg->ops->
  377. get_desc((u8 *) entry, true,
  378. HW_DESC_TXBUFF_ADDR),
  379. skb->len, PCI_DMA_TODEVICE);
  380. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  381. ("new ring->idx:%d, "
  382. "free: skb_queue_len:%d, free: seq:%x\n",
  383. ring->idx,
  384. skb_queue_len(&ring->queue),
  385. *(u16 *) (skb->data + 22)));
  386. info = IEEE80211_SKB_CB(skb);
  387. ieee80211_tx_info_clear_status(info);
  388. info->flags |= IEEE80211_TX_STAT_ACK;
  389. /*info->status.rates[0].count = 1; */
  390. ieee80211_tx_status_irqsafe(hw, skb);
  391. if ((ring->entries - skb_queue_len(&ring->queue))
  392. == 2) {
  393. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  394. ("more desc left, wake"
  395. "skb_queue@%d,ring->idx = %d,"
  396. "skb_queue_len = 0x%d\n",
  397. prio, ring->idx,
  398. skb_queue_len(&ring->queue)));
  399. ieee80211_wake_queue(hw,
  400. skb_get_queue_mapping
  401. (skb));
  402. }
  403. skb = NULL;
  404. }
  405. if (((rtlpriv->link_info.num_rx_inperiod +
  406. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  407. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  408. rtl_lps_leave(hw);
  409. }
  410. }
  411. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  412. {
  413. struct rtl_priv *rtlpriv = rtl_priv(hw);
  414. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  415. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  416. struct ieee80211_rx_status rx_status = { 0 };
  417. unsigned int count = rtlpci->rxringcount;
  418. u8 own;
  419. u8 tmp_one;
  420. u32 bufferaddress;
  421. bool unicast = false;
  422. struct rtl_stats stats = {
  423. .signal = 0,
  424. .noise = -98,
  425. .rate = 0,
  426. };
  427. /*RX NORMAL PKT */
  428. while (count--) {
  429. /*rx descriptor */
  430. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  431. rtlpci->rx_ring[rx_queue_idx].idx];
  432. /*rx pkt */
  433. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  434. rtlpci->rx_ring[rx_queue_idx].idx];
  435. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  436. false, HW_DESC_OWN);
  437. if (own) {
  438. /*wait data to be filled by hardware */
  439. return;
  440. } else {
  441. struct ieee80211_hdr *hdr;
  442. __le16 fc;
  443. struct sk_buff *new_skb = NULL;
  444. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  445. &rx_status,
  446. (u8 *) pdesc, skb);
  447. pci_unmap_single(rtlpci->pdev,
  448. *((dma_addr_t *) skb->cb),
  449. rtlpci->rxbuffersize,
  450. PCI_DMA_FROMDEVICE);
  451. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  452. false,
  453. HW_DESC_RXPKT_LEN));
  454. skb_reserve(skb,
  455. stats.rx_drvinfo_size + stats.rx_bufshift);
  456. /*
  457. *NOTICE This can not be use for mac80211,
  458. *this is done in mac80211 code,
  459. *if you done here sec DHCP will fail
  460. *skb_trim(skb, skb->len - 4);
  461. */
  462. hdr = (struct ieee80211_hdr *)(skb->data);
  463. fc = hdr->frame_control;
  464. if (!stats.crc) {
  465. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
  466. sizeof(rx_status));
  467. if (is_broadcast_ether_addr(hdr->addr1))
  468. ;/*TODO*/
  469. else {
  470. if (is_multicast_ether_addr(hdr->addr1))
  471. ;/*TODO*/
  472. else {
  473. unicast = true;
  474. rtlpriv->stats.rxbytesunicast +=
  475. skb->len;
  476. }
  477. }
  478. rtl_is_special_data(hw, skb, false);
  479. if (ieee80211_is_data(fc)) {
  480. rtlpriv->cfg->ops->led_control(hw,
  481. LED_CTL_RX);
  482. if (unicast)
  483. rtlpriv->link_info.
  484. num_rx_inperiod++;
  485. }
  486. if (unlikely(!rtl_action_proc(hw, skb,
  487. false))) {
  488. dev_kfree_skb_any(skb);
  489. } else {
  490. struct sk_buff *uskb = NULL;
  491. u8 *pdata;
  492. uskb = dev_alloc_skb(skb->len + 128);
  493. if (!uskb) {
  494. RT_TRACE(rtlpriv,
  495. (COMP_INTR | COMP_RECV),
  496. DBG_EMERG,
  497. ("can't alloc rx skb\n"));
  498. goto done;
  499. }
  500. memcpy(IEEE80211_SKB_RXCB(uskb),
  501. &rx_status,
  502. sizeof(rx_status));
  503. pdata = (u8 *)skb_put(uskb, skb->len);
  504. memcpy(pdata, skb->data, skb->len);
  505. dev_kfree_skb_any(skb);
  506. ieee80211_rx_irqsafe(hw, uskb);
  507. }
  508. } else {
  509. dev_kfree_skb_any(skb);
  510. }
  511. if (((rtlpriv->link_info.num_rx_inperiod +
  512. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  513. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  514. rtl_lps_leave(hw);
  515. }
  516. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  517. if (unlikely(!new_skb)) {
  518. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
  519. DBG_EMERG,
  520. ("can't alloc skb for rx\n"));
  521. goto done;
  522. }
  523. skb = new_skb;
  524. /*skb->dev = dev; */
  525. rtlpci->rx_ring[rx_queue_idx].rx_buf[rtlpci->
  526. rx_ring
  527. [rx_queue_idx].
  528. idx] = skb;
  529. *((dma_addr_t *) skb->cb) =
  530. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  531. rtlpci->rxbuffersize,
  532. PCI_DMA_FROMDEVICE);
  533. }
  534. done:
  535. bufferaddress = (u32)(*((dma_addr_t *) skb->cb));
  536. tmp_one = 1;
  537. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  538. HW_DESC_RXBUFF_ADDR,
  539. (u8 *)&bufferaddress);
  540. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  541. (u8 *)&tmp_one);
  542. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  543. HW_DESC_RXPKT_LEN,
  544. (u8 *)&rtlpci->rxbuffersize);
  545. if (rtlpci->rx_ring[rx_queue_idx].idx ==
  546. rtlpci->rxringcount - 1)
  547. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  548. HW_DESC_RXERO,
  549. (u8 *)&tmp_one);
  550. rtlpci->rx_ring[rx_queue_idx].idx =
  551. (rtlpci->rx_ring[rx_queue_idx].idx + 1) %
  552. rtlpci->rxringcount;
  553. }
  554. }
  555. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  556. {
  557. struct ieee80211_hw *hw = dev_id;
  558. struct rtl_priv *rtlpriv = rtl_priv(hw);
  559. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  560. unsigned long flags;
  561. u32 inta = 0;
  562. u32 intb = 0;
  563. if (rtlpci->irq_enabled == 0)
  564. return IRQ_HANDLED;
  565. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  566. /*read ISR: 4/8bytes */
  567. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  568. /*Shared IRQ or HW disappared */
  569. if (!inta || inta == 0xffff)
  570. goto done;
  571. /*<1> beacon related */
  572. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  573. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  574. ("beacon ok interrupt!\n"));
  575. }
  576. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  577. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  578. ("beacon err interrupt!\n"));
  579. }
  580. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  581. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  582. ("beacon interrupt!\n"));
  583. }
  584. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  585. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  586. ("prepare beacon for interrupt!\n"));
  587. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  588. }
  589. /*<3> Tx related */
  590. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  591. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
  592. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  593. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  594. ("Manage ok interrupt!\n"));
  595. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  596. }
  597. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  598. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  599. ("HIGH_QUEUE ok interrupt!\n"));
  600. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  601. }
  602. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  603. rtlpriv->link_info.num_tx_inperiod++;
  604. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  605. ("BK Tx OK interrupt!\n"));
  606. _rtl_pci_tx_isr(hw, BK_QUEUE);
  607. }
  608. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  609. rtlpriv->link_info.num_tx_inperiod++;
  610. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  611. ("BE TX OK interrupt!\n"));
  612. _rtl_pci_tx_isr(hw, BE_QUEUE);
  613. }
  614. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  615. rtlpriv->link_info.num_tx_inperiod++;
  616. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  617. ("VI TX OK interrupt!\n"));
  618. _rtl_pci_tx_isr(hw, VI_QUEUE);
  619. }
  620. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  621. rtlpriv->link_info.num_tx_inperiod++;
  622. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  623. ("Vo TX OK interrupt!\n"));
  624. _rtl_pci_tx_isr(hw, VO_QUEUE);
  625. }
  626. /*<2> Rx related */
  627. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  628. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
  629. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  630. }
  631. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  632. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  633. ("rx descriptor unavailable!\n"));
  634. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  635. }
  636. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  637. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
  638. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  639. }
  640. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  641. return IRQ_HANDLED;
  642. done:
  643. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  644. return IRQ_HANDLED;
  645. }
  646. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  647. {
  648. _rtl_pci_rx_interrupt(hw);
  649. }
  650. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  651. {
  652. struct rtl_priv *rtlpriv = rtl_priv(hw);
  653. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  654. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  655. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[BEACON_QUEUE];
  656. struct ieee80211_hdr *hdr = NULL;
  657. struct ieee80211_tx_info *info = NULL;
  658. struct sk_buff *pskb = NULL;
  659. struct rtl_tx_desc *pdesc = NULL;
  660. unsigned int queue_index;
  661. u8 temp_one = 1;
  662. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  663. pskb = __skb_dequeue(&ring->queue);
  664. if (pskb)
  665. kfree_skb(pskb);
  666. /*NB: the beacon data buffer must be 32-bit aligned. */
  667. pskb = ieee80211_beacon_get(hw, mac->vif);
  668. if (pskb == NULL)
  669. return;
  670. hdr = (struct ieee80211_hdr *)(pskb->data);
  671. info = IEEE80211_SKB_CB(pskb);
  672. queue_index = BEACON_QUEUE;
  673. pdesc = &ring->desc[0];
  674. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  675. info, pskb, queue_index);
  676. __skb_queue_tail(&ring->queue, pskb);
  677. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  678. (u8 *)&temp_one);
  679. return;
  680. }
  681. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  682. {
  683. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  684. u8 i;
  685. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  686. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  687. /*
  688. *we just alloc 2 desc for beacon queue,
  689. *because we just need first desc in hw beacon.
  690. */
  691. rtlpci->txringcount[BEACON_QUEUE] = 2;
  692. /*
  693. *BE queue need more descriptor for performance
  694. *consideration or, No more tx desc will happen,
  695. *and may cause mac80211 mem leakage.
  696. */
  697. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  698. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  699. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  700. }
  701. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  702. struct pci_dev *pdev)
  703. {
  704. struct rtl_priv *rtlpriv = rtl_priv(hw);
  705. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  706. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  707. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  708. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  709. rtlpci->up_first_time = true;
  710. rtlpci->being_init_adapter = false;
  711. rtlhal->hw = hw;
  712. rtlpci->pdev = pdev;
  713. ppsc->inactiveps = false;
  714. ppsc->leisure_ps = true;
  715. ppsc->fwctrl_lps = true;
  716. ppsc->reg_fwctrl_lps = 3;
  717. ppsc->reg_max_lps_awakeintvl = 5;
  718. if (ppsc->reg_fwctrl_lps == 1)
  719. ppsc->fwctrl_psmode = FW_PS_MIN_MODE;
  720. else if (ppsc->reg_fwctrl_lps == 2)
  721. ppsc->fwctrl_psmode = FW_PS_MAX_MODE;
  722. else if (ppsc->reg_fwctrl_lps == 3)
  723. ppsc->fwctrl_psmode = FW_PS_DTIM_MODE;
  724. /*Tx/Rx related var */
  725. _rtl_pci_init_trx_var(hw);
  726. /*IBSS*/ mac->beacon_interval = 100;
  727. /*AMPDU*/ mac->min_space_cfg = 0;
  728. mac->max_mss_density = 0;
  729. /*set sane AMPDU defaults */
  730. mac->current_ampdu_density = 7;
  731. mac->current_ampdu_factor = 3;
  732. /*QOS*/ rtlpci->acm_method = eAcmWay2_SW;
  733. /*task */
  734. tasklet_init(&rtlpriv->works.irq_tasklet,
  735. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  736. (unsigned long)hw);
  737. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  738. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  739. (unsigned long)hw);
  740. }
  741. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  742. unsigned int prio, unsigned int entries)
  743. {
  744. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  745. struct rtl_priv *rtlpriv = rtl_priv(hw);
  746. struct rtl_tx_desc *ring;
  747. dma_addr_t dma;
  748. u32 nextdescaddress;
  749. int i;
  750. ring = pci_alloc_consistent(rtlpci->pdev,
  751. sizeof(*ring) * entries, &dma);
  752. if (!ring || (unsigned long)ring & 0xFF) {
  753. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  754. ("Cannot allocate TX ring (prio = %d)\n", prio));
  755. return -ENOMEM;
  756. }
  757. memset(ring, 0, sizeof(*ring) * entries);
  758. rtlpci->tx_ring[prio].desc = ring;
  759. rtlpci->tx_ring[prio].dma = dma;
  760. rtlpci->tx_ring[prio].idx = 0;
  761. rtlpci->tx_ring[prio].entries = entries;
  762. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  763. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  764. ("queue:%d, ring_addr:%p\n", prio, ring));
  765. for (i = 0; i < entries; i++) {
  766. nextdescaddress = (u32) dma + ((i + 1) % entries) *
  767. sizeof(*ring);
  768. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  769. true, HW_DESC_TX_NEXTDESC_ADDR,
  770. (u8 *)&nextdescaddress);
  771. }
  772. return 0;
  773. }
  774. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  775. {
  776. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  777. struct rtl_priv *rtlpriv = rtl_priv(hw);
  778. struct rtl_rx_desc *entry = NULL;
  779. int i, rx_queue_idx;
  780. u8 tmp_one = 1;
  781. /*
  782. *rx_queue_idx 0:RX_MPDU_QUEUE
  783. *rx_queue_idx 1:RX_CMD_QUEUE
  784. */
  785. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  786. rx_queue_idx++) {
  787. rtlpci->rx_ring[rx_queue_idx].desc =
  788. pci_alloc_consistent(rtlpci->pdev,
  789. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  790. desc) * rtlpci->rxringcount,
  791. &rtlpci->rx_ring[rx_queue_idx].dma);
  792. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  793. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  794. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  795. ("Cannot allocate RX ring\n"));
  796. return -ENOMEM;
  797. }
  798. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  799. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  800. rtlpci->rxringcount);
  801. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  802. for (i = 0; i < rtlpci->rxringcount; i++) {
  803. struct sk_buff *skb =
  804. dev_alloc_skb(rtlpci->rxbuffersize);
  805. u32 bufferaddress;
  806. if (!skb)
  807. return 0;
  808. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  809. /*skb->dev = dev; */
  810. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  811. /*
  812. *just set skb->cb to mapping addr
  813. *for pci_unmap_single use
  814. */
  815. *((dma_addr_t *) skb->cb) =
  816. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  817. rtlpci->rxbuffersize,
  818. PCI_DMA_FROMDEVICE);
  819. bufferaddress = (u32)(*((dma_addr_t *)skb->cb));
  820. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  821. HW_DESC_RXBUFF_ADDR,
  822. (u8 *)&bufferaddress);
  823. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  824. HW_DESC_RXPKT_LEN,
  825. (u8 *)&rtlpci->
  826. rxbuffersize);
  827. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  828. HW_DESC_RXOWN,
  829. (u8 *)&tmp_one);
  830. }
  831. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  832. HW_DESC_RXERO, (u8 *)&tmp_one);
  833. }
  834. return 0;
  835. }
  836. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  837. unsigned int prio)
  838. {
  839. struct rtl_priv *rtlpriv = rtl_priv(hw);
  840. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  841. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  842. while (skb_queue_len(&ring->queue)) {
  843. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  844. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  845. pci_unmap_single(rtlpci->pdev,
  846. rtlpriv->cfg->
  847. ops->get_desc((u8 *) entry, true,
  848. HW_DESC_TXBUFF_ADDR),
  849. skb->len, PCI_DMA_TODEVICE);
  850. kfree_skb(skb);
  851. ring->idx = (ring->idx + 1) % ring->entries;
  852. }
  853. pci_free_consistent(rtlpci->pdev,
  854. sizeof(*ring->desc) * ring->entries,
  855. ring->desc, ring->dma);
  856. ring->desc = NULL;
  857. }
  858. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  859. {
  860. int i, rx_queue_idx;
  861. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  862. /*rx_queue_idx 1:RX_CMD_QUEUE */
  863. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  864. rx_queue_idx++) {
  865. for (i = 0; i < rtlpci->rxringcount; i++) {
  866. struct sk_buff *skb =
  867. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  868. if (!skb)
  869. continue;
  870. pci_unmap_single(rtlpci->pdev,
  871. *((dma_addr_t *) skb->cb),
  872. rtlpci->rxbuffersize,
  873. PCI_DMA_FROMDEVICE);
  874. kfree_skb(skb);
  875. }
  876. pci_free_consistent(rtlpci->pdev,
  877. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  878. desc) * rtlpci->rxringcount,
  879. rtlpci->rx_ring[rx_queue_idx].desc,
  880. rtlpci->rx_ring[rx_queue_idx].dma);
  881. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  882. }
  883. }
  884. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  885. {
  886. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  887. int ret;
  888. int i;
  889. ret = _rtl_pci_init_rx_ring(hw);
  890. if (ret)
  891. return ret;
  892. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  893. ret = _rtl_pci_init_tx_ring(hw, i,
  894. rtlpci->txringcount[i]);
  895. if (ret)
  896. goto err_free_rings;
  897. }
  898. return 0;
  899. err_free_rings:
  900. _rtl_pci_free_rx_ring(rtlpci);
  901. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  902. if (rtlpci->tx_ring[i].desc)
  903. _rtl_pci_free_tx_ring(hw, i);
  904. return 1;
  905. }
  906. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  907. {
  908. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  909. u32 i;
  910. /*free rx rings */
  911. _rtl_pci_free_rx_ring(rtlpci);
  912. /*free tx rings */
  913. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  914. _rtl_pci_free_tx_ring(hw, i);
  915. return 0;
  916. }
  917. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  918. {
  919. struct rtl_priv *rtlpriv = rtl_priv(hw);
  920. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  921. int i, rx_queue_idx;
  922. unsigned long flags;
  923. u8 tmp_one = 1;
  924. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  925. /*rx_queue_idx 1:RX_CMD_QUEUE */
  926. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  927. rx_queue_idx++) {
  928. /*
  929. *force the rx_ring[RX_MPDU_QUEUE/
  930. *RX_CMD_QUEUE].idx to the first one
  931. */
  932. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  933. struct rtl_rx_desc *entry = NULL;
  934. for (i = 0; i < rtlpci->rxringcount; i++) {
  935. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  936. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  937. false,
  938. HW_DESC_RXOWN,
  939. (u8 *)&tmp_one);
  940. }
  941. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  942. }
  943. }
  944. /*
  945. *after reset, release previous pending packet,
  946. *and force the tx idx to the first one
  947. */
  948. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  949. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  950. if (rtlpci->tx_ring[i].desc) {
  951. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  952. while (skb_queue_len(&ring->queue)) {
  953. struct rtl_tx_desc *entry =
  954. &ring->desc[ring->idx];
  955. struct sk_buff *skb =
  956. __skb_dequeue(&ring->queue);
  957. pci_unmap_single(rtlpci->pdev,
  958. rtlpriv->cfg->ops->
  959. get_desc((u8 *)
  960. entry,
  961. true,
  962. HW_DESC_TXBUFF_ADDR),
  963. skb->len, PCI_DMA_TODEVICE);
  964. kfree_skb(skb);
  965. ring->idx = (ring->idx + 1) % ring->entries;
  966. }
  967. ring->idx = 0;
  968. }
  969. }
  970. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  971. return 0;
  972. }
  973. static unsigned int _rtl_mac_to_hwqueue(__le16 fc,
  974. unsigned int mac80211_queue_index)
  975. {
  976. unsigned int hw_queue_index;
  977. if (unlikely(ieee80211_is_beacon(fc))) {
  978. hw_queue_index = BEACON_QUEUE;
  979. goto out;
  980. }
  981. if (ieee80211_is_mgmt(fc)) {
  982. hw_queue_index = MGNT_QUEUE;
  983. goto out;
  984. }
  985. switch (mac80211_queue_index) {
  986. case 0:
  987. hw_queue_index = VO_QUEUE;
  988. break;
  989. case 1:
  990. hw_queue_index = VI_QUEUE;
  991. break;
  992. case 2:
  993. hw_queue_index = BE_QUEUE;;
  994. break;
  995. case 3:
  996. hw_queue_index = BK_QUEUE;
  997. break;
  998. default:
  999. hw_queue_index = BE_QUEUE;
  1000. RT_ASSERT(false, ("QSLT_BE queue, skb_queue:%d\n",
  1001. mac80211_queue_index));
  1002. break;
  1003. }
  1004. out:
  1005. return hw_queue_index;
  1006. }
  1007. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  1008. {
  1009. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1010. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1011. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1012. struct rtl8192_tx_ring *ring;
  1013. struct rtl_tx_desc *pdesc;
  1014. u8 idx;
  1015. unsigned int queue_index, hw_queue;
  1016. unsigned long flags;
  1017. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)(skb->data);
  1018. __le16 fc = hdr->frame_control;
  1019. u8 *pda_addr = hdr->addr1;
  1020. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1021. /*ssn */
  1022. u8 *qc = NULL;
  1023. u8 tid = 0;
  1024. u16 seq_number = 0;
  1025. u8 own;
  1026. u8 temp_one = 1;
  1027. if (ieee80211_is_mgmt(fc))
  1028. rtl_tx_mgmt_proc(hw, skb);
  1029. rtl_action_proc(hw, skb, true);
  1030. queue_index = skb_get_queue_mapping(skb);
  1031. hw_queue = _rtl_mac_to_hwqueue(fc, queue_index);
  1032. if (is_multicast_ether_addr(pda_addr))
  1033. rtlpriv->stats.txbytesmulticast += skb->len;
  1034. else if (is_broadcast_ether_addr(pda_addr))
  1035. rtlpriv->stats.txbytesbroadcast += skb->len;
  1036. else
  1037. rtlpriv->stats.txbytesunicast += skb->len;
  1038. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1039. ring = &rtlpci->tx_ring[hw_queue];
  1040. if (hw_queue != BEACON_QUEUE)
  1041. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1042. ring->entries;
  1043. else
  1044. idx = 0;
  1045. pdesc = &ring->desc[idx];
  1046. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1047. true, HW_DESC_OWN);
  1048. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1049. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1050. ("No more TX desc@%d, ring->idx = %d,"
  1051. "idx = %d, skb_queue_len = 0x%d\n",
  1052. hw_queue, ring->idx, idx,
  1053. skb_queue_len(&ring->queue)));
  1054. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1055. return skb->len;
  1056. }
  1057. /*
  1058. *if(ieee80211_is_nullfunc(fc)) {
  1059. * spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1060. * return 1;
  1061. *}
  1062. */
  1063. if (ieee80211_is_data_qos(fc)) {
  1064. qc = ieee80211_get_qos_ctl(hdr);
  1065. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  1066. seq_number = mac->tids[tid].seq_number;
  1067. seq_number &= IEEE80211_SCTL_SEQ;
  1068. /*
  1069. *hdr->seq_ctrl = hdr->seq_ctrl &
  1070. *cpu_to_le16(IEEE80211_SCTL_FRAG);
  1071. *hdr->seq_ctrl |= cpu_to_le16(seq_number);
  1072. */
  1073. seq_number += 1;
  1074. }
  1075. if (ieee80211_is_data(fc))
  1076. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1077. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  1078. info, skb, hw_queue);
  1079. __skb_queue_tail(&ring->queue, skb);
  1080. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true,
  1081. HW_DESC_OWN, (u8 *)&temp_one);
  1082. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  1083. if (qc)
  1084. mac->tids[tid].seq_number = seq_number;
  1085. }
  1086. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1087. hw_queue != BEACON_QUEUE) {
  1088. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1089. ("less desc left, stop skb_queue@%d, "
  1090. "ring->idx = %d,"
  1091. "idx = %d, skb_queue_len = 0x%d\n",
  1092. hw_queue, ring->idx, idx,
  1093. skb_queue_len(&ring->queue)));
  1094. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1095. }
  1096. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1097. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1098. return 0;
  1099. }
  1100. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1101. {
  1102. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1103. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1104. _rtl_pci_deinit_trx_ring(hw);
  1105. synchronize_irq(rtlpci->pdev->irq);
  1106. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1107. flush_workqueue(rtlpriv->works.rtl_wq);
  1108. destroy_workqueue(rtlpriv->works.rtl_wq);
  1109. }
  1110. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1111. {
  1112. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1113. int err;
  1114. _rtl_pci_init_struct(hw, pdev);
  1115. err = _rtl_pci_init_trx_ring(hw);
  1116. if (err) {
  1117. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1118. ("tx ring initialization failed"));
  1119. return err;
  1120. }
  1121. return 1;
  1122. }
  1123. static int rtl_pci_start(struct ieee80211_hw *hw)
  1124. {
  1125. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1126. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1127. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1128. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1129. int err;
  1130. rtl_pci_reset_trx_ring(hw);
  1131. rtlpci->driver_is_goingto_unload = false;
  1132. err = rtlpriv->cfg->ops->hw_init(hw);
  1133. if (err) {
  1134. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1135. ("Failed to config hardware!\n"));
  1136. return err;
  1137. }
  1138. rtlpriv->cfg->ops->enable_interrupt(hw);
  1139. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
  1140. rtl_init_rx_config(hw);
  1141. /*should after adapter start and interrupt enable. */
  1142. set_hal_start(rtlhal);
  1143. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1144. rtlpci->up_first_time = false;
  1145. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
  1146. return 0;
  1147. }
  1148. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1149. {
  1150. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1151. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1152. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1153. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1154. unsigned long flags;
  1155. u8 RFInProgressTimeOut = 0;
  1156. /*
  1157. *should before disable interrrupt&adapter
  1158. *and will do it immediately.
  1159. */
  1160. set_hal_stop(rtlhal);
  1161. rtlpriv->cfg->ops->disable_interrupt(hw);
  1162. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1163. while (ppsc->rfchange_inprogress) {
  1164. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1165. if (RFInProgressTimeOut > 100) {
  1166. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1167. break;
  1168. }
  1169. mdelay(1);
  1170. RFInProgressTimeOut++;
  1171. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1172. }
  1173. ppsc->rfchange_inprogress = true;
  1174. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1175. rtlpci->driver_is_goingto_unload = true;
  1176. rtlpriv->cfg->ops->hw_disable(hw);
  1177. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1178. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1179. ppsc->rfchange_inprogress = false;
  1180. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1181. rtl_pci_enable_aspm(hw);
  1182. }
  1183. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1184. struct ieee80211_hw *hw)
  1185. {
  1186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1187. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1188. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1189. struct pci_dev *bridge_pdev = pdev->bus->self;
  1190. u16 venderid;
  1191. u16 deviceid;
  1192. u16 irqline;
  1193. u8 tmp;
  1194. venderid = pdev->vendor;
  1195. deviceid = pdev->device;
  1196. pci_read_config_word(pdev, 0x3C, &irqline);
  1197. if (deviceid == RTL_PCI_8192_DID ||
  1198. deviceid == RTL_PCI_0044_DID ||
  1199. deviceid == RTL_PCI_0047_DID ||
  1200. deviceid == RTL_PCI_8192SE_DID ||
  1201. deviceid == RTL_PCI_8174_DID ||
  1202. deviceid == RTL_PCI_8173_DID ||
  1203. deviceid == RTL_PCI_8172_DID ||
  1204. deviceid == RTL_PCI_8171_DID) {
  1205. switch (pdev->revision) {
  1206. case RTL_PCI_REVISION_ID_8192PCIE:
  1207. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1208. ("8192 PCI-E is found - "
  1209. "vid/did=%x/%x\n", venderid, deviceid));
  1210. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1211. break;
  1212. case RTL_PCI_REVISION_ID_8192SE:
  1213. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1214. ("8192SE is found - "
  1215. "vid/did=%x/%x\n", venderid, deviceid));
  1216. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1217. break;
  1218. default:
  1219. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1220. ("Err: Unknown device - "
  1221. "vid/did=%x/%x\n", venderid, deviceid));
  1222. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1223. break;
  1224. }
  1225. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1226. deviceid == RTL_PCI_8192CE_DID ||
  1227. deviceid == RTL_PCI_8191CE_DID ||
  1228. deviceid == RTL_PCI_8188CE_DID) {
  1229. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1230. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1231. ("8192C PCI-E is found - "
  1232. "vid/did=%x/%x\n", venderid, deviceid));
  1233. } else {
  1234. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1235. ("Err: Unknown device -"
  1236. " vid/did=%x/%x\n", venderid, deviceid));
  1237. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1238. }
  1239. /*find bus info */
  1240. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1241. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1242. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1243. /*find bridge info */
  1244. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1245. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1246. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1247. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1248. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1249. ("Pci Bridge Vendor is found index: %d\n",
  1250. tmp));
  1251. break;
  1252. }
  1253. }
  1254. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1255. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1256. pcipriv->ndis_adapter.pcibridge_busnum =
  1257. bridge_pdev->bus->number;
  1258. pcipriv->ndis_adapter.pcibridge_devnum =
  1259. PCI_SLOT(bridge_pdev->devfn);
  1260. pcipriv->ndis_adapter.pcibridge_funcnum =
  1261. PCI_FUNC(bridge_pdev->devfn);
  1262. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1263. pci_pcie_cap(bridge_pdev);
  1264. pcipriv->ndis_adapter.pcicfg_addrport =
  1265. (pcipriv->ndis_adapter.pcibridge_busnum << 16) |
  1266. (pcipriv->ndis_adapter.pcibridge_devnum << 11) |
  1267. (pcipriv->ndis_adapter.pcibridge_funcnum << 8) | (1 << 31);
  1268. pcipriv->ndis_adapter.num4bytes =
  1269. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1270. rtl_pci_get_linkcontrol_field(hw);
  1271. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1272. PCI_BRIDGE_VENDOR_AMD) {
  1273. pcipriv->ndis_adapter.amd_l1_patch =
  1274. rtl_pci_get_amd_l1_patch(hw);
  1275. }
  1276. }
  1277. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1278. ("pcidev busnumber:devnumber:funcnumber:"
  1279. "vendor:link_ctl %d:%d:%d:%x:%x\n",
  1280. pcipriv->ndis_adapter.busnumber,
  1281. pcipriv->ndis_adapter.devnumber,
  1282. pcipriv->ndis_adapter.funcnumber,
  1283. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
  1284. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1285. ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
  1286. "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1287. pcipriv->ndis_adapter.pcibridge_busnum,
  1288. pcipriv->ndis_adapter.pcibridge_devnum,
  1289. pcipriv->ndis_adapter.pcibridge_funcnum,
  1290. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1291. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1292. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1293. pcipriv->ndis_adapter.amd_l1_patch));
  1294. rtl_pci_parse_configuration(pdev, hw);
  1295. return true;
  1296. }
  1297. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1298. const struct pci_device_id *id)
  1299. {
  1300. struct ieee80211_hw *hw = NULL;
  1301. struct rtl_priv *rtlpriv = NULL;
  1302. struct rtl_pci_priv *pcipriv = NULL;
  1303. struct rtl_pci *rtlpci;
  1304. unsigned long pmem_start, pmem_len, pmem_flags;
  1305. int err;
  1306. err = pci_enable_device(pdev);
  1307. if (err) {
  1308. RT_ASSERT(false,
  1309. ("%s : Cannot enable new PCI device\n",
  1310. pci_name(pdev)));
  1311. return err;
  1312. }
  1313. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1314. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1315. RT_ASSERT(false, ("Unable to obtain 32bit DMA "
  1316. "for consistent allocations\n"));
  1317. pci_disable_device(pdev);
  1318. return -ENOMEM;
  1319. }
  1320. }
  1321. pci_set_master(pdev);
  1322. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1323. sizeof(struct rtl_priv), &rtl_ops);
  1324. if (!hw) {
  1325. RT_ASSERT(false,
  1326. ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
  1327. err = -ENOMEM;
  1328. goto fail1;
  1329. }
  1330. SET_IEEE80211_DEV(hw, &pdev->dev);
  1331. pci_set_drvdata(pdev, hw);
  1332. rtlpriv = hw->priv;
  1333. pcipriv = (void *)rtlpriv->priv;
  1334. pcipriv->dev.pdev = pdev;
  1335. /*
  1336. *init dbgp flags before all
  1337. *other functions, because we will
  1338. *use it in other funtions like
  1339. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1340. *you can not use these macro
  1341. *before this
  1342. */
  1343. rtl_dbgp_flag_init(hw);
  1344. /* MEM map */
  1345. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1346. if (err) {
  1347. RT_ASSERT(false, ("Can't obtain PCI resources\n"));
  1348. return err;
  1349. }
  1350. pmem_start = pci_resource_start(pdev, 2);
  1351. pmem_len = pci_resource_len(pdev, 2);
  1352. pmem_flags = pci_resource_flags(pdev, 2);
  1353. /*shared mem start */
  1354. rtlpriv->io.pci_mem_start =
  1355. (unsigned long)pci_iomap(pdev, 2, pmem_len);
  1356. if (rtlpriv->io.pci_mem_start == 0) {
  1357. RT_ASSERT(false, ("Can't map PCI mem\n"));
  1358. goto fail2;
  1359. }
  1360. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1361. ("mem mapped space: start: 0x%08lx len:%08lx "
  1362. "flags:%08lx, after map:0x%08lx\n",
  1363. pmem_start, pmem_len, pmem_flags,
  1364. rtlpriv->io.pci_mem_start));
  1365. /* Disable Clk Request */
  1366. pci_write_config_byte(pdev, 0x81, 0);
  1367. /* leave D3 mode */
  1368. pci_write_config_byte(pdev, 0x44, 0);
  1369. pci_write_config_byte(pdev, 0x04, 0x06);
  1370. pci_write_config_byte(pdev, 0x04, 0x07);
  1371. /* init cfg & intf_ops */
  1372. rtlpriv->rtlhal.interface = INTF_PCI;
  1373. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1374. rtlpriv->intf_ops = &rtl_pci_ops;
  1375. /* find adapter */
  1376. _rtl_pci_find_adapter(pdev, hw);
  1377. /* Init IO handler */
  1378. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1379. /*like read eeprom and so on */
  1380. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1381. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1382. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1383. ("Can't init_sw_vars.\n"));
  1384. goto fail3;
  1385. }
  1386. rtlpriv->cfg->ops->init_sw_leds(hw);
  1387. /*aspm */
  1388. rtl_pci_init_aspm(hw);
  1389. /* Init mac80211 sw */
  1390. err = rtl_init_core(hw);
  1391. if (err) {
  1392. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1393. ("Can't allocate sw for mac80211.\n"));
  1394. goto fail3;
  1395. }
  1396. /* Init PCI sw */
  1397. err = !rtl_pci_init(hw, pdev);
  1398. if (err) {
  1399. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1400. ("Failed to init PCI.\n"));
  1401. goto fail3;
  1402. }
  1403. err = ieee80211_register_hw(hw);
  1404. if (err) {
  1405. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1406. ("Can't register mac80211 hw.\n"));
  1407. goto fail3;
  1408. } else {
  1409. rtlpriv->mac80211.mac80211_registered = 1;
  1410. }
  1411. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1412. if (err) {
  1413. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1414. ("failed to create sysfs device attributes\n"));
  1415. goto fail3;
  1416. }
  1417. /*init rfkill */
  1418. rtl_init_rfkill(hw);
  1419. rtlpci = rtl_pcidev(pcipriv);
  1420. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1421. IRQF_SHARED, KBUILD_MODNAME, hw);
  1422. if (err) {
  1423. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1424. ("%s: failed to register IRQ handler\n",
  1425. wiphy_name(hw->wiphy)));
  1426. goto fail3;
  1427. } else {
  1428. rtlpci->irq_alloc = 1;
  1429. }
  1430. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1431. return 0;
  1432. fail3:
  1433. pci_set_drvdata(pdev, NULL);
  1434. rtl_deinit_core(hw);
  1435. _rtl_pci_io_handler_release(hw);
  1436. ieee80211_free_hw(hw);
  1437. if (rtlpriv->io.pci_mem_start != 0)
  1438. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1439. fail2:
  1440. pci_release_regions(pdev);
  1441. fail1:
  1442. pci_disable_device(pdev);
  1443. return -ENODEV;
  1444. }
  1445. EXPORT_SYMBOL(rtl_pci_probe);
  1446. void rtl_pci_disconnect(struct pci_dev *pdev)
  1447. {
  1448. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1449. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1450. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1451. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1452. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1453. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1454. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1455. /*ieee80211_unregister_hw will call ops_stop */
  1456. if (rtlmac->mac80211_registered == 1) {
  1457. ieee80211_unregister_hw(hw);
  1458. rtlmac->mac80211_registered = 0;
  1459. } else {
  1460. rtl_deinit_deferred_work(hw);
  1461. rtlpriv->intf_ops->adapter_stop(hw);
  1462. }
  1463. /*deinit rfkill */
  1464. rtl_deinit_rfkill(hw);
  1465. rtl_pci_deinit(hw);
  1466. rtl_deinit_core(hw);
  1467. if (rtlpriv->cfg->ops->deinit_sw_leds)
  1468. rtlpriv->cfg->ops->deinit_sw_leds(hw);
  1469. _rtl_pci_io_handler_release(hw);
  1470. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1471. if (rtlpci->irq_alloc) {
  1472. free_irq(rtlpci->pdev->irq, hw);
  1473. rtlpci->irq_alloc = 0;
  1474. }
  1475. if (rtlpriv->io.pci_mem_start != 0) {
  1476. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1477. pci_release_regions(pdev);
  1478. }
  1479. pci_disable_device(pdev);
  1480. pci_set_drvdata(pdev, NULL);
  1481. ieee80211_free_hw(hw);
  1482. }
  1483. EXPORT_SYMBOL(rtl_pci_disconnect);
  1484. /***************************************
  1485. kernel pci power state define:
  1486. PCI_D0 ((pci_power_t __force) 0)
  1487. PCI_D1 ((pci_power_t __force) 1)
  1488. PCI_D2 ((pci_power_t __force) 2)
  1489. PCI_D3hot ((pci_power_t __force) 3)
  1490. PCI_D3cold ((pci_power_t __force) 4)
  1491. PCI_UNKNOWN ((pci_power_t __force) 5)
  1492. This function is called when system
  1493. goes into suspend state mac80211 will
  1494. call rtl_mac_stop() from the mac80211
  1495. suspend function first, So there is
  1496. no need to call hw_disable here.
  1497. ****************************************/
  1498. int rtl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1499. {
  1500. pci_save_state(pdev);
  1501. pci_disable_device(pdev);
  1502. pci_set_power_state(pdev, PCI_D3hot);
  1503. return 0;
  1504. }
  1505. EXPORT_SYMBOL(rtl_pci_suspend);
  1506. int rtl_pci_resume(struct pci_dev *pdev)
  1507. {
  1508. int ret;
  1509. pci_set_power_state(pdev, PCI_D0);
  1510. ret = pci_enable_device(pdev);
  1511. if (ret) {
  1512. RT_ASSERT(false, ("ERR: <======\n"));
  1513. return ret;
  1514. }
  1515. pci_restore_state(pdev);
  1516. return 0;
  1517. }
  1518. EXPORT_SYMBOL(rtl_pci_resume);
  1519. struct rtl_intf_ops rtl_pci_ops = {
  1520. .adapter_start = rtl_pci_start,
  1521. .adapter_stop = rtl_pci_stop,
  1522. .adapter_tx = rtl_pci_tx,
  1523. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1524. .disable_aspm = rtl_pci_disable_aspm,
  1525. .enable_aspm = rtl_pci_enable_aspm,
  1526. };