rt2800.h 84 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787
  1. /*
  2. Copyright (C) 2004 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  5. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  6. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  7. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  8. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  9. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  10. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  11. <http://rt2x00.serialmonkey.com>
  12. This program is free software; you can redistribute it and/or modify
  13. it under the terms of the GNU General Public License as published by
  14. the Free Software Foundation; either version 2 of the License, or
  15. (at your option) any later version.
  16. This program is distributed in the hope that it will be useful,
  17. but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. GNU General Public License for more details.
  20. You should have received a copy of the GNU General Public License
  21. along with this program; if not, write to the
  22. Free Software Foundation, Inc.,
  23. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. */
  25. /*
  26. Module: rt2800
  27. Abstract: Data structures and registers for the rt2800 modules.
  28. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  29. */
  30. #ifndef RT2800_H
  31. #define RT2800_H
  32. /*
  33. * RF chip defines.
  34. *
  35. * RF2820 2.4G 2T3R
  36. * RF2850 2.4G/5G 2T3R
  37. * RF2720 2.4G 1T2R
  38. * RF2750 2.4G/5G 1T2R
  39. * RF3020 2.4G 1T1R
  40. * RF2020 2.4G B/G
  41. * RF3021 2.4G 1T2R
  42. * RF3022 2.4G 2T2R
  43. * RF3052 2.4G/5G 2T2R
  44. * RF2853 2.4G/5G 3T3R
  45. * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
  46. * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
  47. * RF3053 2.4G/5G 3T3R(RT3883/RT3563/RT3573/RT3593/RT3662)
  48. * RF5592 2.4G/5G 2T2R
  49. * RF5360 2.4G 1T1R
  50. * RF5370 2.4G 1T1R
  51. * RF5390 2.4G 1T1R
  52. */
  53. #define RF2820 0x0001
  54. #define RF2850 0x0002
  55. #define RF2720 0x0003
  56. #define RF2750 0x0004
  57. #define RF3020 0x0005
  58. #define RF2020 0x0006
  59. #define RF3021 0x0007
  60. #define RF3022 0x0008
  61. #define RF3052 0x0009
  62. #define RF2853 0x000a
  63. #define RF3320 0x000b
  64. #define RF3322 0x000c
  65. #define RF3053 0x000d
  66. #define RF5592 0x000f
  67. #define RF3290 0x3290
  68. #define RF5360 0x5360
  69. #define RF5370 0x5370
  70. #define RF5372 0x5372
  71. #define RF5390 0x5390
  72. #define RF5392 0x5392
  73. /*
  74. * Chipset revisions.
  75. */
  76. #define REV_RT2860C 0x0100
  77. #define REV_RT2860D 0x0101
  78. #define REV_RT2872E 0x0200
  79. #define REV_RT3070E 0x0200
  80. #define REV_RT3070F 0x0201
  81. #define REV_RT3071E 0x0211
  82. #define REV_RT3090E 0x0211
  83. #define REV_RT3390E 0x0211
  84. #define REV_RT5390F 0x0502
  85. #define REV_RT5390R 0x1502
  86. #define REV_RT5592C 0x0221
  87. #define DEFAULT_RSSI_OFFSET 120
  88. /*
  89. * Register layout information.
  90. */
  91. #define CSR_REG_BASE 0x1000
  92. #define CSR_REG_SIZE 0x0800
  93. #define EEPROM_BASE 0x0000
  94. #define EEPROM_SIZE 0x0110
  95. #define BBP_BASE 0x0000
  96. #define BBP_SIZE 0x00ff
  97. #define RF_BASE 0x0004
  98. #define RF_SIZE 0x0010
  99. #define RFCSR_BASE 0x0000
  100. #define RFCSR_SIZE 0x0040
  101. /*
  102. * Number of TX queues.
  103. */
  104. #define NUM_TX_QUEUES 4
  105. /*
  106. * Registers.
  107. */
  108. /*
  109. * MAC_CSR0_3290: MAC_CSR0 for RT3290 to identity MAC version number.
  110. */
  111. #define MAC_CSR0_3290 0x0000
  112. /*
  113. * E2PROM_CSR: PCI EEPROM control register.
  114. * RELOAD: Write 1 to reload eeprom content.
  115. * TYPE: 0: 93c46, 1:93c66.
  116. * LOAD_STATUS: 1:loading, 0:done.
  117. */
  118. #define E2PROM_CSR 0x0004
  119. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  120. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  121. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  122. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  123. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  124. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  125. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  126. /*
  127. * CMB_CTRL_CFG
  128. */
  129. #define CMB_CTRL 0x0020
  130. #define AUX_OPT_BIT0 FIELD32(0x00000001)
  131. #define AUX_OPT_BIT1 FIELD32(0x00000002)
  132. #define AUX_OPT_BIT2 FIELD32(0x00000004)
  133. #define AUX_OPT_BIT3 FIELD32(0x00000008)
  134. #define AUX_OPT_BIT4 FIELD32(0x00000010)
  135. #define AUX_OPT_BIT5 FIELD32(0x00000020)
  136. #define AUX_OPT_BIT6 FIELD32(0x00000040)
  137. #define AUX_OPT_BIT7 FIELD32(0x00000080)
  138. #define AUX_OPT_BIT8 FIELD32(0x00000100)
  139. #define AUX_OPT_BIT9 FIELD32(0x00000200)
  140. #define AUX_OPT_BIT10 FIELD32(0x00000400)
  141. #define AUX_OPT_BIT11 FIELD32(0x00000800)
  142. #define AUX_OPT_BIT12 FIELD32(0x00001000)
  143. #define AUX_OPT_BIT13 FIELD32(0x00002000)
  144. #define AUX_OPT_BIT14 FIELD32(0x00004000)
  145. #define AUX_OPT_BIT15 FIELD32(0x00008000)
  146. #define LDO25_LEVEL FIELD32(0x00030000)
  147. #define LDO25_LARGEA FIELD32(0x00040000)
  148. #define LDO25_FRC_ON FIELD32(0x00080000)
  149. #define CMB_RSV FIELD32(0x00300000)
  150. #define XTAL_RDY FIELD32(0x00400000)
  151. #define PLL_LD FIELD32(0x00800000)
  152. #define LDO_CORE_LEVEL FIELD32(0x0F000000)
  153. #define LDO_BGSEL FIELD32(0x30000000)
  154. #define LDO3_EN FIELD32(0x40000000)
  155. #define LDO0_EN FIELD32(0x80000000)
  156. /*
  157. * EFUSE_CSR_3290: RT3290 EEPROM
  158. */
  159. #define EFUSE_CTRL_3290 0x0024
  160. /*
  161. * EFUSE_DATA3 of 3290
  162. */
  163. #define EFUSE_DATA3_3290 0x0028
  164. /*
  165. * EFUSE_DATA2 of 3290
  166. */
  167. #define EFUSE_DATA2_3290 0x002c
  168. /*
  169. * EFUSE_DATA1 of 3290
  170. */
  171. #define EFUSE_DATA1_3290 0x0030
  172. /*
  173. * EFUSE_DATA0 of 3290
  174. */
  175. #define EFUSE_DATA0_3290 0x0034
  176. /*
  177. * OSC_CTRL_CFG
  178. * Ring oscillator configuration
  179. */
  180. #define OSC_CTRL 0x0038
  181. #define OSC_REF_CYCLE FIELD32(0x00001fff)
  182. #define OSC_RSV FIELD32(0x0000e000)
  183. #define OSC_CAL_CNT FIELD32(0x0fff0000)
  184. #define OSC_CAL_ACK FIELD32(0x10000000)
  185. #define OSC_CLK_32K_VLD FIELD32(0x20000000)
  186. #define OSC_CAL_REQ FIELD32(0x40000000)
  187. #define OSC_ROSC_EN FIELD32(0x80000000)
  188. /*
  189. * COEX_CFG_0
  190. */
  191. #define COEX_CFG0 0x0040
  192. #define COEX_CFG_ANT FIELD32(0xff000000)
  193. /*
  194. * COEX_CFG_1
  195. */
  196. #define COEX_CFG1 0x0044
  197. /*
  198. * COEX_CFG_2
  199. */
  200. #define COEX_CFG2 0x0048
  201. #define BT_COEX_CFG1 FIELD32(0xff000000)
  202. #define BT_COEX_CFG0 FIELD32(0x00ff0000)
  203. #define WL_COEX_CFG1 FIELD32(0x0000ff00)
  204. #define WL_COEX_CFG0 FIELD32(0x000000ff)
  205. /*
  206. * PLL_CTRL_CFG
  207. * PLL configuration register
  208. */
  209. #define PLL_CTRL 0x0050
  210. #define PLL_RESERVED_INPUT1 FIELD32(0x000000ff)
  211. #define PLL_RESERVED_INPUT2 FIELD32(0x0000ff00)
  212. #define PLL_CONTROL FIELD32(0x00070000)
  213. #define PLL_LPF_R1 FIELD32(0x00080000)
  214. #define PLL_LPF_C1_CTRL FIELD32(0x00300000)
  215. #define PLL_LPF_C2_CTRL FIELD32(0x00c00000)
  216. #define PLL_CP_CURRENT_CTRL FIELD32(0x03000000)
  217. #define PLL_PFD_DELAY_CTRL FIELD32(0x0c000000)
  218. #define PLL_LOCK_CTRL FIELD32(0x70000000)
  219. #define PLL_VBGBK_EN FIELD32(0x80000000)
  220. /*
  221. * WLAN_CTRL_CFG
  222. * RT3290 wlan configuration
  223. */
  224. #define WLAN_FUN_CTRL 0x0080
  225. #define WLAN_EN FIELD32(0x00000001)
  226. #define WLAN_CLK_EN FIELD32(0x00000002)
  227. #define WLAN_RSV1 FIELD32(0x00000004)
  228. #define WLAN_RESET FIELD32(0x00000008)
  229. #define PCIE_APP0_CLK_REQ FIELD32(0x00000010)
  230. #define FRC_WL_ANT_SET FIELD32(0x00000020)
  231. #define INV_TR_SW0 FIELD32(0x00000040)
  232. #define WLAN_GPIO_IN_BIT0 FIELD32(0x00000100)
  233. #define WLAN_GPIO_IN_BIT1 FIELD32(0x00000200)
  234. #define WLAN_GPIO_IN_BIT2 FIELD32(0x00000400)
  235. #define WLAN_GPIO_IN_BIT3 FIELD32(0x00000800)
  236. #define WLAN_GPIO_IN_BIT4 FIELD32(0x00001000)
  237. #define WLAN_GPIO_IN_BIT5 FIELD32(0x00002000)
  238. #define WLAN_GPIO_IN_BIT6 FIELD32(0x00004000)
  239. #define WLAN_GPIO_IN_BIT7 FIELD32(0x00008000)
  240. #define WLAN_GPIO_IN_BIT_ALL FIELD32(0x0000ff00)
  241. #define WLAN_GPIO_OUT_BIT0 FIELD32(0x00010000)
  242. #define WLAN_GPIO_OUT_BIT1 FIELD32(0x00020000)
  243. #define WLAN_GPIO_OUT_BIT2 FIELD32(0x00040000)
  244. #define WLAN_GPIO_OUT_BIT3 FIELD32(0x00050000)
  245. #define WLAN_GPIO_OUT_BIT4 FIELD32(0x00100000)
  246. #define WLAN_GPIO_OUT_BIT5 FIELD32(0x00200000)
  247. #define WLAN_GPIO_OUT_BIT6 FIELD32(0x00400000)
  248. #define WLAN_GPIO_OUT_BIT7 FIELD32(0x00800000)
  249. #define WLAN_GPIO_OUT_BIT_ALL FIELD32(0x00ff0000)
  250. #define WLAN_GPIO_OUT_OE_BIT0 FIELD32(0x01000000)
  251. #define WLAN_GPIO_OUT_OE_BIT1 FIELD32(0x02000000)
  252. #define WLAN_GPIO_OUT_OE_BIT2 FIELD32(0x04000000)
  253. #define WLAN_GPIO_OUT_OE_BIT3 FIELD32(0x08000000)
  254. #define WLAN_GPIO_OUT_OE_BIT4 FIELD32(0x10000000)
  255. #define WLAN_GPIO_OUT_OE_BIT5 FIELD32(0x20000000)
  256. #define WLAN_GPIO_OUT_OE_BIT6 FIELD32(0x40000000)
  257. #define WLAN_GPIO_OUT_OE_BIT7 FIELD32(0x80000000)
  258. #define WLAN_GPIO_OUT_OE_BIT_ALL FIELD32(0xff000000)
  259. /*
  260. * AUX_CTRL: Aux/PCI-E related configuration
  261. */
  262. #define AUX_CTRL 0x10c
  263. #define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
  264. #define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
  265. /*
  266. * OPT_14: Unknown register used by rt3xxx devices.
  267. */
  268. #define OPT_14_CSR 0x0114
  269. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  270. /*
  271. * INT_SOURCE_CSR: Interrupt source register.
  272. * Write one to clear corresponding bit.
  273. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  274. */
  275. #define INT_SOURCE_CSR 0x0200
  276. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  277. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  278. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  279. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  280. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  281. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  282. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  283. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  284. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  285. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  286. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  287. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  288. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  289. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  290. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  291. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  292. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  293. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  294. /*
  295. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  296. */
  297. #define INT_MASK_CSR 0x0204
  298. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  299. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  300. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  301. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  302. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  303. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  304. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  305. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  306. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  307. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  308. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  309. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  310. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  311. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  312. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  313. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  314. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  315. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  316. /*
  317. * WPDMA_GLO_CFG
  318. */
  319. #define WPDMA_GLO_CFG 0x0208
  320. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  321. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  322. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  323. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  324. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  325. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  326. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  327. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  328. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  329. /*
  330. * WPDMA_RST_IDX
  331. */
  332. #define WPDMA_RST_IDX 0x020c
  333. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  334. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  335. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  336. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  337. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  338. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  339. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  340. /*
  341. * DELAY_INT_CFG
  342. */
  343. #define DELAY_INT_CFG 0x0210
  344. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  345. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  346. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  347. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  348. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  349. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  350. /*
  351. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  352. * AIFSN0: AC_VO
  353. * AIFSN1: AC_VI
  354. * AIFSN2: AC_BE
  355. * AIFSN3: AC_BK
  356. */
  357. #define WMM_AIFSN_CFG 0x0214
  358. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  359. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  360. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  361. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  362. /*
  363. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  364. * CWMIN0: AC_VO
  365. * CWMIN1: AC_VI
  366. * CWMIN2: AC_BE
  367. * CWMIN3: AC_BK
  368. */
  369. #define WMM_CWMIN_CFG 0x0218
  370. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  371. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  372. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  373. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  374. /*
  375. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  376. * CWMAX0: AC_VO
  377. * CWMAX1: AC_VI
  378. * CWMAX2: AC_BE
  379. * CWMAX3: AC_BK
  380. */
  381. #define WMM_CWMAX_CFG 0x021c
  382. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  383. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  384. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  385. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  386. /*
  387. * AC_TXOP0: AC_VO/AC_VI TXOP register
  388. * AC0TXOP: AC_VO in unit of 32us
  389. * AC1TXOP: AC_VI in unit of 32us
  390. */
  391. #define WMM_TXOP0_CFG 0x0220
  392. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  393. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  394. /*
  395. * AC_TXOP1: AC_BE/AC_BK TXOP register
  396. * AC2TXOP: AC_BE in unit of 32us
  397. * AC3TXOP: AC_BK in unit of 32us
  398. */
  399. #define WMM_TXOP1_CFG 0x0224
  400. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  401. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  402. /*
  403. * GPIO_CTRL:
  404. * GPIO_CTRL_VALx: GPIO value
  405. * GPIO_CTRL_DIRx: GPIO direction: 0 = output; 1 = input
  406. */
  407. #define GPIO_CTRL 0x0228
  408. #define GPIO_CTRL_VAL0 FIELD32(0x00000001)
  409. #define GPIO_CTRL_VAL1 FIELD32(0x00000002)
  410. #define GPIO_CTRL_VAL2 FIELD32(0x00000004)
  411. #define GPIO_CTRL_VAL3 FIELD32(0x00000008)
  412. #define GPIO_CTRL_VAL4 FIELD32(0x00000010)
  413. #define GPIO_CTRL_VAL5 FIELD32(0x00000020)
  414. #define GPIO_CTRL_VAL6 FIELD32(0x00000040)
  415. #define GPIO_CTRL_VAL7 FIELD32(0x00000080)
  416. #define GPIO_CTRL_DIR0 FIELD32(0x00000100)
  417. #define GPIO_CTRL_DIR1 FIELD32(0x00000200)
  418. #define GPIO_CTRL_DIR2 FIELD32(0x00000400)
  419. #define GPIO_CTRL_DIR3 FIELD32(0x00000800)
  420. #define GPIO_CTRL_DIR4 FIELD32(0x00001000)
  421. #define GPIO_CTRL_DIR5 FIELD32(0x00002000)
  422. #define GPIO_CTRL_DIR6 FIELD32(0x00004000)
  423. #define GPIO_CTRL_DIR7 FIELD32(0x00008000)
  424. #define GPIO_CTRL_VAL8 FIELD32(0x00010000)
  425. #define GPIO_CTRL_VAL9 FIELD32(0x00020000)
  426. #define GPIO_CTRL_VAL10 FIELD32(0x00040000)
  427. #define GPIO_CTRL_DIR8 FIELD32(0x01000000)
  428. #define GPIO_CTRL_DIR9 FIELD32(0x02000000)
  429. #define GPIO_CTRL_DIR10 FIELD32(0x04000000)
  430. /*
  431. * MCU_CMD_CFG
  432. */
  433. #define MCU_CMD_CFG 0x022c
  434. /*
  435. * AC_VO register offsets
  436. */
  437. #define TX_BASE_PTR0 0x0230
  438. #define TX_MAX_CNT0 0x0234
  439. #define TX_CTX_IDX0 0x0238
  440. #define TX_DTX_IDX0 0x023c
  441. /*
  442. * AC_VI register offsets
  443. */
  444. #define TX_BASE_PTR1 0x0240
  445. #define TX_MAX_CNT1 0x0244
  446. #define TX_CTX_IDX1 0x0248
  447. #define TX_DTX_IDX1 0x024c
  448. /*
  449. * AC_BE register offsets
  450. */
  451. #define TX_BASE_PTR2 0x0250
  452. #define TX_MAX_CNT2 0x0254
  453. #define TX_CTX_IDX2 0x0258
  454. #define TX_DTX_IDX2 0x025c
  455. /*
  456. * AC_BK register offsets
  457. */
  458. #define TX_BASE_PTR3 0x0260
  459. #define TX_MAX_CNT3 0x0264
  460. #define TX_CTX_IDX3 0x0268
  461. #define TX_DTX_IDX3 0x026c
  462. /*
  463. * HCCA register offsets
  464. */
  465. #define TX_BASE_PTR4 0x0270
  466. #define TX_MAX_CNT4 0x0274
  467. #define TX_CTX_IDX4 0x0278
  468. #define TX_DTX_IDX4 0x027c
  469. /*
  470. * MGMT register offsets
  471. */
  472. #define TX_BASE_PTR5 0x0280
  473. #define TX_MAX_CNT5 0x0284
  474. #define TX_CTX_IDX5 0x0288
  475. #define TX_DTX_IDX5 0x028c
  476. /*
  477. * RX register offsets
  478. */
  479. #define RX_BASE_PTR 0x0290
  480. #define RX_MAX_CNT 0x0294
  481. #define RX_CRX_IDX 0x0298
  482. #define RX_DRX_IDX 0x029c
  483. /*
  484. * USB_DMA_CFG
  485. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  486. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  487. * PHY_CLEAR: phy watch dog enable.
  488. * TX_CLEAR: Clear USB DMA TX path.
  489. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  490. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  491. * RX_BULK_EN: Enable USB DMA Rx.
  492. * TX_BULK_EN: Enable USB DMA Tx.
  493. * EP_OUT_VALID: OUT endpoint data valid.
  494. * RX_BUSY: USB DMA RX FSM busy.
  495. * TX_BUSY: USB DMA TX FSM busy.
  496. */
  497. #define USB_DMA_CFG 0x02a0
  498. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  499. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  500. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  501. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  502. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  503. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  504. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  505. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  506. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  507. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  508. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  509. /*
  510. * US_CYC_CNT
  511. * BT_MODE_EN: Bluetooth mode enable
  512. * CLOCK CYCLE: Clock cycle count in 1us.
  513. * PCI:0x21, PCIE:0x7d, USB:0x1e
  514. */
  515. #define US_CYC_CNT 0x02a4
  516. #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
  517. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  518. /*
  519. * PBF_SYS_CTRL
  520. * HOST_RAM_WRITE: enable Host program ram write selection
  521. */
  522. #define PBF_SYS_CTRL 0x0400
  523. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  524. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  525. /*
  526. * HOST-MCU shared memory
  527. */
  528. #define HOST_CMD_CSR 0x0404
  529. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  530. /*
  531. * PBF registers
  532. * Most are for debug. Driver doesn't touch PBF register.
  533. */
  534. #define PBF_CFG 0x0408
  535. #define PBF_MAX_PCNT 0x040c
  536. #define PBF_CTRL 0x0410
  537. #define PBF_INT_STA 0x0414
  538. #define PBF_INT_ENA 0x0418
  539. /*
  540. * BCN_OFFSET0:
  541. */
  542. #define BCN_OFFSET0 0x042c
  543. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  544. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  545. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  546. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  547. /*
  548. * BCN_OFFSET1:
  549. */
  550. #define BCN_OFFSET1 0x0430
  551. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  552. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  553. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  554. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  555. /*
  556. * TXRXQ_PCNT: PBF register
  557. * PCNT_TX0Q: Page count for TX hardware queue 0
  558. * PCNT_TX1Q: Page count for TX hardware queue 1
  559. * PCNT_TX2Q: Page count for TX hardware queue 2
  560. * PCNT_RX0Q: Page count for RX hardware queue
  561. */
  562. #define TXRXQ_PCNT 0x0438
  563. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  564. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  565. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  566. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  567. /*
  568. * PBF register
  569. * Debug. Driver doesn't touch PBF register.
  570. */
  571. #define PBF_DBG 0x043c
  572. /*
  573. * RF registers
  574. */
  575. #define RF_CSR_CFG 0x0500
  576. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  577. #define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
  578. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  579. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  580. /*
  581. * EFUSE_CSR: RT30x0 EEPROM
  582. */
  583. #define EFUSE_CTRL 0x0580
  584. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  585. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  586. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  587. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  588. /*
  589. * EFUSE_DATA0
  590. */
  591. #define EFUSE_DATA0 0x0590
  592. /*
  593. * EFUSE_DATA1
  594. */
  595. #define EFUSE_DATA1 0x0594
  596. /*
  597. * EFUSE_DATA2
  598. */
  599. #define EFUSE_DATA2 0x0598
  600. /*
  601. * EFUSE_DATA3
  602. */
  603. #define EFUSE_DATA3 0x059c
  604. /*
  605. * LDO_CFG0
  606. */
  607. #define LDO_CFG0 0x05d4
  608. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  609. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  610. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  611. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  612. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  613. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  614. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  615. /*
  616. * GPIO_SWITCH
  617. */
  618. #define GPIO_SWITCH 0x05dc
  619. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  620. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  621. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  622. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  623. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  624. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  625. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  626. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  627. /*
  628. * FIXME: where the DEBUG_INDEX name come from?
  629. */
  630. #define MAC_DEBUG_INDEX 0x05e8
  631. #define MAC_DEBUG_INDEX_XTAL FIELD32(0x80000000)
  632. /*
  633. * MAC Control/Status Registers(CSR).
  634. * Some values are set in TU, whereas 1 TU == 1024 us.
  635. */
  636. /*
  637. * MAC_CSR0: ASIC revision number.
  638. * ASIC_REV: 0
  639. * ASIC_VER: 2860 or 2870
  640. */
  641. #define MAC_CSR0 0x1000
  642. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  643. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  644. /*
  645. * MAC_SYS_CTRL:
  646. */
  647. #define MAC_SYS_CTRL 0x1004
  648. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  649. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  650. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  651. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  652. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  653. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  654. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  655. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  656. /*
  657. * MAC_ADDR_DW0: STA MAC register 0
  658. */
  659. #define MAC_ADDR_DW0 0x1008
  660. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  661. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  662. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  663. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  664. /*
  665. * MAC_ADDR_DW1: STA MAC register 1
  666. * UNICAST_TO_ME_MASK:
  667. * Used to mask off bits from byte 5 of the MAC address
  668. * to determine the UNICAST_TO_ME bit for RX frames.
  669. * The full mask is complemented by BSS_ID_MASK:
  670. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  671. */
  672. #define MAC_ADDR_DW1 0x100c
  673. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  674. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  675. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  676. /*
  677. * MAC_BSSID_DW0: BSSID register 0
  678. */
  679. #define MAC_BSSID_DW0 0x1010
  680. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  681. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  682. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  683. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  684. /*
  685. * MAC_BSSID_DW1: BSSID register 1
  686. * BSS_ID_MASK:
  687. * 0: 1-BSSID mode (BSS index = 0)
  688. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  689. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  690. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  691. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  692. * BSSID. This will make sure that those bits will be ignored
  693. * when determining the MY_BSS of RX frames.
  694. */
  695. #define MAC_BSSID_DW1 0x1014
  696. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  697. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  698. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  699. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  700. /*
  701. * MAX_LEN_CFG: Maximum frame length register.
  702. * MAX_MPDU: rt2860b max 16k bytes
  703. * MAX_PSDU: Maximum PSDU length
  704. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  705. */
  706. #define MAX_LEN_CFG 0x1018
  707. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  708. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  709. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  710. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  711. /*
  712. * BBP_CSR_CFG: BBP serial control register
  713. * VALUE: Register value to program into BBP
  714. * REG_NUM: Selected BBP register
  715. * READ_CONTROL: 0 write BBP, 1 read BBP
  716. * BUSY: ASIC is busy executing BBP commands
  717. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  718. * BBP_RW_MODE: 0 serial, 1 parallel
  719. */
  720. #define BBP_CSR_CFG 0x101c
  721. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  722. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  723. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  724. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  725. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  726. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  727. /*
  728. * RF_CSR_CFG0: RF control register
  729. * REGID_AND_VALUE: Register value to program into RF
  730. * BITWIDTH: Selected RF register
  731. * STANDBYMODE: 0 high when standby, 1 low when standby
  732. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  733. * BUSY: ASIC is busy executing RF commands
  734. */
  735. #define RF_CSR_CFG0 0x1020
  736. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  737. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  738. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  739. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  740. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  741. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  742. /*
  743. * RF_CSR_CFG1: RF control register
  744. * REGID_AND_VALUE: Register value to program into RF
  745. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  746. * 0: 3 system clock cycle (37.5usec)
  747. * 1: 5 system clock cycle (62.5usec)
  748. */
  749. #define RF_CSR_CFG1 0x1024
  750. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  751. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  752. /*
  753. * RF_CSR_CFG2: RF control register
  754. * VALUE: Register value to program into RF
  755. */
  756. #define RF_CSR_CFG2 0x1028
  757. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  758. /*
  759. * LED_CFG: LED control
  760. * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1)
  761. * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1)
  762. * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2)
  763. * color LED's:
  764. * 0: off
  765. * 1: blinking upon TX2
  766. * 2: periodic slow blinking
  767. * 3: always on
  768. * LED polarity:
  769. * 0: active low
  770. * 1: active high
  771. */
  772. #define LED_CFG 0x102c
  773. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  774. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  775. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  776. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  777. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  778. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  779. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  780. /*
  781. * AMPDU_BA_WINSIZE: Force BlockAck window size
  782. * FORCE_WINSIZE_ENABLE:
  783. * 0: Disable forcing of BlockAck window size
  784. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  785. * window size values in the TXWI
  786. * FORCE_WINSIZE: BlockAck window size
  787. */
  788. #define AMPDU_BA_WINSIZE 0x1040
  789. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  790. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  791. /*
  792. * XIFS_TIME_CFG: MAC timing
  793. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  794. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  795. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  796. * when MAC doesn't reference BBP signal BBRXEND
  797. * EIFS: unit 1us
  798. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  799. *
  800. */
  801. #define XIFS_TIME_CFG 0x1100
  802. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  803. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  804. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  805. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  806. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  807. /*
  808. * BKOFF_SLOT_CFG:
  809. */
  810. #define BKOFF_SLOT_CFG 0x1104
  811. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  812. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  813. /*
  814. * NAV_TIME_CFG:
  815. */
  816. #define NAV_TIME_CFG 0x1108
  817. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  818. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  819. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  820. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  821. /*
  822. * CH_TIME_CFG: count as channel busy
  823. * EIFS_BUSY: Count EIFS as channel busy
  824. * NAV_BUSY: Count NAS as channel busy
  825. * RX_BUSY: Count RX as channel busy
  826. * TX_BUSY: Count TX as channel busy
  827. * TMR_EN: Enable channel statistics timer
  828. */
  829. #define CH_TIME_CFG 0x110c
  830. #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
  831. #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
  832. #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
  833. #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
  834. #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
  835. /*
  836. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  837. */
  838. #define PBF_LIFE_TIMER 0x1110
  839. /*
  840. * BCN_TIME_CFG:
  841. * BEACON_INTERVAL: in unit of 1/16 TU
  842. * TSF_TICKING: Enable TSF auto counting
  843. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  844. * BEACON_GEN: Enable beacon generator
  845. */
  846. #define BCN_TIME_CFG 0x1114
  847. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  848. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  849. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  850. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  851. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  852. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  853. /*
  854. * TBTT_SYNC_CFG:
  855. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  856. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  857. */
  858. #define TBTT_SYNC_CFG 0x1118
  859. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  860. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  861. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  862. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  863. /*
  864. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  865. */
  866. #define TSF_TIMER_DW0 0x111c
  867. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  868. /*
  869. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  870. */
  871. #define TSF_TIMER_DW1 0x1120
  872. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  873. /*
  874. * TBTT_TIMER: TImer remains till next TBTT, read-only
  875. */
  876. #define TBTT_TIMER 0x1124
  877. /*
  878. * INT_TIMER_CFG: timer configuration
  879. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  880. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  881. */
  882. #define INT_TIMER_CFG 0x1128
  883. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  884. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  885. /*
  886. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  887. */
  888. #define INT_TIMER_EN 0x112c
  889. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  890. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  891. /*
  892. * CH_IDLE_STA: channel idle time (in us)
  893. */
  894. #define CH_IDLE_STA 0x1130
  895. /*
  896. * CH_BUSY_STA: channel busy time on primary channel (in us)
  897. */
  898. #define CH_BUSY_STA 0x1134
  899. /*
  900. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  901. */
  902. #define CH_BUSY_STA_SEC 0x1138
  903. /*
  904. * MAC_STATUS_CFG:
  905. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  906. * if 1 or higher one of the 2 registers is busy.
  907. */
  908. #define MAC_STATUS_CFG 0x1200
  909. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  910. /*
  911. * PWR_PIN_CFG:
  912. */
  913. #define PWR_PIN_CFG 0x1204
  914. /*
  915. * AUTOWAKEUP_CFG: Manual power control / status register
  916. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  917. * AUTOWAKE: 0:sleep, 1:awake
  918. */
  919. #define AUTOWAKEUP_CFG 0x1208
  920. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  921. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  922. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  923. /*
  924. * EDCA_AC0_CFG:
  925. */
  926. #define EDCA_AC0_CFG 0x1300
  927. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  928. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  929. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  930. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  931. /*
  932. * EDCA_AC1_CFG:
  933. */
  934. #define EDCA_AC1_CFG 0x1304
  935. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  936. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  937. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  938. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  939. /*
  940. * EDCA_AC2_CFG:
  941. */
  942. #define EDCA_AC2_CFG 0x1308
  943. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  944. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  945. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  946. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  947. /*
  948. * EDCA_AC3_CFG:
  949. */
  950. #define EDCA_AC3_CFG 0x130c
  951. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  952. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  953. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  954. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  955. /*
  956. * EDCA_TID_AC_MAP:
  957. */
  958. #define EDCA_TID_AC_MAP 0x1310
  959. /*
  960. * TX_PWR_CFG:
  961. */
  962. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  963. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  964. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  965. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  966. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  967. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  968. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  969. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  970. /*
  971. * TX_PWR_CFG_0:
  972. */
  973. #define TX_PWR_CFG_0 0x1314
  974. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  975. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  976. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  977. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  978. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  979. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  980. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  981. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  982. /*
  983. * TX_PWR_CFG_1:
  984. */
  985. #define TX_PWR_CFG_1 0x1318
  986. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  987. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  988. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  989. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  990. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  991. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  992. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  993. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  994. /*
  995. * TX_PWR_CFG_2:
  996. */
  997. #define TX_PWR_CFG_2 0x131c
  998. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  999. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  1000. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  1001. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  1002. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  1003. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  1004. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  1005. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  1006. /*
  1007. * TX_PWR_CFG_3:
  1008. */
  1009. #define TX_PWR_CFG_3 0x1320
  1010. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  1011. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  1012. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  1013. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  1014. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  1015. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  1016. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  1017. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  1018. /*
  1019. * TX_PWR_CFG_4:
  1020. */
  1021. #define TX_PWR_CFG_4 0x1324
  1022. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  1023. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  1024. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  1025. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  1026. /*
  1027. * TX_PIN_CFG:
  1028. */
  1029. #define TX_PIN_CFG 0x1328
  1030. #define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0
  1031. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  1032. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  1033. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  1034. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  1035. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  1036. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  1037. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  1038. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  1039. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  1040. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  1041. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  1042. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  1043. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  1044. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  1045. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  1046. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  1047. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  1048. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  1049. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  1050. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  1051. #define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000)
  1052. #define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000)
  1053. #define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000)
  1054. #define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000)
  1055. #define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000)
  1056. #define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000)
  1057. #define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000)
  1058. #define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000)
  1059. /*
  1060. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  1061. */
  1062. #define TX_BAND_CFG 0x132c
  1063. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  1064. #define TX_BAND_CFG_A FIELD32(0x00000002)
  1065. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  1066. /*
  1067. * TX_SW_CFG0:
  1068. */
  1069. #define TX_SW_CFG0 0x1330
  1070. /*
  1071. * TX_SW_CFG1:
  1072. */
  1073. #define TX_SW_CFG1 0x1334
  1074. /*
  1075. * TX_SW_CFG2:
  1076. */
  1077. #define TX_SW_CFG2 0x1338
  1078. /*
  1079. * TXOP_THRES_CFG:
  1080. */
  1081. #define TXOP_THRES_CFG 0x133c
  1082. /*
  1083. * TXOP_CTRL_CFG:
  1084. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  1085. * AC_TRUN_EN: Enable/Disable truncation for AC change
  1086. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  1087. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  1088. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  1089. * RESERVED_TRUN_EN: Reserved
  1090. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  1091. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  1092. * transmissions if extension CCA is clear).
  1093. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  1094. * EXT_CWMIN: CwMin for extension channel backoff
  1095. * 0: Disabled
  1096. *
  1097. */
  1098. #define TXOP_CTRL_CFG 0x1340
  1099. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  1100. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  1101. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  1102. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  1103. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  1104. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  1105. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  1106. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  1107. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  1108. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  1109. /*
  1110. * TX_RTS_CFG:
  1111. * RTS_THRES: unit:byte
  1112. * RTS_FBK_EN: enable rts rate fallback
  1113. */
  1114. #define TX_RTS_CFG 0x1344
  1115. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  1116. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  1117. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  1118. /*
  1119. * TX_TIMEOUT_CFG:
  1120. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  1121. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  1122. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  1123. * it is recommended that:
  1124. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  1125. */
  1126. #define TX_TIMEOUT_CFG 0x1348
  1127. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  1128. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  1129. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  1130. /*
  1131. * TX_RTY_CFG:
  1132. * SHORT_RTY_LIMIT: short retry limit
  1133. * LONG_RTY_LIMIT: long retry limit
  1134. * LONG_RTY_THRE: Long retry threshoold
  1135. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  1136. * 0:expired by retry limit, 1: expired by mpdu life timer
  1137. * AGG_RTY_MODE: Aggregate MPDU retry mode
  1138. * 0:expired by retry limit, 1: expired by mpdu life timer
  1139. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  1140. */
  1141. #define TX_RTY_CFG 0x134c
  1142. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  1143. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  1144. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  1145. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  1146. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  1147. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  1148. /*
  1149. * TX_LINK_CFG:
  1150. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  1151. * MFB_ENABLE: TX apply remote MFB 1:enable
  1152. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  1153. * 0: not apply remote remote unsolicit (MFS=7)
  1154. * TX_MRQ_EN: MCS request TX enable
  1155. * TX_RDG_EN: RDG TX enable
  1156. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  1157. * REMOTE_MFB: remote MCS feedback
  1158. * REMOTE_MFS: remote MCS feedback sequence number
  1159. */
  1160. #define TX_LINK_CFG 0x1350
  1161. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  1162. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  1163. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  1164. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  1165. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  1166. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  1167. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  1168. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  1169. /*
  1170. * HT_FBK_CFG0:
  1171. */
  1172. #define HT_FBK_CFG0 0x1354
  1173. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  1174. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  1175. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  1176. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  1177. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  1178. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  1179. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  1180. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  1181. /*
  1182. * HT_FBK_CFG1:
  1183. */
  1184. #define HT_FBK_CFG1 0x1358
  1185. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  1186. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  1187. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  1188. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  1189. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  1190. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  1191. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  1192. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  1193. /*
  1194. * LG_FBK_CFG0:
  1195. */
  1196. #define LG_FBK_CFG0 0x135c
  1197. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  1198. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  1199. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  1200. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  1201. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  1202. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  1203. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  1204. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  1205. /*
  1206. * LG_FBK_CFG1:
  1207. */
  1208. #define LG_FBK_CFG1 0x1360
  1209. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1210. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1211. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1212. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1213. /*
  1214. * CCK_PROT_CFG: CCK Protection
  1215. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1216. * PROTECT_CTRL: Protection control frame type for CCK TX
  1217. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1218. * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
  1219. * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
  1220. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1221. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1222. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1223. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1224. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1225. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1226. * RTS_TH_EN: RTS threshold enable on CCK TX
  1227. */
  1228. #define CCK_PROT_CFG 0x1364
  1229. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1230. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1231. #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1232. #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1233. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1234. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1235. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1236. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1237. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1238. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1239. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1240. /*
  1241. * OFDM_PROT_CFG: OFDM Protection
  1242. */
  1243. #define OFDM_PROT_CFG 0x1368
  1244. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1245. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1246. #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1247. #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1248. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1249. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1250. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1251. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1252. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1253. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1254. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1255. /*
  1256. * MM20_PROT_CFG: MM20 Protection
  1257. */
  1258. #define MM20_PROT_CFG 0x136c
  1259. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1260. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1261. #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1262. #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1263. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1264. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1265. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1266. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1267. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1268. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1269. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1270. /*
  1271. * MM40_PROT_CFG: MM40 Protection
  1272. */
  1273. #define MM40_PROT_CFG 0x1370
  1274. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1275. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1276. #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1277. #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1278. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1279. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1280. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1281. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1282. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1283. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1284. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1285. /*
  1286. * GF20_PROT_CFG: GF20 Protection
  1287. */
  1288. #define GF20_PROT_CFG 0x1374
  1289. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1290. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1291. #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1292. #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1293. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1294. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1295. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1296. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1297. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1298. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1299. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1300. /*
  1301. * GF40_PROT_CFG: GF40 Protection
  1302. */
  1303. #define GF40_PROT_CFG 0x1378
  1304. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1305. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1306. #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1307. #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1308. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1309. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1310. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1311. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1312. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1313. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1314. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1315. /*
  1316. * EXP_CTS_TIME:
  1317. */
  1318. #define EXP_CTS_TIME 0x137c
  1319. /*
  1320. * EXP_ACK_TIME:
  1321. */
  1322. #define EXP_ACK_TIME 0x1380
  1323. /*
  1324. * RX_FILTER_CFG: RX configuration register.
  1325. */
  1326. #define RX_FILTER_CFG 0x1400
  1327. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1328. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1329. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1330. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1331. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1332. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1333. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1334. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1335. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1336. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1337. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1338. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1339. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1340. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1341. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1342. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1343. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1344. /*
  1345. * AUTO_RSP_CFG:
  1346. * AUTORESPONDER: 0: disable, 1: enable
  1347. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1348. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1349. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1350. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1351. * DUAL_CTS_EN: Power bit value in control frame
  1352. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1353. */
  1354. #define AUTO_RSP_CFG 0x1404
  1355. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1356. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1357. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1358. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1359. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1360. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1361. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1362. /*
  1363. * LEGACY_BASIC_RATE:
  1364. */
  1365. #define LEGACY_BASIC_RATE 0x1408
  1366. /*
  1367. * HT_BASIC_RATE:
  1368. */
  1369. #define HT_BASIC_RATE 0x140c
  1370. /*
  1371. * HT_CTRL_CFG:
  1372. */
  1373. #define HT_CTRL_CFG 0x1410
  1374. /*
  1375. * SIFS_COST_CFG:
  1376. */
  1377. #define SIFS_COST_CFG 0x1414
  1378. /*
  1379. * RX_PARSER_CFG:
  1380. * Set NAV for all received frames
  1381. */
  1382. #define RX_PARSER_CFG 0x1418
  1383. /*
  1384. * TX_SEC_CNT0:
  1385. */
  1386. #define TX_SEC_CNT0 0x1500
  1387. /*
  1388. * RX_SEC_CNT0:
  1389. */
  1390. #define RX_SEC_CNT0 0x1504
  1391. /*
  1392. * CCMP_FC_MUTE:
  1393. */
  1394. #define CCMP_FC_MUTE 0x1508
  1395. /*
  1396. * TXOP_HLDR_ADDR0:
  1397. */
  1398. #define TXOP_HLDR_ADDR0 0x1600
  1399. /*
  1400. * TXOP_HLDR_ADDR1:
  1401. */
  1402. #define TXOP_HLDR_ADDR1 0x1604
  1403. /*
  1404. * TXOP_HLDR_ET:
  1405. */
  1406. #define TXOP_HLDR_ET 0x1608
  1407. /*
  1408. * QOS_CFPOLL_RA_DW0:
  1409. */
  1410. #define QOS_CFPOLL_RA_DW0 0x160c
  1411. /*
  1412. * QOS_CFPOLL_RA_DW1:
  1413. */
  1414. #define QOS_CFPOLL_RA_DW1 0x1610
  1415. /*
  1416. * QOS_CFPOLL_QC:
  1417. */
  1418. #define QOS_CFPOLL_QC 0x1614
  1419. /*
  1420. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1421. */
  1422. #define RX_STA_CNT0 0x1700
  1423. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1424. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1425. /*
  1426. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1427. */
  1428. #define RX_STA_CNT1 0x1704
  1429. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1430. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1431. /*
  1432. * RX_STA_CNT2:
  1433. */
  1434. #define RX_STA_CNT2 0x1708
  1435. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1436. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1437. /*
  1438. * TX_STA_CNT0: TX Beacon count
  1439. */
  1440. #define TX_STA_CNT0 0x170c
  1441. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1442. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1443. /*
  1444. * TX_STA_CNT1: TX tx count
  1445. */
  1446. #define TX_STA_CNT1 0x1710
  1447. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1448. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1449. /*
  1450. * TX_STA_CNT2: TX tx count
  1451. */
  1452. #define TX_STA_CNT2 0x1714
  1453. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1454. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1455. /*
  1456. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1457. *
  1458. * This register is implemented as FIFO with 16 entries in the HW. Each
  1459. * register read fetches the next tx result. If the FIFO is full because
  1460. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1461. * triggered, the hw seems to simply drop further tx results.
  1462. *
  1463. * VALID: 1: this tx result is valid
  1464. * 0: no valid tx result -> driver should stop reading
  1465. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1466. * to match a frame with its tx result (even though the PID is
  1467. * only 4 bits wide).
  1468. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1469. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1470. * This identification number is calculated by ((idx % 3) + 1).
  1471. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1472. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1473. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1474. * WCID: The wireless client ID.
  1475. * MCS: The tx rate used during the last transmission of this frame, be it
  1476. * successful or not.
  1477. * PHYMODE: The phymode used for the transmission.
  1478. */
  1479. #define TX_STA_FIFO 0x1718
  1480. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1481. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1482. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1483. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1484. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1485. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1486. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1487. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1488. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1489. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1490. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1491. /*
  1492. * TX_AGG_CNT: Debug counter
  1493. */
  1494. #define TX_AGG_CNT 0x171c
  1495. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1496. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1497. /*
  1498. * TX_AGG_CNT0:
  1499. */
  1500. #define TX_AGG_CNT0 0x1720
  1501. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1502. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1503. /*
  1504. * TX_AGG_CNT1:
  1505. */
  1506. #define TX_AGG_CNT1 0x1724
  1507. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1508. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1509. /*
  1510. * TX_AGG_CNT2:
  1511. */
  1512. #define TX_AGG_CNT2 0x1728
  1513. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1514. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1515. /*
  1516. * TX_AGG_CNT3:
  1517. */
  1518. #define TX_AGG_CNT3 0x172c
  1519. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1520. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1521. /*
  1522. * TX_AGG_CNT4:
  1523. */
  1524. #define TX_AGG_CNT4 0x1730
  1525. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1526. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1527. /*
  1528. * TX_AGG_CNT5:
  1529. */
  1530. #define TX_AGG_CNT5 0x1734
  1531. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1532. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1533. /*
  1534. * TX_AGG_CNT6:
  1535. */
  1536. #define TX_AGG_CNT6 0x1738
  1537. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1538. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1539. /*
  1540. * TX_AGG_CNT7:
  1541. */
  1542. #define TX_AGG_CNT7 0x173c
  1543. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1544. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1545. /*
  1546. * MPDU_DENSITY_CNT:
  1547. * TX_ZERO_DEL: TX zero length delimiter count
  1548. * RX_ZERO_DEL: RX zero length delimiter count
  1549. */
  1550. #define MPDU_DENSITY_CNT 0x1740
  1551. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1552. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1553. /*
  1554. * Security key table memory.
  1555. *
  1556. * The pairwise key table shares some memory with the beacon frame
  1557. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1558. * are used we should only use the reduced pairwise key table which
  1559. * has a maximum of 222 entries.
  1560. *
  1561. * ---------------------------------------------
  1562. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1563. * | | Table | Key Table |
  1564. * | | Size: 256 * 32 | Size: 222 * 32 |
  1565. * |0x5BC0 | |-------------------
  1566. * | | | Beacon 6 |
  1567. * |0x5DC0 | |-------------------
  1568. * | | | Beacon 7 |
  1569. * |0x5FC0 | |-------------------
  1570. * |0x5FFF | |
  1571. * --------------------------
  1572. *
  1573. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1574. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1575. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1576. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1577. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1578. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1579. */
  1580. #define MAC_WCID_BASE 0x1800
  1581. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1582. #define MAC_IVEIV_TABLE_BASE 0x6000
  1583. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1584. #define SHARED_KEY_TABLE_BASE 0x6c00
  1585. #define SHARED_KEY_MODE_BASE 0x7000
  1586. #define MAC_WCID_ENTRY(__idx) \
  1587. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1588. #define PAIRWISE_KEY_ENTRY(__idx) \
  1589. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1590. #define MAC_IVEIV_ENTRY(__idx) \
  1591. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1592. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1593. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1594. #define SHARED_KEY_ENTRY(__idx) \
  1595. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1596. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1597. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1598. struct mac_wcid_entry {
  1599. u8 mac[6];
  1600. u8 reserved[2];
  1601. } __packed;
  1602. struct hw_key_entry {
  1603. u8 key[16];
  1604. u8 tx_mic[8];
  1605. u8 rx_mic[8];
  1606. } __packed;
  1607. struct mac_iveiv_entry {
  1608. u8 iv[8];
  1609. } __packed;
  1610. /*
  1611. * MAC_WCID_ATTRIBUTE:
  1612. */
  1613. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1614. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1615. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1616. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1617. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1618. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1619. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1620. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1621. /*
  1622. * SHARED_KEY_MODE:
  1623. */
  1624. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1625. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1626. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1627. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1628. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1629. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1630. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1631. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1632. /*
  1633. * HOST-MCU communication
  1634. */
  1635. /*
  1636. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1637. * CMD_TOKEN: Command id, 0xff disable status reporting.
  1638. */
  1639. #define H2M_MAILBOX_CSR 0x7010
  1640. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1641. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1642. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1643. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1644. /*
  1645. * H2M_MAILBOX_CID:
  1646. * Free slots contain 0xff. MCU will store command's token to lowest free slot.
  1647. * If all slots are occupied status will be dropped.
  1648. */
  1649. #define H2M_MAILBOX_CID 0x7014
  1650. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1651. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1652. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1653. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1654. /*
  1655. * H2M_MAILBOX_STATUS:
  1656. * Command status will be saved to same slot as command id.
  1657. */
  1658. #define H2M_MAILBOX_STATUS 0x701c
  1659. /*
  1660. * H2M_INT_SRC:
  1661. */
  1662. #define H2M_INT_SRC 0x7024
  1663. /*
  1664. * H2M_BBP_AGENT:
  1665. */
  1666. #define H2M_BBP_AGENT 0x7028
  1667. /*
  1668. * MCU_LEDCS: LED control for MCU Mailbox.
  1669. */
  1670. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1671. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1672. /*
  1673. * HW_CS_CTS_BASE:
  1674. * Carrier-sense CTS frame base address.
  1675. * It's where mac stores carrier-sense frame for carrier-sense function.
  1676. */
  1677. #define HW_CS_CTS_BASE 0x7700
  1678. /*
  1679. * HW_DFS_CTS_BASE:
  1680. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1681. */
  1682. #define HW_DFS_CTS_BASE 0x7780
  1683. /*
  1684. * TXRX control registers - base address 0x3000
  1685. */
  1686. /*
  1687. * TXRX_CSR1:
  1688. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1689. */
  1690. #define TXRX_CSR1 0x77d0
  1691. /*
  1692. * HW_DEBUG_SETTING_BASE:
  1693. * since NULL frame won't be that long (256 byte)
  1694. * We steal 16 tail bytes to save debugging settings
  1695. */
  1696. #define HW_DEBUG_SETTING_BASE 0x77f0
  1697. #define HW_DEBUG_SETTING_BASE2 0x7770
  1698. /*
  1699. * HW_BEACON_BASE
  1700. * In order to support maximum 8 MBSS and its maximum length
  1701. * is 512 bytes for each beacon
  1702. * Three section discontinue memory segments will be used.
  1703. * 1. The original region for BCN 0~3
  1704. * 2. Extract memory from FCE table for BCN 4~5
  1705. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1706. * It occupied those memory of wcid 238~253 for BCN 6
  1707. * and wcid 222~237 for BCN 7 (see Security key table memory
  1708. * for more info).
  1709. *
  1710. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1711. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1712. */
  1713. #define HW_BEACON_BASE0 0x7800
  1714. #define HW_BEACON_BASE1 0x7a00
  1715. #define HW_BEACON_BASE2 0x7c00
  1716. #define HW_BEACON_BASE3 0x7e00
  1717. #define HW_BEACON_BASE4 0x7200
  1718. #define HW_BEACON_BASE5 0x7400
  1719. #define HW_BEACON_BASE6 0x5dc0
  1720. #define HW_BEACON_BASE7 0x5bc0
  1721. #define HW_BEACON_OFFSET(__index) \
  1722. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1723. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1724. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1725. /*
  1726. * BBP registers.
  1727. * The wordsize of the BBP is 8 bits.
  1728. */
  1729. /*
  1730. * BBP 1: TX Antenna & Power Control
  1731. * POWER_CTRL:
  1732. * 0 - normal,
  1733. * 1 - drop tx power by 6dBm,
  1734. * 2 - drop tx power by 12dBm,
  1735. * 3 - increase tx power by 6dBm
  1736. */
  1737. #define BBP1_TX_POWER_CTRL FIELD8(0x07)
  1738. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1739. /*
  1740. * BBP 3: RX Antenna
  1741. */
  1742. #define BBP3_RX_ADC FIELD8(0x03)
  1743. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1744. #define BBP3_HT40_MINUS FIELD8(0x20)
  1745. #define BBP3_ADC_MODE_SWITCH FIELD8(0x40)
  1746. #define BBP3_ADC_INIT_MODE FIELD8(0x80)
  1747. /*
  1748. * BBP 4: Bandwidth
  1749. */
  1750. #define BBP4_TX_BF FIELD8(0x01)
  1751. #define BBP4_BANDWIDTH FIELD8(0x18)
  1752. #define BBP4_MAC_IF_CTRL FIELD8(0x40)
  1753. /* BBP27 */
  1754. #define BBP27_RX_CHAIN_SEL FIELD8(0x60)
  1755. /*
  1756. * BBP 47: Bandwidth
  1757. */
  1758. #define BBP47_TSSI_REPORT_SEL FIELD8(0x03)
  1759. #define BBP47_TSSI_UPDATE_REQ FIELD8(0x04)
  1760. #define BBP47_TSSI_TSSI_MODE FIELD8(0x18)
  1761. #define BBP47_TSSI_ADC6 FIELD8(0x80)
  1762. /*
  1763. * BBP 49
  1764. */
  1765. #define BBP49_UPDATE_FLAG FIELD8(0x01)
  1766. /*
  1767. * BBP 105:
  1768. * - bit0: detect SIG on primary channel only (on 40MHz bandwidth)
  1769. * - bit1: FEQ (Feed Forward Compensation) for independend streams
  1770. * - bit2: MLD (Maximum Likehood Detection) for 2 streams (reserved on single
  1771. * stream)
  1772. * - bit4: channel estimation updates based on remodulation of
  1773. * L-SIG and HT-SIG symbols
  1774. */
  1775. #define BBP105_DETECT_SIG_ON_PRIMARY FIELD8(0x01)
  1776. #define BBP105_FEQ FIELD8(0x02)
  1777. #define BBP105_MLD FIELD8(0x04)
  1778. #define BBP105_SIG_REMODULATION FIELD8(0x08)
  1779. /*
  1780. * BBP 109
  1781. */
  1782. #define BBP109_TX0_POWER FIELD8(0x0f)
  1783. #define BBP109_TX1_POWER FIELD8(0xf0)
  1784. /*
  1785. * BBP 138: Unknown
  1786. */
  1787. #define BBP138_RX_ADC1 FIELD8(0x02)
  1788. #define BBP138_RX_ADC2 FIELD8(0x04)
  1789. #define BBP138_TX_DAC1 FIELD8(0x20)
  1790. #define BBP138_TX_DAC2 FIELD8(0x40)
  1791. /*
  1792. * BBP 152: Rx Ant
  1793. */
  1794. #define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
  1795. /*
  1796. * BBP 254: unknown
  1797. */
  1798. #define BBP254_BIT7 FIELD8(0x80)
  1799. /*
  1800. * RFCSR registers
  1801. * The wordsize of the RFCSR is 8 bits.
  1802. */
  1803. /*
  1804. * RFCSR 1:
  1805. */
  1806. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1807. #define RFCSR1_PLL_PD FIELD8(0x02)
  1808. #define RFCSR1_RX0_PD FIELD8(0x04)
  1809. #define RFCSR1_TX0_PD FIELD8(0x08)
  1810. #define RFCSR1_RX1_PD FIELD8(0x10)
  1811. #define RFCSR1_TX1_PD FIELD8(0x20)
  1812. #define RFCSR1_RX2_PD FIELD8(0x40)
  1813. #define RFCSR1_TX2_PD FIELD8(0x80)
  1814. /*
  1815. * RFCSR 2:
  1816. */
  1817. #define RFCSR2_RESCAL_EN FIELD8(0x80)
  1818. /*
  1819. * RFCSR 3:
  1820. */
  1821. #define RFCSR3_K FIELD8(0x0f)
  1822. /* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */
  1823. #define RFCSR3_PA1_BIAS_CCK FIELD8(0x70)
  1824. #define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80)
  1825. /* Bits for RF3290/RF5360/RF5370/RF5372/RF5390/RF5392 */
  1826. #define RFCSR3_VCOCAL_EN FIELD8(0x80)
  1827. /*
  1828. * FRCSR 5:
  1829. */
  1830. #define RFCSR5_R1 FIELD8(0x0c)
  1831. /*
  1832. * RFCSR 6:
  1833. */
  1834. #define RFCSR6_R1 FIELD8(0x03)
  1835. #define RFCSR6_R2 FIELD8(0x40)
  1836. #define RFCSR6_TXDIV FIELD8(0x0c)
  1837. /*
  1838. * RFCSR 7:
  1839. */
  1840. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1841. #define RFCSR7_BIT1 FIELD8(0x02)
  1842. #define RFCSR7_BIT2 FIELD8(0x04)
  1843. #define RFCSR7_BIT3 FIELD8(0x08)
  1844. #define RFCSR7_BIT4 FIELD8(0x10)
  1845. #define RFCSR7_BIT5 FIELD8(0x20)
  1846. #define RFCSR7_BITS67 FIELD8(0xc0)
  1847. /*
  1848. * RFCSR 9:
  1849. */
  1850. #define RFCSR9_K FIELD8(0x0f)
  1851. #define RFCSR9_N FIELD8(0x10)
  1852. #define RFCSR9_UNKNOWN FIELD8(0x60)
  1853. #define RFCSR9_MOD FIELD8(0x80)
  1854. /*
  1855. * RFCSR 11:
  1856. */
  1857. #define RFCSR11_R FIELD8(0x03)
  1858. #define RFCSR11_MOD FIELD8(0xc0)
  1859. /*
  1860. * RFCSR 12:
  1861. */
  1862. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1863. #define RFCSR12_DR0 FIELD8(0xe0)
  1864. /*
  1865. * RFCSR 13:
  1866. */
  1867. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1868. #define RFCSR13_DR0 FIELD8(0xe0)
  1869. /*
  1870. * RFCSR 15:
  1871. */
  1872. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1873. /*
  1874. * RFCSR 16:
  1875. */
  1876. #define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
  1877. /*
  1878. * RFCSR 17:
  1879. */
  1880. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1881. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1882. #define RFCSR17_R FIELD8(0x20)
  1883. #define RFCSR17_CODE FIELD8(0x7f)
  1884. /*
  1885. * RFCSR 20:
  1886. */
  1887. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1888. /*
  1889. * RFCSR 21:
  1890. */
  1891. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1892. /*
  1893. * RFCSR 22:
  1894. */
  1895. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1896. /*
  1897. * RFCSR 23:
  1898. */
  1899. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1900. /*
  1901. * RFCSR 24:
  1902. */
  1903. #define RFCSR24_TX_AGC_FC FIELD8(0x1f)
  1904. #define RFCSR24_TX_H20M FIELD8(0x20)
  1905. #define RFCSR24_TX_CALIB FIELD8(0x7f)
  1906. /*
  1907. * RFCSR 27:
  1908. */
  1909. #define RFCSR27_R1 FIELD8(0x03)
  1910. #define RFCSR27_R2 FIELD8(0x04)
  1911. #define RFCSR27_R3 FIELD8(0x30)
  1912. #define RFCSR27_R4 FIELD8(0x40)
  1913. /*
  1914. * RFCSR 29:
  1915. */
  1916. #define RFCSR29_ADC6_TEST FIELD8(0x01)
  1917. #define RFCSR29_ADC6_INT_TEST FIELD8(0x02)
  1918. #define RFCSR29_RSSI_RESET FIELD8(0x04)
  1919. #define RFCSR29_RSSI_ON FIELD8(0x08)
  1920. #define RFCSR29_RSSI_RIP_CTRL FIELD8(0x30)
  1921. #define RFCSR29_RSSI_GAIN FIELD8(0xc0)
  1922. /*
  1923. * RFCSR 30:
  1924. */
  1925. #define RFCSR30_TX_H20M FIELD8(0x02)
  1926. #define RFCSR30_RX_H20M FIELD8(0x04)
  1927. #define RFCSR30_RX_VCM FIELD8(0x18)
  1928. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1929. /*
  1930. * RFCSR 31:
  1931. */
  1932. #define RFCSR31_RX_AGC_FC FIELD8(0x1f)
  1933. #define RFCSR31_RX_H20M FIELD8(0x20)
  1934. #define RFCSR31_RX_CALIB FIELD8(0x7f)
  1935. /*
  1936. * RFCSR 38:
  1937. */
  1938. #define RFCSR38_RX_LO1_EN FIELD8(0x20)
  1939. /*
  1940. * RFCSR 39:
  1941. */
  1942. #define RFCSR39_RX_LO2_EN FIELD8(0x80)
  1943. /*
  1944. * RFCSR 49:
  1945. */
  1946. #define RFCSR49_TX FIELD8(0x3f)
  1947. #define RFCSR49_EP FIELD8(0xc0)
  1948. /*
  1949. * RFCSR 50:
  1950. */
  1951. #define RFCSR50_TX FIELD8(0x3f)
  1952. #define RFCSR50_EP FIELD8(0xc0)
  1953. /*
  1954. * RF registers
  1955. */
  1956. /*
  1957. * RF 2
  1958. */
  1959. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1960. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1961. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1962. /*
  1963. * RF 3
  1964. */
  1965. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1966. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1967. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1968. /*
  1969. * RF 4
  1970. */
  1971. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1972. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1973. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1974. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1975. #define RF4_HT40 FIELD32(0x00200000)
  1976. /*
  1977. * EEPROM content.
  1978. * The wordsize of the EEPROM is 16 bits.
  1979. */
  1980. /*
  1981. * Chip ID
  1982. */
  1983. #define EEPROM_CHIP_ID 0x0000
  1984. /*
  1985. * EEPROM Version
  1986. */
  1987. #define EEPROM_VERSION 0x0001
  1988. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1989. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1990. /*
  1991. * HW MAC address.
  1992. */
  1993. #define EEPROM_MAC_ADDR_0 0x0002
  1994. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1995. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1996. #define EEPROM_MAC_ADDR_1 0x0003
  1997. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1998. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1999. #define EEPROM_MAC_ADDR_2 0x0004
  2000. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  2001. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  2002. /*
  2003. * EEPROM NIC Configuration 0
  2004. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  2005. * TXPATH: 1: 1T, 2: 2T, 3: 3T
  2006. * RF_TYPE: RFIC type
  2007. */
  2008. #define EEPROM_NIC_CONF0 0x001a
  2009. #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
  2010. #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
  2011. #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
  2012. /*
  2013. * EEPROM NIC Configuration 1
  2014. * HW_RADIO: 0: disable, 1: enable
  2015. * EXTERNAL_TX_ALC: 0: disable, 1: enable
  2016. * EXTERNAL_LNA_2G: 0: disable, 1: enable
  2017. * EXTERNAL_LNA_5G: 0: disable, 1: enable
  2018. * CARDBUS_ACCEL: 0: enable, 1: disable
  2019. * BW40M_SB_2G: 0: disable, 1: enable
  2020. * BW40M_SB_5G: 0: disable, 1: enable
  2021. * WPS_PBC: 0: disable, 1: enable
  2022. * BW40M_2G: 0: enable, 1: disable
  2023. * BW40M_5G: 0: enable, 1: disable
  2024. * BROADBAND_EXT_LNA: 0: disable, 1: enable
  2025. * ANT_DIVERSITY: 00: Disable, 01: Diversity,
  2026. * 10: Main antenna, 11: Aux antenna
  2027. * INTERNAL_TX_ALC: 0: disable, 1: enable
  2028. * BT_COEXIST: 0: disable, 1: enable
  2029. * DAC_TEST: 0: disable, 1: enable
  2030. */
  2031. #define EEPROM_NIC_CONF1 0x001b
  2032. #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
  2033. #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
  2034. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
  2035. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
  2036. #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
  2037. #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
  2038. #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
  2039. #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
  2040. #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
  2041. #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
  2042. #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
  2043. #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
  2044. #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
  2045. #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
  2046. #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
  2047. /*
  2048. * EEPROM frequency
  2049. */
  2050. #define EEPROM_FREQ 0x001d
  2051. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  2052. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  2053. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  2054. /*
  2055. * EEPROM LED
  2056. * POLARITY_RDY_G: Polarity RDY_G setting.
  2057. * POLARITY_RDY_A: Polarity RDY_A setting.
  2058. * POLARITY_ACT: Polarity ACT setting.
  2059. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  2060. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  2061. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  2062. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  2063. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  2064. * LED_MODE: Led mode.
  2065. */
  2066. #define EEPROM_LED_AG_CONF 0x001e
  2067. #define EEPROM_LED_ACT_CONF 0x001f
  2068. #define EEPROM_LED_POLARITY 0x0020
  2069. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  2070. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  2071. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  2072. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  2073. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  2074. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  2075. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  2076. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  2077. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  2078. /*
  2079. * EEPROM NIC Configuration 2
  2080. * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2081. * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2082. * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
  2083. */
  2084. #define EEPROM_NIC_CONF2 0x0021
  2085. #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
  2086. #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
  2087. #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
  2088. /*
  2089. * EEPROM LNA
  2090. */
  2091. #define EEPROM_LNA 0x0022
  2092. #define EEPROM_LNA_BG FIELD16(0x00ff)
  2093. #define EEPROM_LNA_A0 FIELD16(0xff00)
  2094. /*
  2095. * EEPROM RSSI BG offset
  2096. */
  2097. #define EEPROM_RSSI_BG 0x0023
  2098. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  2099. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  2100. /*
  2101. * EEPROM RSSI BG2 offset
  2102. */
  2103. #define EEPROM_RSSI_BG2 0x0024
  2104. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  2105. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  2106. /*
  2107. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  2108. */
  2109. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  2110. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  2111. /*
  2112. * EEPROM RSSI A offset
  2113. */
  2114. #define EEPROM_RSSI_A 0x0025
  2115. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  2116. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  2117. /*
  2118. * EEPROM RSSI A2 offset
  2119. */
  2120. #define EEPROM_RSSI_A2 0x0026
  2121. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  2122. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  2123. /*
  2124. * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2).
  2125. */
  2126. #define EEPROM_TXMIXER_GAIN_A 0x0026
  2127. #define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
  2128. /*
  2129. * EEPROM EIRP Maximum TX power values(unit: dbm)
  2130. */
  2131. #define EEPROM_EIRP_MAX_TX_POWER 0x0027
  2132. #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
  2133. #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  2134. /*
  2135. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  2136. * This is delta in 40MHZ.
  2137. * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
  2138. * TYPE: 1: Plus the delta value, 0: minus the delta value
  2139. * ENABLE: enable tx power compensation for 40BW
  2140. */
  2141. #define EEPROM_TXPOWER_DELTA 0x0028
  2142. #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
  2143. #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
  2144. #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
  2145. #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
  2146. #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
  2147. #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
  2148. /*
  2149. * EEPROM TXPOWER 802.11BG
  2150. */
  2151. #define EEPROM_TXPOWER_BG1 0x0029
  2152. #define EEPROM_TXPOWER_BG2 0x0030
  2153. #define EEPROM_TXPOWER_BG_SIZE 7
  2154. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  2155. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  2156. /*
  2157. * EEPROM temperature compensation boundaries 802.11BG
  2158. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2159. * reduced by (agc_step * -4)
  2160. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2161. * reduced by (agc_step * -3)
  2162. */
  2163. #define EEPROM_TSSI_BOUND_BG1 0x0037
  2164. #define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
  2165. #define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
  2166. /*
  2167. * EEPROM temperature compensation boundaries 802.11BG
  2168. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2169. * reduced by (agc_step * -2)
  2170. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2171. * reduced by (agc_step * -1)
  2172. */
  2173. #define EEPROM_TSSI_BOUND_BG2 0x0038
  2174. #define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
  2175. #define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
  2176. /*
  2177. * EEPROM temperature compensation boundaries 802.11BG
  2178. * REF: Reference TSSI value, no tx power changes needed
  2179. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2180. * increased by (agc_step * 1)
  2181. */
  2182. #define EEPROM_TSSI_BOUND_BG3 0x0039
  2183. #define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
  2184. #define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
  2185. /*
  2186. * EEPROM temperature compensation boundaries 802.11BG
  2187. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2188. * increased by (agc_step * 2)
  2189. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2190. * increased by (agc_step * 3)
  2191. */
  2192. #define EEPROM_TSSI_BOUND_BG4 0x003a
  2193. #define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
  2194. #define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
  2195. /*
  2196. * EEPROM temperature compensation boundaries 802.11BG
  2197. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2198. * increased by (agc_step * 4)
  2199. * AGC_STEP: Temperature compensation step.
  2200. */
  2201. #define EEPROM_TSSI_BOUND_BG5 0x003b
  2202. #define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
  2203. #define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
  2204. /*
  2205. * EEPROM TXPOWER 802.11A
  2206. */
  2207. #define EEPROM_TXPOWER_A1 0x003c
  2208. #define EEPROM_TXPOWER_A2 0x0053
  2209. #define EEPROM_TXPOWER_A_SIZE 6
  2210. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  2211. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  2212. /*
  2213. * EEPROM temperature compensation boundaries 802.11A
  2214. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2215. * reduced by (agc_step * -4)
  2216. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2217. * reduced by (agc_step * -3)
  2218. */
  2219. #define EEPROM_TSSI_BOUND_A1 0x006a
  2220. #define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
  2221. #define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
  2222. /*
  2223. * EEPROM temperature compensation boundaries 802.11A
  2224. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2225. * reduced by (agc_step * -2)
  2226. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2227. * reduced by (agc_step * -1)
  2228. */
  2229. #define EEPROM_TSSI_BOUND_A2 0x006b
  2230. #define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
  2231. #define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
  2232. /*
  2233. * EEPROM temperature compensation boundaries 802.11A
  2234. * REF: Reference TSSI value, no tx power changes needed
  2235. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2236. * increased by (agc_step * 1)
  2237. */
  2238. #define EEPROM_TSSI_BOUND_A3 0x006c
  2239. #define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
  2240. #define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
  2241. /*
  2242. * EEPROM temperature compensation boundaries 802.11A
  2243. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2244. * increased by (agc_step * 2)
  2245. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2246. * increased by (agc_step * 3)
  2247. */
  2248. #define EEPROM_TSSI_BOUND_A4 0x006d
  2249. #define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
  2250. #define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
  2251. /*
  2252. * EEPROM temperature compensation boundaries 802.11A
  2253. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2254. * increased by (agc_step * 4)
  2255. * AGC_STEP: Temperature compensation step.
  2256. */
  2257. #define EEPROM_TSSI_BOUND_A5 0x006e
  2258. #define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
  2259. #define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
  2260. /*
  2261. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  2262. */
  2263. #define EEPROM_TXPOWER_BYRATE 0x006f
  2264. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  2265. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  2266. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  2267. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  2268. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  2269. /*
  2270. * EEPROM BBP.
  2271. */
  2272. #define EEPROM_BBP_START 0x0078
  2273. #define EEPROM_BBP_SIZE 16
  2274. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  2275. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  2276. /*
  2277. * EEPROM IQ Calibration, unlike other entries those are byte addresses.
  2278. */
  2279. #define EEPROM_IQ_GAIN_CAL_TX0_2G 0x130
  2280. #define EEPROM_IQ_PHASE_CAL_TX0_2G 0x131
  2281. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_2G 0x132
  2282. #define EEPROM_IQ_GAIN_CAL_TX1_2G 0x133
  2283. #define EEPROM_IQ_PHASE_CAL_TX1_2G 0x134
  2284. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_2G 0x135
  2285. #define EEPROM_IQ_GAIN_CAL_RX0_2G 0x136
  2286. #define EEPROM_IQ_PHASE_CAL_RX0_2G 0x137
  2287. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_2G 0x138
  2288. #define EEPROM_IQ_GAIN_CAL_RX1_2G 0x139
  2289. #define EEPROM_IQ_PHASE_CAL_RX1_2G 0x13A
  2290. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_2G 0x13B
  2291. #define EEPROM_RF_IQ_COMPENSATION_CONTROL 0x13C
  2292. #define EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL 0x13D
  2293. #define EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G 0x144
  2294. #define EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G 0x145
  2295. #define EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G 0X146
  2296. #define EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G 0x147
  2297. #define EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G 0x148
  2298. #define EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G 0x149
  2299. #define EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G 0x14A
  2300. #define EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G 0x14B
  2301. #define EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G 0X14C
  2302. #define EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G 0x14D
  2303. #define EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G 0x14E
  2304. #define EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G 0x14F
  2305. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH36_TO_CH64_5G 0x150
  2306. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH36_TO_CH64_5G 0x151
  2307. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH100_TO_CH138_5G 0x152
  2308. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH100_TO_CH138_5G 0x153
  2309. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH140_TO_CH165_5G 0x154
  2310. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH140_TO_CH165_5G 0x155
  2311. #define EEPROM_IQ_GAIN_CAL_RX0_CH36_TO_CH64_5G 0x156
  2312. #define EEPROM_IQ_PHASE_CAL_RX0_CH36_TO_CH64_5G 0x157
  2313. #define EEPROM_IQ_GAIN_CAL_RX0_CH100_TO_CH138_5G 0X158
  2314. #define EEPROM_IQ_PHASE_CAL_RX0_CH100_TO_CH138_5G 0x159
  2315. #define EEPROM_IQ_GAIN_CAL_RX0_CH140_TO_CH165_5G 0x15A
  2316. #define EEPROM_IQ_PHASE_CAL_RX0_CH140_TO_CH165_5G 0x15B
  2317. #define EEPROM_IQ_GAIN_CAL_RX1_CH36_TO_CH64_5G 0x15C
  2318. #define EEPROM_IQ_PHASE_CAL_RX1_CH36_TO_CH64_5G 0x15D
  2319. #define EEPROM_IQ_GAIN_CAL_RX1_CH100_TO_CH138_5G 0X15E
  2320. #define EEPROM_IQ_PHASE_CAL_RX1_CH100_TO_CH138_5G 0x15F
  2321. #define EEPROM_IQ_GAIN_CAL_RX1_CH140_TO_CH165_5G 0x160
  2322. #define EEPROM_IQ_PHASE_CAL_RX1_CH140_TO_CH165_5G 0x161
  2323. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH36_TO_CH64_5G 0x162
  2324. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH36_TO_CH64_5G 0x163
  2325. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH100_TO_CH138_5G 0x164
  2326. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH100_TO_CH138_5G 0x165
  2327. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH140_TO_CH165_5G 0x166
  2328. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH140_TO_CH165_5G 0x167
  2329. /*
  2330. * MCU mailbox commands.
  2331. * MCU_SLEEP - go to power-save mode.
  2332. * arg1: 1: save as much power as possible, 0: save less power.
  2333. * status: 1: success, 2: already asleep,
  2334. * 3: maybe MAC is busy so can't finish this task.
  2335. * MCU_RADIO_OFF
  2336. * arg0: 0: do power-saving, NOT turn off radio.
  2337. */
  2338. #define MCU_SLEEP 0x30
  2339. #define MCU_WAKEUP 0x31
  2340. #define MCU_RADIO_OFF 0x35
  2341. #define MCU_CURRENT 0x36
  2342. #define MCU_LED 0x50
  2343. #define MCU_LED_STRENGTH 0x51
  2344. #define MCU_LED_AG_CONF 0x52
  2345. #define MCU_LED_ACT_CONF 0x53
  2346. #define MCU_LED_LED_POLARITY 0x54
  2347. #define MCU_RADAR 0x60
  2348. #define MCU_BOOT_SIGNAL 0x72
  2349. #define MCU_ANT_SELECT 0X73
  2350. #define MCU_BBP_SIGNAL 0x80
  2351. #define MCU_POWER_SAVE 0x83
  2352. #define MCU_BAND_SELECT 0x91
  2353. /*
  2354. * MCU mailbox tokens
  2355. */
  2356. #define TOKEN_SLEEP 1
  2357. #define TOKEN_RADIO_OFF 2
  2358. #define TOKEN_WAKEUP 3
  2359. /*
  2360. * DMA descriptor defines.
  2361. */
  2362. #define TXWI_DESC_SIZE (4 * sizeof(__le32))
  2363. #define RXWI_DESC_SIZE (4 * sizeof(__le32))
  2364. #define TXWI_DESC_SIZE_5592 (5 * sizeof(__le32))
  2365. #define RXWI_DESC_SIZE_5592 (6 * sizeof(__le32))
  2366. /*
  2367. * TX WI structure
  2368. */
  2369. /*
  2370. * Word0
  2371. * FRAG: 1 To inform TKIP engine this is a fragment.
  2372. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  2373. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  2374. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  2375. * duplicate the frame to both channels).
  2376. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  2377. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  2378. * aggregate consecutive frames with the same RA and QoS TID. If
  2379. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  2380. * directly after a frame B with AMPDU=1, frame A might still
  2381. * get aggregated into the AMPDU started by frame B. So, setting
  2382. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  2383. * MPDU, it can still end up in an AMPDU if the previous frame
  2384. * was tagged as AMPDU.
  2385. */
  2386. #define TXWI_W0_FRAG FIELD32(0x00000001)
  2387. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  2388. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  2389. #define TXWI_W0_TS FIELD32(0x00000008)
  2390. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  2391. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  2392. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  2393. #define TXWI_W0_MCS FIELD32(0x007f0000)
  2394. #define TXWI_W0_BW FIELD32(0x00800000)
  2395. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  2396. #define TXWI_W0_STBC FIELD32(0x06000000)
  2397. #define TXWI_W0_IFS FIELD32(0x08000000)
  2398. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  2399. /*
  2400. * Word1
  2401. * ACK: 0: No Ack needed, 1: Ack needed
  2402. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  2403. * BW_WIN_SIZE: BA windows size of the recipient
  2404. * WIRELESS_CLI_ID: Client ID for WCID table access
  2405. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  2406. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  2407. * frame was processed. If multiple frames are aggregated together
  2408. * (AMPDU==1) the reported tx status will always contain the packet
  2409. * id of the first frame. 0: Don't report tx status for this frame.
  2410. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  2411. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  2412. * This identification number is calculated by ((idx % 3) + 1).
  2413. * The (+1) is required to prevent PACKETID to become 0.
  2414. */
  2415. #define TXWI_W1_ACK FIELD32(0x00000001)
  2416. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  2417. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  2418. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  2419. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2420. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  2421. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  2422. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  2423. /*
  2424. * Word2
  2425. */
  2426. #define TXWI_W2_IV FIELD32(0xffffffff)
  2427. /*
  2428. * Word3
  2429. */
  2430. #define TXWI_W3_EIV FIELD32(0xffffffff)
  2431. /*
  2432. * RX WI structure
  2433. */
  2434. /*
  2435. * Word0
  2436. */
  2437. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  2438. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  2439. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  2440. #define RXWI_W0_UDF FIELD32(0x0000e000)
  2441. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2442. #define RXWI_W0_TID FIELD32(0xf0000000)
  2443. /*
  2444. * Word1
  2445. */
  2446. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  2447. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  2448. #define RXWI_W1_MCS FIELD32(0x007f0000)
  2449. #define RXWI_W1_BW FIELD32(0x00800000)
  2450. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  2451. #define RXWI_W1_STBC FIELD32(0x06000000)
  2452. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  2453. /*
  2454. * Word2
  2455. */
  2456. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  2457. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  2458. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  2459. /*
  2460. * Word3
  2461. */
  2462. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  2463. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  2464. /*
  2465. * Macros for converting txpower from EEPROM to mac80211 value
  2466. * and from mac80211 value to register value.
  2467. */
  2468. #define MIN_G_TXPOWER 0
  2469. #define MIN_A_TXPOWER -7
  2470. #define MAX_G_TXPOWER 31
  2471. #define MAX_A_TXPOWER 15
  2472. #define DEFAULT_TXPOWER 5
  2473. #define TXPOWER_G_FROM_DEV(__txpower) \
  2474. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2475. #define TXPOWER_G_TO_DEV(__txpower) \
  2476. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  2477. #define TXPOWER_A_FROM_DEV(__txpower) \
  2478. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2479. #define TXPOWER_A_TO_DEV(__txpower) \
  2480. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  2481. /*
  2482. * Board's maximun TX power limitation
  2483. */
  2484. #define EIRP_MAX_TX_POWER_LIMIT 0x50
  2485. /*
  2486. * Number of TBTT intervals after which we have to adjust
  2487. * the hw beacon timer.
  2488. */
  2489. #define BCN_TBTT_OFFSET 64
  2490. /*
  2491. * RT2800 driver data structure
  2492. */
  2493. struct rt2800_drv_data {
  2494. u8 calibration_bw20;
  2495. u8 calibration_bw40;
  2496. u8 bbp25;
  2497. u8 bbp26;
  2498. u8 txmixer_gain_24g;
  2499. u8 txmixer_gain_5g;
  2500. unsigned int tbtt_tick;
  2501. };
  2502. #endif /* RT2800_H */