dhd_sdio.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/kthread.h>
  19. #include <linux/printk.h>
  20. #include <linux/pci_ids.h>
  21. #include <linux/netdevice.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/sched.h>
  24. #include <linux/mmc/sdio.h>
  25. #include <linux/mmc/sdio_func.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/semaphore.h>
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/bcma/bcma.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/vmalloc.h>
  33. #include <asm/unaligned.h>
  34. #include <defs.h>
  35. #include <brcmu_wifi.h>
  36. #include <brcmu_utils.h>
  37. #include <brcm_hw_ids.h>
  38. #include <soc.h>
  39. #include "sdio_host.h"
  40. #include "sdio_chip.h"
  41. #define DCMD_RESP_TIMEOUT 2000 /* In milli second */
  42. #ifdef DEBUG
  43. #define BRCMF_TRAP_INFO_SIZE 80
  44. #define CBUF_LEN (128)
  45. /* Device console log buffer state */
  46. #define CONSOLE_BUFFER_MAX 2024
  47. struct rte_log_le {
  48. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  49. __le32 buf_size;
  50. __le32 idx;
  51. char *_buf_compat; /* Redundant pointer for backward compat. */
  52. };
  53. struct rte_console {
  54. /* Virtual UART
  55. * When there is no UART (e.g. Quickturn),
  56. * the host should write a complete
  57. * input line directly into cbuf and then write
  58. * the length into vcons_in.
  59. * This may also be used when there is a real UART
  60. * (at risk of conflicting with
  61. * the real UART). vcons_out is currently unused.
  62. */
  63. uint vcons_in;
  64. uint vcons_out;
  65. /* Output (logging) buffer
  66. * Console output is written to a ring buffer log_buf at index log_idx.
  67. * The host may read the output when it sees log_idx advance.
  68. * Output will be lost if the output wraps around faster than the host
  69. * polls.
  70. */
  71. struct rte_log_le log_le;
  72. /* Console input line buffer
  73. * Characters are read one at a time into cbuf
  74. * until <CR> is received, then
  75. * the buffer is processed as a command line.
  76. * Also used for virtual UART.
  77. */
  78. uint cbuf_idx;
  79. char cbuf[CBUF_LEN];
  80. };
  81. #endif /* DEBUG */
  82. #include <chipcommon.h>
  83. #include "dhd_bus.h"
  84. #include "dhd_dbg.h"
  85. #define TXQLEN 2048 /* bulk tx queue length */
  86. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  87. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  88. #define PRIOMASK 7
  89. #define TXRETRIES 2 /* # of retries for tx frames */
  90. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  91. one scheduling */
  92. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  93. one scheduling */
  94. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  95. #define MEMBLOCK 2048 /* Block size used for downloading
  96. of dongle image */
  97. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  98. biggest possible glom */
  99. #define BRCMF_FIRSTREAD (1 << 6)
  100. /* SBSDIO_DEVICE_CTL */
  101. /* 1: device will assert busy signal when receiving CMD53 */
  102. #define SBSDIO_DEVCTL_SETBUSY 0x01
  103. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  104. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  105. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  106. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  107. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  108. * sdio bus power cycle to clear (rev 9) */
  109. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  110. /* Force SD->SB reset mapping (rev 11) */
  111. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  112. /* Determined by CoreControl bit */
  113. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  114. /* Force backplane reset */
  115. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  116. /* Force no backplane reset */
  117. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  118. /* direct(mapped) cis space */
  119. /* MAPPED common CIS address */
  120. #define SBSDIO_CIS_BASE_COMMON 0x1000
  121. /* maximum bytes in one CIS */
  122. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  123. /* cis offset addr is < 17 bits */
  124. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  125. /* manfid tuple length, include tuple, link bytes */
  126. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  127. /* intstatus */
  128. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  129. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  130. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  131. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  132. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  133. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  134. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  135. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  136. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  137. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  138. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  139. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  140. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  141. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  142. #define I_PC (1 << 10) /* descriptor error */
  143. #define I_PD (1 << 11) /* data error */
  144. #define I_DE (1 << 12) /* Descriptor protocol Error */
  145. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  146. #define I_RO (1 << 14) /* Receive fifo Overflow */
  147. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  148. #define I_RI (1 << 16) /* Receive Interrupt */
  149. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  150. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  151. #define I_XI (1 << 24) /* Transmit Interrupt */
  152. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  153. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  154. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  155. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  156. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  157. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  158. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  159. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  160. #define I_DMA (I_RI | I_XI | I_ERRORS)
  161. /* corecontrol */
  162. #define CC_CISRDY (1 << 0) /* CIS Ready */
  163. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  164. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  165. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  166. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  167. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  168. /* SDA_FRAMECTRL */
  169. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  170. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  171. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  172. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  173. /* HW frame tag */
  174. #define SDPCM_FRAMETAG_LEN 4 /* 2 bytes len, 2 bytes check val */
  175. /* Total length of frame header for dongle protocol */
  176. #define SDPCM_HDRLEN (SDPCM_FRAMETAG_LEN + SDPCM_SWHEADER_LEN)
  177. #define SDPCM_RESERVE (SDPCM_HDRLEN + BRCMF_SDALIGN)
  178. /*
  179. * Software allocation of To SB Mailbox resources
  180. */
  181. /* tosbmailbox bits corresponding to intstatus bits */
  182. #define SMB_NAK (1 << 0) /* Frame NAK */
  183. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  184. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  185. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  186. /* tosbmailboxdata */
  187. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  188. /*
  189. * Software allocation of To Host Mailbox resources
  190. */
  191. /* intstatus bits */
  192. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  193. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  194. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  195. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  196. /* tohostmailboxdata */
  197. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  198. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  199. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  200. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  201. #define HMB_DATA_FCDATA_MASK 0xff000000
  202. #define HMB_DATA_FCDATA_SHIFT 24
  203. #define HMB_DATA_VERSION_MASK 0x00ff0000
  204. #define HMB_DATA_VERSION_SHIFT 16
  205. /*
  206. * Software-defined protocol header
  207. */
  208. /* Current protocol version */
  209. #define SDPCM_PROT_VERSION 4
  210. /* SW frame header */
  211. #define SDPCM_PACKET_SEQUENCE(p) (((u8 *)p)[0] & 0xff)
  212. #define SDPCM_CHANNEL_MASK 0x00000f00
  213. #define SDPCM_CHANNEL_SHIFT 8
  214. #define SDPCM_PACKET_CHANNEL(p) (((u8 *)p)[1] & 0x0f)
  215. #define SDPCM_NEXTLEN_OFFSET 2
  216. /* Data Offset from SOF (HW Tag, SW Tag, Pad) */
  217. #define SDPCM_DOFFSET_OFFSET 3 /* Data Offset */
  218. #define SDPCM_DOFFSET_VALUE(p) (((u8 *)p)[SDPCM_DOFFSET_OFFSET] & 0xff)
  219. #define SDPCM_DOFFSET_MASK 0xff000000
  220. #define SDPCM_DOFFSET_SHIFT 24
  221. #define SDPCM_FCMASK_OFFSET 4 /* Flow control */
  222. #define SDPCM_FCMASK_VALUE(p) (((u8 *)p)[SDPCM_FCMASK_OFFSET] & 0xff)
  223. #define SDPCM_WINDOW_OFFSET 5 /* Credit based fc */
  224. #define SDPCM_WINDOW_VALUE(p) (((u8 *)p)[SDPCM_WINDOW_OFFSET] & 0xff)
  225. #define SDPCM_SWHEADER_LEN 8 /* SW header is 64 bits */
  226. /* logical channel numbers */
  227. #define SDPCM_CONTROL_CHANNEL 0 /* Control channel Id */
  228. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication Channel Id */
  229. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv Channel Id */
  230. #define SDPCM_GLOM_CHANNEL 3 /* For coalesced packets */
  231. #define SDPCM_TEST_CHANNEL 15 /* Reserved for test/debug packets */
  232. #define SDPCM_SEQUENCE_WRAP 256 /* wrap-around val for 8bit frame seq */
  233. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  234. /*
  235. * Shared structure between dongle and the host.
  236. * The structure contains pointers to trap or assert information.
  237. */
  238. #define SDPCM_SHARED_VERSION 0x0003
  239. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  240. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  241. #define SDPCM_SHARED_ASSERT 0x0200
  242. #define SDPCM_SHARED_TRAP 0x0400
  243. /* Space for header read, limit for data packets */
  244. #define MAX_HDR_READ (1 << 6)
  245. #define MAX_RX_DATASZ 2048
  246. /* Maximum milliseconds to wait for F2 to come up */
  247. #define BRCMF_WAIT_F2RDY 3000
  248. /* Bump up limit on waiting for HT to account for first startup;
  249. * if the image is doing a CRC calculation before programming the PMU
  250. * for HT availability, it could take a couple hundred ms more, so
  251. * max out at a 1 second (1000000us).
  252. */
  253. #undef PMU_MAX_TRANSITION_DLY
  254. #define PMU_MAX_TRANSITION_DLY 1000000
  255. /* Value for ChipClockCSR during initial setup */
  256. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  257. SBSDIO_ALP_AVAIL_REQ)
  258. /* Flags for SDH calls */
  259. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  260. #define BRCMF_SDIO_FW_NAME "brcm/brcmfmac-sdio.bin"
  261. #define BRCMF_SDIO_NV_NAME "brcm/brcmfmac-sdio.txt"
  262. MODULE_FIRMWARE(BRCMF_SDIO_FW_NAME);
  263. MODULE_FIRMWARE(BRCMF_SDIO_NV_NAME);
  264. #define BRCMF_IDLE_IMMEDIATE (-1) /* Enter idle immediately */
  265. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  266. * when idle
  267. */
  268. #define BRCMF_IDLE_INTERVAL 1
  269. /*
  270. * Conversion of 802.1D priority to precedence level
  271. */
  272. static uint prio2prec(u32 prio)
  273. {
  274. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  275. (prio^2) : prio;
  276. }
  277. /* core registers */
  278. struct sdpcmd_regs {
  279. u32 corecontrol; /* 0x00, rev8 */
  280. u32 corestatus; /* rev8 */
  281. u32 PAD[1];
  282. u32 biststatus; /* rev8 */
  283. /* PCMCIA access */
  284. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  285. u16 PAD[1];
  286. u16 pcmciamesportalmask; /* rev8 */
  287. u16 PAD[1];
  288. u16 pcmciawrframebc; /* rev8 */
  289. u16 PAD[1];
  290. u16 pcmciaunderflowtimer; /* rev8 */
  291. u16 PAD[1];
  292. /* interrupt */
  293. u32 intstatus; /* 0x020, rev8 */
  294. u32 hostintmask; /* rev8 */
  295. u32 intmask; /* rev8 */
  296. u32 sbintstatus; /* rev8 */
  297. u32 sbintmask; /* rev8 */
  298. u32 funcintmask; /* rev4 */
  299. u32 PAD[2];
  300. u32 tosbmailbox; /* 0x040, rev8 */
  301. u32 tohostmailbox; /* rev8 */
  302. u32 tosbmailboxdata; /* rev8 */
  303. u32 tohostmailboxdata; /* rev8 */
  304. /* synchronized access to registers in SDIO clock domain */
  305. u32 sdioaccess; /* 0x050, rev8 */
  306. u32 PAD[3];
  307. /* PCMCIA frame control */
  308. u8 pcmciaframectrl; /* 0x060, rev8 */
  309. u8 PAD[3];
  310. u8 pcmciawatermark; /* rev8 */
  311. u8 PAD[155];
  312. /* interrupt batching control */
  313. u32 intrcvlazy; /* 0x100, rev8 */
  314. u32 PAD[3];
  315. /* counters */
  316. u32 cmd52rd; /* 0x110, rev8 */
  317. u32 cmd52wr; /* rev8 */
  318. u32 cmd53rd; /* rev8 */
  319. u32 cmd53wr; /* rev8 */
  320. u32 abort; /* rev8 */
  321. u32 datacrcerror; /* rev8 */
  322. u32 rdoutofsync; /* rev8 */
  323. u32 wroutofsync; /* rev8 */
  324. u32 writebusy; /* rev8 */
  325. u32 readwait; /* rev8 */
  326. u32 readterm; /* rev8 */
  327. u32 writeterm; /* rev8 */
  328. u32 PAD[40];
  329. u32 clockctlstatus; /* rev8 */
  330. u32 PAD[7];
  331. u32 PAD[128]; /* DMA engines */
  332. /* SDIO/PCMCIA CIS region */
  333. char cis[512]; /* 0x400-0x5ff, rev6 */
  334. /* PCMCIA function control registers */
  335. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  336. u16 PAD[55];
  337. /* PCMCIA backplane access */
  338. u16 backplanecsr; /* 0x76E, rev6 */
  339. u16 backplaneaddr0; /* rev6 */
  340. u16 backplaneaddr1; /* rev6 */
  341. u16 backplaneaddr2; /* rev6 */
  342. u16 backplaneaddr3; /* rev6 */
  343. u16 backplanedata0; /* rev6 */
  344. u16 backplanedata1; /* rev6 */
  345. u16 backplanedata2; /* rev6 */
  346. u16 backplanedata3; /* rev6 */
  347. u16 PAD[31];
  348. /* sprom "size" & "blank" info */
  349. u16 spromstatus; /* 0x7BE, rev2 */
  350. u32 PAD[464];
  351. u16 PAD[0x80];
  352. };
  353. #ifdef DEBUG
  354. /* Device console log buffer state */
  355. struct brcmf_console {
  356. uint count; /* Poll interval msec counter */
  357. uint log_addr; /* Log struct address (fixed) */
  358. struct rte_log_le log_le; /* Log struct (host copy) */
  359. uint bufsize; /* Size of log buffer */
  360. u8 *buf; /* Log buffer (host copy) */
  361. uint last; /* Last buffer read index */
  362. };
  363. struct brcmf_trap_info {
  364. __le32 type;
  365. __le32 epc;
  366. __le32 cpsr;
  367. __le32 spsr;
  368. __le32 r0; /* a1 */
  369. __le32 r1; /* a2 */
  370. __le32 r2; /* a3 */
  371. __le32 r3; /* a4 */
  372. __le32 r4; /* v1 */
  373. __le32 r5; /* v2 */
  374. __le32 r6; /* v3 */
  375. __le32 r7; /* v4 */
  376. __le32 r8; /* v5 */
  377. __le32 r9; /* sb/v6 */
  378. __le32 r10; /* sl/v7 */
  379. __le32 r11; /* fp/v8 */
  380. __le32 r12; /* ip */
  381. __le32 r13; /* sp */
  382. __le32 r14; /* lr */
  383. __le32 pc; /* r15 */
  384. };
  385. #endif /* DEBUG */
  386. struct sdpcm_shared {
  387. u32 flags;
  388. u32 trap_addr;
  389. u32 assert_exp_addr;
  390. u32 assert_file_addr;
  391. u32 assert_line;
  392. u32 console_addr; /* Address of struct rte_console */
  393. u32 msgtrace_addr;
  394. u8 tag[32];
  395. u32 brpt_addr;
  396. };
  397. struct sdpcm_shared_le {
  398. __le32 flags;
  399. __le32 trap_addr;
  400. __le32 assert_exp_addr;
  401. __le32 assert_file_addr;
  402. __le32 assert_line;
  403. __le32 console_addr; /* Address of struct rte_console */
  404. __le32 msgtrace_addr;
  405. u8 tag[32];
  406. __le32 brpt_addr;
  407. };
  408. /* SDIO read frame info */
  409. struct brcmf_sdio_read {
  410. u8 seq_num;
  411. u8 channel;
  412. u16 len;
  413. u16 len_left;
  414. u16 len_nxtfrm;
  415. u8 dat_offset;
  416. };
  417. /* misc chip info needed by some of the routines */
  418. /* Private data for SDIO bus interaction */
  419. struct brcmf_sdio {
  420. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  421. struct chip_info *ci; /* Chip info struct */
  422. char *vars; /* Variables (from CIS and/or other) */
  423. uint varsz; /* Size of variables buffer */
  424. u32 ramsize; /* Size of RAM in SOCRAM (bytes) */
  425. u32 hostintmask; /* Copy of Host Interrupt Mask */
  426. atomic_t intstatus; /* Intstatus bits (events) pending */
  427. atomic_t fcstate; /* State of dongle flow-control */
  428. uint blocksize; /* Block size of SDIO transfers */
  429. uint roundup; /* Max roundup limit */
  430. struct pktq txq; /* Queue length used for flow-control */
  431. u8 flowcontrol; /* per prio flow control bitmask */
  432. u8 tx_seq; /* Transmit sequence number (next) */
  433. u8 tx_max; /* Maximum transmit sequence allowed */
  434. u8 hdrbuf[MAX_HDR_READ + BRCMF_SDALIGN];
  435. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  436. u8 rx_seq; /* Receive sequence number (expected) */
  437. struct brcmf_sdio_read cur_read;
  438. /* info of current read frame */
  439. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  440. bool rxpending; /* Data frame pending in dongle */
  441. uint rxbound; /* Rx frames to read before resched */
  442. uint txbound; /* Tx frames to send before resched */
  443. uint txminmax;
  444. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  445. struct sk_buff_head glom; /* Packet list for glommed superframe */
  446. uint glomerr; /* Glom packet read errors */
  447. u8 *rxbuf; /* Buffer for receiving control packets */
  448. uint rxblen; /* Allocated length of rxbuf */
  449. u8 *rxctl; /* Aligned pointer into rxbuf */
  450. u8 *rxctl_orig; /* pointer for freeing rxctl */
  451. u8 *databuf; /* Buffer for receiving big glom packet */
  452. u8 *dataptr; /* Aligned pointer into databuf */
  453. uint rxlen; /* Length of valid data in buffer */
  454. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  455. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  456. bool intr; /* Use interrupts */
  457. bool poll; /* Use polling */
  458. atomic_t ipend; /* Device interrupt is pending */
  459. uint spurious; /* Count of spurious interrupts */
  460. uint pollrate; /* Ticks between device polls */
  461. uint polltick; /* Tick counter */
  462. #ifdef DEBUG
  463. uint console_interval;
  464. struct brcmf_console console; /* Console output polling support */
  465. uint console_addr; /* Console address from shared struct */
  466. #endif /* DEBUG */
  467. uint clkstate; /* State of sd and backplane clock(s) */
  468. bool activity; /* Activity flag for clock down */
  469. s32 idletime; /* Control for activity timeout */
  470. s32 idlecount; /* Activity timeout counter */
  471. s32 idleclock; /* How to set bus driver when idle */
  472. s32 sd_rxchain;
  473. bool use_rxchain; /* If brcmf should use PKT chains */
  474. bool rxflow_mode; /* Rx flow control mode */
  475. bool rxflow; /* Is rx flow control on */
  476. bool alp_only; /* Don't use HT clock (ALP only) */
  477. u8 *ctrl_frame_buf;
  478. u32 ctrl_frame_len;
  479. bool ctrl_frame_stat;
  480. spinlock_t txqlock;
  481. wait_queue_head_t ctrl_wait;
  482. wait_queue_head_t dcmd_resp_wait;
  483. struct timer_list timer;
  484. struct completion watchdog_wait;
  485. struct task_struct *watchdog_tsk;
  486. bool wd_timer_valid;
  487. uint save_ms;
  488. struct workqueue_struct *brcmf_wq;
  489. struct work_struct datawork;
  490. struct list_head dpc_tsklst;
  491. spinlock_t dpc_tl_lock;
  492. const struct firmware *firmware;
  493. u32 fw_ptr;
  494. bool txoff; /* Transmit flow-controlled */
  495. struct brcmf_sdio_count sdcnt;
  496. };
  497. /* clkstate */
  498. #define CLK_NONE 0
  499. #define CLK_SDONLY 1
  500. #define CLK_PENDING 2 /* Not used yet */
  501. #define CLK_AVAIL 3
  502. #ifdef DEBUG
  503. static int qcount[NUMPRIO];
  504. static int tx_packets[NUMPRIO];
  505. #endif /* DEBUG */
  506. #define SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  507. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  508. /* Retry count for register access failures */
  509. static const uint retry_limit = 2;
  510. /* Limit on rounding up frames */
  511. static const uint max_roundup = 512;
  512. #define ALIGNMENT 4
  513. enum brcmf_sdio_frmtype {
  514. BRCMF_SDIO_FT_NORMAL,
  515. BRCMF_SDIO_FT_SUPER,
  516. BRCMF_SDIO_FT_SUB,
  517. };
  518. static void pkt_align(struct sk_buff *p, int len, int align)
  519. {
  520. uint datalign;
  521. datalign = (unsigned long)(p->data);
  522. datalign = roundup(datalign, (align)) - datalign;
  523. if (datalign)
  524. skb_pull(p, datalign);
  525. __skb_trim(p, len);
  526. }
  527. /* To check if there's window offered */
  528. static bool data_ok(struct brcmf_sdio *bus)
  529. {
  530. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  531. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  532. }
  533. /*
  534. * Reads a register in the SDIO hardware block. This block occupies a series of
  535. * adresses on the 32 bit backplane bus.
  536. */
  537. static int
  538. r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  539. {
  540. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  541. int ret;
  542. *regvar = brcmf_sdio_regrl(bus->sdiodev,
  543. bus->ci->c_inf[idx].base + offset, &ret);
  544. return ret;
  545. }
  546. static int
  547. w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  548. {
  549. u8 idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  550. int ret;
  551. brcmf_sdio_regwl(bus->sdiodev,
  552. bus->ci->c_inf[idx].base + reg_offset,
  553. regval, &ret);
  554. return ret;
  555. }
  556. #define PKT_AVAILABLE() (intstatus & I_HMB_FRAME_IND)
  557. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  558. /* Turn backplane clock on or off */
  559. static int brcmf_sdbrcm_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  560. {
  561. int err;
  562. u8 clkctl, clkreq, devctl;
  563. unsigned long timeout;
  564. brcmf_dbg(TRACE, "Enter\n");
  565. clkctl = 0;
  566. if (on) {
  567. /* Request HT Avail */
  568. clkreq =
  569. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  570. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  571. clkreq, &err);
  572. if (err) {
  573. brcmf_err("HT Avail request error: %d\n", err);
  574. return -EBADE;
  575. }
  576. /* Check current status */
  577. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  578. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  579. if (err) {
  580. brcmf_err("HT Avail read error: %d\n", err);
  581. return -EBADE;
  582. }
  583. /* Go to pending and await interrupt if appropriate */
  584. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  585. /* Allow only clock-available interrupt */
  586. devctl = brcmf_sdio_regrb(bus->sdiodev,
  587. SBSDIO_DEVICE_CTL, &err);
  588. if (err) {
  589. brcmf_err("Devctl error setting CA: %d\n",
  590. err);
  591. return -EBADE;
  592. }
  593. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  594. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  595. devctl, &err);
  596. brcmf_dbg(INFO, "CLKCTL: set PENDING\n");
  597. bus->clkstate = CLK_PENDING;
  598. return 0;
  599. } else if (bus->clkstate == CLK_PENDING) {
  600. /* Cancel CA-only interrupt filter */
  601. devctl = brcmf_sdio_regrb(bus->sdiodev,
  602. SBSDIO_DEVICE_CTL, &err);
  603. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  604. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  605. devctl, &err);
  606. }
  607. /* Otherwise, wait here (polling) for HT Avail */
  608. timeout = jiffies +
  609. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  610. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  611. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  612. SBSDIO_FUNC1_CHIPCLKCSR,
  613. &err);
  614. if (time_after(jiffies, timeout))
  615. break;
  616. else
  617. usleep_range(5000, 10000);
  618. }
  619. if (err) {
  620. brcmf_err("HT Avail request error: %d\n", err);
  621. return -EBADE;
  622. }
  623. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  624. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  625. PMU_MAX_TRANSITION_DLY, clkctl);
  626. return -EBADE;
  627. }
  628. /* Mark clock available */
  629. bus->clkstate = CLK_AVAIL;
  630. brcmf_dbg(INFO, "CLKCTL: turned ON\n");
  631. #if defined(DEBUG)
  632. if (!bus->alp_only) {
  633. if (SBSDIO_ALPONLY(clkctl))
  634. brcmf_err("HT Clock should be on\n");
  635. }
  636. #endif /* defined (DEBUG) */
  637. bus->activity = true;
  638. } else {
  639. clkreq = 0;
  640. if (bus->clkstate == CLK_PENDING) {
  641. /* Cancel CA-only interrupt filter */
  642. devctl = brcmf_sdio_regrb(bus->sdiodev,
  643. SBSDIO_DEVICE_CTL, &err);
  644. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  645. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  646. devctl, &err);
  647. }
  648. bus->clkstate = CLK_SDONLY;
  649. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  650. clkreq, &err);
  651. brcmf_dbg(INFO, "CLKCTL: turned OFF\n");
  652. if (err) {
  653. brcmf_err("Failed access turning clock off: %d\n",
  654. err);
  655. return -EBADE;
  656. }
  657. }
  658. return 0;
  659. }
  660. /* Change idle/active SD state */
  661. static int brcmf_sdbrcm_sdclk(struct brcmf_sdio *bus, bool on)
  662. {
  663. brcmf_dbg(TRACE, "Enter\n");
  664. if (on)
  665. bus->clkstate = CLK_SDONLY;
  666. else
  667. bus->clkstate = CLK_NONE;
  668. return 0;
  669. }
  670. /* Transition SD and backplane clock readiness */
  671. static int brcmf_sdbrcm_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  672. {
  673. #ifdef DEBUG
  674. uint oldstate = bus->clkstate;
  675. #endif /* DEBUG */
  676. brcmf_dbg(TRACE, "Enter\n");
  677. /* Early exit if we're already there */
  678. if (bus->clkstate == target) {
  679. if (target == CLK_AVAIL) {
  680. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  681. bus->activity = true;
  682. }
  683. return 0;
  684. }
  685. switch (target) {
  686. case CLK_AVAIL:
  687. /* Make sure SD clock is available */
  688. if (bus->clkstate == CLK_NONE)
  689. brcmf_sdbrcm_sdclk(bus, true);
  690. /* Now request HT Avail on the backplane */
  691. brcmf_sdbrcm_htclk(bus, true, pendok);
  692. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  693. bus->activity = true;
  694. break;
  695. case CLK_SDONLY:
  696. /* Remove HT request, or bring up SD clock */
  697. if (bus->clkstate == CLK_NONE)
  698. brcmf_sdbrcm_sdclk(bus, true);
  699. else if (bus->clkstate == CLK_AVAIL)
  700. brcmf_sdbrcm_htclk(bus, false, false);
  701. else
  702. brcmf_err("request for %d -> %d\n",
  703. bus->clkstate, target);
  704. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  705. break;
  706. case CLK_NONE:
  707. /* Make sure to remove HT request */
  708. if (bus->clkstate == CLK_AVAIL)
  709. brcmf_sdbrcm_htclk(bus, false, false);
  710. /* Now remove the SD clock */
  711. brcmf_sdbrcm_sdclk(bus, false);
  712. brcmf_sdbrcm_wd_timer(bus, 0);
  713. break;
  714. }
  715. #ifdef DEBUG
  716. brcmf_dbg(INFO, "%d -> %d\n", oldstate, bus->clkstate);
  717. #endif /* DEBUG */
  718. return 0;
  719. }
  720. static u32 brcmf_sdbrcm_hostmail(struct brcmf_sdio *bus)
  721. {
  722. u32 intstatus = 0;
  723. u32 hmb_data;
  724. u8 fcbits;
  725. int ret;
  726. brcmf_dbg(TRACE, "Enter\n");
  727. /* Read mailbox data and ack that we did so */
  728. ret = r_sdreg32(bus, &hmb_data,
  729. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  730. if (ret == 0)
  731. w_sdreg32(bus, SMB_INT_ACK,
  732. offsetof(struct sdpcmd_regs, tosbmailbox));
  733. bus->sdcnt.f1regdata += 2;
  734. /* Dongle recomposed rx frames, accept them again */
  735. if (hmb_data & HMB_DATA_NAKHANDLED) {
  736. brcmf_dbg(INFO, "Dongle reports NAK handled, expect rtx of %d\n",
  737. bus->rx_seq);
  738. if (!bus->rxskip)
  739. brcmf_err("unexpected NAKHANDLED!\n");
  740. bus->rxskip = false;
  741. intstatus |= I_HMB_FRAME_IND;
  742. }
  743. /*
  744. * DEVREADY does not occur with gSPI.
  745. */
  746. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  747. bus->sdpcm_ver =
  748. (hmb_data & HMB_DATA_VERSION_MASK) >>
  749. HMB_DATA_VERSION_SHIFT;
  750. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  751. brcmf_err("Version mismatch, dongle reports %d, "
  752. "expecting %d\n",
  753. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  754. else
  755. brcmf_dbg(INFO, "Dongle ready, protocol version %d\n",
  756. bus->sdpcm_ver);
  757. }
  758. /*
  759. * Flow Control has been moved into the RX headers and this out of band
  760. * method isn't used any more.
  761. * remaining backward compatible with older dongles.
  762. */
  763. if (hmb_data & HMB_DATA_FC) {
  764. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  765. HMB_DATA_FCDATA_SHIFT;
  766. if (fcbits & ~bus->flowcontrol)
  767. bus->sdcnt.fc_xoff++;
  768. if (bus->flowcontrol & ~fcbits)
  769. bus->sdcnt.fc_xon++;
  770. bus->sdcnt.fc_rcvd++;
  771. bus->flowcontrol = fcbits;
  772. }
  773. /* Shouldn't be any others */
  774. if (hmb_data & ~(HMB_DATA_DEVREADY |
  775. HMB_DATA_NAKHANDLED |
  776. HMB_DATA_FC |
  777. HMB_DATA_FWREADY |
  778. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  779. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  780. hmb_data);
  781. return intstatus;
  782. }
  783. static void brcmf_sdbrcm_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  784. {
  785. uint retries = 0;
  786. u16 lastrbc;
  787. u8 hi, lo;
  788. int err;
  789. brcmf_err("%sterminate frame%s\n",
  790. abort ? "abort command, " : "",
  791. rtx ? ", send NAK" : "");
  792. if (abort)
  793. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  794. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  795. SFC_RF_TERM, &err);
  796. bus->sdcnt.f1regdata++;
  797. /* Wait until the packet has been flushed (device/FIFO stable) */
  798. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  799. hi = brcmf_sdio_regrb(bus->sdiodev,
  800. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  801. lo = brcmf_sdio_regrb(bus->sdiodev,
  802. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  803. bus->sdcnt.f1regdata += 2;
  804. if ((hi == 0) && (lo == 0))
  805. break;
  806. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  807. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  808. lastrbc, (hi << 8) + lo);
  809. }
  810. lastrbc = (hi << 8) + lo;
  811. }
  812. if (!retries)
  813. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  814. else
  815. brcmf_dbg(INFO, "flush took %d iterations\n", 0xffff - retries);
  816. if (rtx) {
  817. bus->sdcnt.rxrtx++;
  818. err = w_sdreg32(bus, SMB_NAK,
  819. offsetof(struct sdpcmd_regs, tosbmailbox));
  820. bus->sdcnt.f1regdata++;
  821. if (err == 0)
  822. bus->rxskip = true;
  823. }
  824. /* Clear partial in any case */
  825. bus->cur_read.len = 0;
  826. /* If we can't reach the device, signal failure */
  827. if (err)
  828. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  829. }
  830. /* copy a buffer into a pkt buffer chain */
  831. static uint brcmf_sdbrcm_glom_from_buf(struct brcmf_sdio *bus, uint len)
  832. {
  833. uint n, ret = 0;
  834. struct sk_buff *p;
  835. u8 *buf;
  836. buf = bus->dataptr;
  837. /* copy the data */
  838. skb_queue_walk(&bus->glom, p) {
  839. n = min_t(uint, p->len, len);
  840. memcpy(p->data, buf, n);
  841. buf += n;
  842. len -= n;
  843. ret += n;
  844. if (!len)
  845. break;
  846. }
  847. return ret;
  848. }
  849. /* return total length of buffer chain */
  850. static uint brcmf_sdbrcm_glom_len(struct brcmf_sdio *bus)
  851. {
  852. struct sk_buff *p;
  853. uint total;
  854. total = 0;
  855. skb_queue_walk(&bus->glom, p)
  856. total += p->len;
  857. return total;
  858. }
  859. static void brcmf_sdbrcm_free_glom(struct brcmf_sdio *bus)
  860. {
  861. struct sk_buff *cur, *next;
  862. skb_queue_walk_safe(&bus->glom, cur, next) {
  863. skb_unlink(cur, &bus->glom);
  864. brcmu_pkt_buf_free_skb(cur);
  865. }
  866. }
  867. static int brcmf_sdio_hdparser(struct brcmf_sdio *bus, u8 *header,
  868. struct brcmf_sdio_read *rd,
  869. enum brcmf_sdio_frmtype type)
  870. {
  871. u16 len, checksum;
  872. u8 rx_seq, fc, tx_seq_max;
  873. /*
  874. * 4 bytes hardware header (frame tag)
  875. * Byte 0~1: Frame length
  876. * Byte 2~3: Checksum, bit-wise inverse of frame length
  877. */
  878. len = get_unaligned_le16(header);
  879. checksum = get_unaligned_le16(header + sizeof(u16));
  880. /* All zero means no more to read */
  881. if (!(len | checksum)) {
  882. bus->rxpending = false;
  883. return -ENODATA;
  884. }
  885. if ((u16)(~(len ^ checksum))) {
  886. brcmf_err("HW header checksum error\n");
  887. bus->sdcnt.rx_badhdr++;
  888. brcmf_sdbrcm_rxfail(bus, false, false);
  889. return -EIO;
  890. }
  891. if (len < SDPCM_HDRLEN) {
  892. brcmf_err("HW header length error\n");
  893. return -EPROTO;
  894. }
  895. if (type == BRCMF_SDIO_FT_SUPER &&
  896. (roundup(len, bus->blocksize) != rd->len)) {
  897. brcmf_err("HW superframe header length error\n");
  898. return -EPROTO;
  899. }
  900. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  901. brcmf_err("HW subframe header length error\n");
  902. return -EPROTO;
  903. }
  904. rd->len = len;
  905. /*
  906. * 8 bytes hardware header
  907. * Byte 0: Rx sequence number
  908. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  909. * Byte 2: Length of next data frame
  910. * Byte 3: Data offset
  911. * Byte 4: Flow control bits
  912. * Byte 5: Maximum Sequence number allow for Tx
  913. * Byte 6~7: Reserved
  914. */
  915. if (type == BRCMF_SDIO_FT_SUPER &&
  916. SDPCM_GLOMDESC(&header[SDPCM_FRAMETAG_LEN])) {
  917. brcmf_err("Glom descriptor found in superframe head\n");
  918. rd->len = 0;
  919. return -EINVAL;
  920. }
  921. rx_seq = SDPCM_PACKET_SEQUENCE(&header[SDPCM_FRAMETAG_LEN]);
  922. rd->channel = SDPCM_PACKET_CHANNEL(&header[SDPCM_FRAMETAG_LEN]);
  923. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  924. type != BRCMF_SDIO_FT_SUPER) {
  925. brcmf_err("HW header length too long\n");
  926. bus->sdcnt.rx_toolong++;
  927. brcmf_sdbrcm_rxfail(bus, false, false);
  928. rd->len = 0;
  929. return -EPROTO;
  930. }
  931. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  932. brcmf_err("Wrong channel for superframe\n");
  933. rd->len = 0;
  934. return -EINVAL;
  935. }
  936. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  937. rd->channel != SDPCM_EVENT_CHANNEL) {
  938. brcmf_err("Wrong channel for subframe\n");
  939. rd->len = 0;
  940. return -EINVAL;
  941. }
  942. rd->dat_offset = SDPCM_DOFFSET_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  943. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  944. brcmf_err("seq %d: bad data offset\n", rx_seq);
  945. bus->sdcnt.rx_badhdr++;
  946. brcmf_sdbrcm_rxfail(bus, false, false);
  947. rd->len = 0;
  948. return -ENXIO;
  949. }
  950. if (rd->seq_num != rx_seq) {
  951. brcmf_err("seq %d: sequence number error, expect %d\n",
  952. rx_seq, rd->seq_num);
  953. bus->sdcnt.rx_badseq++;
  954. rd->seq_num = rx_seq;
  955. }
  956. /* no need to check the reset for subframe */
  957. if (type == BRCMF_SDIO_FT_SUB)
  958. return 0;
  959. rd->len_nxtfrm = header[SDPCM_FRAMETAG_LEN + SDPCM_NEXTLEN_OFFSET];
  960. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  961. /* only warm for NON glom packet */
  962. if (rd->channel != SDPCM_GLOM_CHANNEL)
  963. brcmf_err("seq %d: next length error\n", rx_seq);
  964. rd->len_nxtfrm = 0;
  965. }
  966. fc = SDPCM_FCMASK_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  967. if (bus->flowcontrol != fc) {
  968. if (~bus->flowcontrol & fc)
  969. bus->sdcnt.fc_xoff++;
  970. if (bus->flowcontrol & ~fc)
  971. bus->sdcnt.fc_xon++;
  972. bus->sdcnt.fc_rcvd++;
  973. bus->flowcontrol = fc;
  974. }
  975. tx_seq_max = SDPCM_WINDOW_VALUE(&header[SDPCM_FRAMETAG_LEN]);
  976. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  977. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  978. tx_seq_max = bus->tx_seq + 2;
  979. }
  980. bus->tx_max = tx_seq_max;
  981. return 0;
  982. }
  983. static u8 brcmf_sdbrcm_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  984. {
  985. u16 dlen, totlen;
  986. u8 *dptr, num = 0;
  987. u16 sublen;
  988. struct sk_buff *pfirst, *pnext;
  989. int errcode;
  990. u8 doff, sfdoff;
  991. bool usechain = bus->use_rxchain;
  992. struct brcmf_sdio_read rd_new;
  993. /* If packets, issue read(s) and send up packet chain */
  994. /* Return sequence numbers consumed? */
  995. brcmf_dbg(TRACE, "start: glomd %p glom %p\n",
  996. bus->glomd, skb_peek(&bus->glom));
  997. /* If there's a descriptor, generate the packet chain */
  998. if (bus->glomd) {
  999. pfirst = pnext = NULL;
  1000. dlen = (u16) (bus->glomd->len);
  1001. dptr = bus->glomd->data;
  1002. if (!dlen || (dlen & 1)) {
  1003. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1004. dlen);
  1005. dlen = 0;
  1006. }
  1007. for (totlen = num = 0; dlen; num++) {
  1008. /* Get (and move past) next length */
  1009. sublen = get_unaligned_le16(dptr);
  1010. dlen -= sizeof(u16);
  1011. dptr += sizeof(u16);
  1012. if ((sublen < SDPCM_HDRLEN) ||
  1013. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1014. brcmf_err("descriptor len %d bad: %d\n",
  1015. num, sublen);
  1016. pnext = NULL;
  1017. break;
  1018. }
  1019. if (sublen % BRCMF_SDALIGN) {
  1020. brcmf_err("sublen %d not multiple of %d\n",
  1021. sublen, BRCMF_SDALIGN);
  1022. usechain = false;
  1023. }
  1024. totlen += sublen;
  1025. /* For last frame, adjust read len so total
  1026. is a block multiple */
  1027. if (!dlen) {
  1028. sublen +=
  1029. (roundup(totlen, bus->blocksize) - totlen);
  1030. totlen = roundup(totlen, bus->blocksize);
  1031. }
  1032. /* Allocate/chain packet for next subframe */
  1033. pnext = brcmu_pkt_buf_get_skb(sublen + BRCMF_SDALIGN);
  1034. if (pnext == NULL) {
  1035. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1036. num, sublen);
  1037. break;
  1038. }
  1039. skb_queue_tail(&bus->glom, pnext);
  1040. /* Adhere to start alignment requirements */
  1041. pkt_align(pnext, sublen, BRCMF_SDALIGN);
  1042. }
  1043. /* If all allocations succeeded, save packet chain
  1044. in bus structure */
  1045. if (pnext) {
  1046. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1047. totlen, num);
  1048. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1049. totlen != bus->cur_read.len) {
  1050. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1051. bus->cur_read.len, totlen, rxseq);
  1052. }
  1053. pfirst = pnext = NULL;
  1054. } else {
  1055. brcmf_sdbrcm_free_glom(bus);
  1056. num = 0;
  1057. }
  1058. /* Done with descriptor packet */
  1059. brcmu_pkt_buf_free_skb(bus->glomd);
  1060. bus->glomd = NULL;
  1061. bus->cur_read.len = 0;
  1062. }
  1063. /* Ok -- either we just generated a packet chain,
  1064. or had one from before */
  1065. if (!skb_queue_empty(&bus->glom)) {
  1066. if (BRCMF_GLOM_ON()) {
  1067. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1068. skb_queue_walk(&bus->glom, pnext) {
  1069. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1070. pnext, (u8 *) (pnext->data),
  1071. pnext->len, pnext->len);
  1072. }
  1073. }
  1074. pfirst = skb_peek(&bus->glom);
  1075. dlen = (u16) brcmf_sdbrcm_glom_len(bus);
  1076. /* Do an SDIO read for the superframe. Configurable iovar to
  1077. * read directly into the chained packet, or allocate a large
  1078. * packet and and copy into the chain.
  1079. */
  1080. sdio_claim_host(bus->sdiodev->func[1]);
  1081. if (usechain) {
  1082. errcode = brcmf_sdcard_recv_chain(bus->sdiodev,
  1083. bus->sdiodev->sbwad,
  1084. SDIO_FUNC_2, F2SYNC, &bus->glom);
  1085. } else if (bus->dataptr) {
  1086. errcode = brcmf_sdcard_recv_buf(bus->sdiodev,
  1087. bus->sdiodev->sbwad,
  1088. SDIO_FUNC_2, F2SYNC,
  1089. bus->dataptr, dlen);
  1090. sublen = (u16) brcmf_sdbrcm_glom_from_buf(bus, dlen);
  1091. if (sublen != dlen) {
  1092. brcmf_err("FAILED TO COPY, dlen %d sublen %d\n",
  1093. dlen, sublen);
  1094. errcode = -1;
  1095. }
  1096. pnext = NULL;
  1097. } else {
  1098. brcmf_err("COULDN'T ALLOC %d-BYTE GLOM, FORCE FAILURE\n",
  1099. dlen);
  1100. errcode = -1;
  1101. }
  1102. sdio_release_host(bus->sdiodev->func[1]);
  1103. bus->sdcnt.f2rxdata++;
  1104. /* On failure, kill the superframe, allow a couple retries */
  1105. if (errcode < 0) {
  1106. brcmf_err("glom read of %d bytes failed: %d\n",
  1107. dlen, errcode);
  1108. sdio_claim_host(bus->sdiodev->func[1]);
  1109. if (bus->glomerr++ < 3) {
  1110. brcmf_sdbrcm_rxfail(bus, true, true);
  1111. } else {
  1112. bus->glomerr = 0;
  1113. brcmf_sdbrcm_rxfail(bus, true, false);
  1114. bus->sdcnt.rxglomfail++;
  1115. brcmf_sdbrcm_free_glom(bus);
  1116. }
  1117. sdio_release_host(bus->sdiodev->func[1]);
  1118. return 0;
  1119. }
  1120. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1121. pfirst->data, min_t(int, pfirst->len, 48),
  1122. "SUPERFRAME:\n");
  1123. rd_new.seq_num = rxseq;
  1124. rd_new.len = dlen;
  1125. sdio_claim_host(bus->sdiodev->func[1]);
  1126. errcode = brcmf_sdio_hdparser(bus, pfirst->data, &rd_new,
  1127. BRCMF_SDIO_FT_SUPER);
  1128. sdio_release_host(bus->sdiodev->func[1]);
  1129. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1130. /* Remove superframe header, remember offset */
  1131. skb_pull(pfirst, rd_new.dat_offset);
  1132. sfdoff = rd_new.dat_offset;
  1133. num = 0;
  1134. /* Validate all the subframe headers */
  1135. skb_queue_walk(&bus->glom, pnext) {
  1136. /* leave when invalid subframe is found */
  1137. if (errcode)
  1138. break;
  1139. rd_new.len = pnext->len;
  1140. rd_new.seq_num = rxseq++;
  1141. sdio_claim_host(bus->sdiodev->func[1]);
  1142. errcode = brcmf_sdio_hdparser(bus, pnext->data, &rd_new,
  1143. BRCMF_SDIO_FT_SUB);
  1144. sdio_release_host(bus->sdiodev->func[1]);
  1145. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1146. pnext->data, 32, "subframe:\n");
  1147. num++;
  1148. }
  1149. if (errcode) {
  1150. /* Terminate frame on error, request
  1151. a couple retries */
  1152. sdio_claim_host(bus->sdiodev->func[1]);
  1153. if (bus->glomerr++ < 3) {
  1154. /* Restore superframe header space */
  1155. skb_push(pfirst, sfdoff);
  1156. brcmf_sdbrcm_rxfail(bus, true, true);
  1157. } else {
  1158. bus->glomerr = 0;
  1159. brcmf_sdbrcm_rxfail(bus, true, false);
  1160. bus->sdcnt.rxglomfail++;
  1161. brcmf_sdbrcm_free_glom(bus);
  1162. }
  1163. sdio_release_host(bus->sdiodev->func[1]);
  1164. bus->cur_read.len = 0;
  1165. return 0;
  1166. }
  1167. /* Basic SD framing looks ok - process each packet (header) */
  1168. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1169. dptr = (u8 *) (pfirst->data);
  1170. sublen = get_unaligned_le16(dptr);
  1171. doff = SDPCM_DOFFSET_VALUE(&dptr[SDPCM_FRAMETAG_LEN]);
  1172. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1173. dptr, pfirst->len,
  1174. "Rx Subframe Data:\n");
  1175. __skb_trim(pfirst, sublen);
  1176. skb_pull(pfirst, doff);
  1177. if (pfirst->len == 0) {
  1178. skb_unlink(pfirst, &bus->glom);
  1179. brcmu_pkt_buf_free_skb(pfirst);
  1180. continue;
  1181. }
  1182. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1183. pfirst->data,
  1184. min_t(int, pfirst->len, 32),
  1185. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1186. bus->glom.qlen, pfirst, pfirst->data,
  1187. pfirst->len, pfirst->next,
  1188. pfirst->prev);
  1189. }
  1190. /* sent any remaining packets up */
  1191. if (bus->glom.qlen)
  1192. brcmf_rx_frames(bus->sdiodev->dev, &bus->glom);
  1193. bus->sdcnt.rxglomframes++;
  1194. bus->sdcnt.rxglompkts += bus->glom.qlen;
  1195. }
  1196. return num;
  1197. }
  1198. static int brcmf_sdbrcm_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1199. bool *pending)
  1200. {
  1201. DECLARE_WAITQUEUE(wait, current);
  1202. int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);
  1203. /* Wait until control frame is available */
  1204. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1205. set_current_state(TASK_INTERRUPTIBLE);
  1206. while (!(*condition) && (!signal_pending(current) && timeout))
  1207. timeout = schedule_timeout(timeout);
  1208. if (signal_pending(current))
  1209. *pending = true;
  1210. set_current_state(TASK_RUNNING);
  1211. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1212. return timeout;
  1213. }
  1214. static int brcmf_sdbrcm_dcmd_resp_wake(struct brcmf_sdio *bus)
  1215. {
  1216. if (waitqueue_active(&bus->dcmd_resp_wait))
  1217. wake_up_interruptible(&bus->dcmd_resp_wait);
  1218. return 0;
  1219. }
  1220. static void
  1221. brcmf_sdbrcm_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1222. {
  1223. uint rdlen, pad;
  1224. u8 *buf = NULL, *rbuf;
  1225. int sdret;
  1226. brcmf_dbg(TRACE, "Enter\n");
  1227. if (bus->rxblen)
  1228. buf = vzalloc(bus->rxblen);
  1229. if (!buf)
  1230. goto done;
  1231. rbuf = bus->rxbuf;
  1232. pad = ((unsigned long)rbuf % BRCMF_SDALIGN);
  1233. if (pad)
  1234. rbuf += (BRCMF_SDALIGN - pad);
  1235. /* Copy the already-read portion over */
  1236. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1237. if (len <= BRCMF_FIRSTREAD)
  1238. goto gotpkt;
  1239. /* Raise rdlen to next SDIO block to avoid tail command */
  1240. rdlen = len - BRCMF_FIRSTREAD;
  1241. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1242. pad = bus->blocksize - (rdlen % bus->blocksize);
  1243. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1244. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1245. rdlen += pad;
  1246. } else if (rdlen % BRCMF_SDALIGN) {
  1247. rdlen += BRCMF_SDALIGN - (rdlen % BRCMF_SDALIGN);
  1248. }
  1249. /* Satisfy length-alignment requirements */
  1250. if (rdlen & (ALIGNMENT - 1))
  1251. rdlen = roundup(rdlen, ALIGNMENT);
  1252. /* Drop if the read is too big or it exceeds our maximum */
  1253. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1254. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1255. rdlen, bus->sdiodev->bus_if->maxctl);
  1256. brcmf_sdbrcm_rxfail(bus, false, false);
  1257. goto done;
  1258. }
  1259. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1260. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1261. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1262. bus->sdcnt.rx_toolong++;
  1263. brcmf_sdbrcm_rxfail(bus, false, false);
  1264. goto done;
  1265. }
  1266. /* Read remain of frame body */
  1267. sdret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1268. bus->sdiodev->sbwad,
  1269. SDIO_FUNC_2,
  1270. F2SYNC, rbuf, rdlen);
  1271. bus->sdcnt.f2rxdata++;
  1272. /* Control frame failures need retransmission */
  1273. if (sdret < 0) {
  1274. brcmf_err("read %d control bytes failed: %d\n",
  1275. rdlen, sdret);
  1276. bus->sdcnt.rxc_errors++;
  1277. brcmf_sdbrcm_rxfail(bus, true, true);
  1278. goto done;
  1279. } else
  1280. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1281. gotpkt:
  1282. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1283. buf, len, "RxCtrl:\n");
  1284. /* Point to valid data and indicate its length */
  1285. spin_lock_bh(&bus->rxctl_lock);
  1286. if (bus->rxctl) {
  1287. brcmf_err("last control frame is being processed.\n");
  1288. spin_unlock_bh(&bus->rxctl_lock);
  1289. vfree(buf);
  1290. goto done;
  1291. }
  1292. bus->rxctl = buf + doff;
  1293. bus->rxctl_orig = buf;
  1294. bus->rxlen = len - doff;
  1295. spin_unlock_bh(&bus->rxctl_lock);
  1296. done:
  1297. /* Awake any waiters */
  1298. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1299. }
  1300. /* Pad read to blocksize for efficiency */
  1301. static void brcmf_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1302. {
  1303. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1304. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1305. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1306. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1307. *rdlen += *pad;
  1308. } else if (*rdlen % BRCMF_SDALIGN) {
  1309. *rdlen += BRCMF_SDALIGN - (*rdlen % BRCMF_SDALIGN);
  1310. }
  1311. }
  1312. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1313. {
  1314. struct sk_buff *pkt; /* Packet for event or data frames */
  1315. struct sk_buff_head pktlist; /* needed for bus interface */
  1316. u16 pad; /* Number of pad bytes to read */
  1317. uint rxleft = 0; /* Remaining number of frames allowed */
  1318. int ret; /* Return code from calls */
  1319. uint rxcount = 0; /* Total frames read */
  1320. struct brcmf_sdio_read *rd = &bus->cur_read, rd_new;
  1321. u8 head_read = 0;
  1322. brcmf_dbg(TRACE, "Enter\n");
  1323. /* Not finished unless we encounter no more frames indication */
  1324. bus->rxpending = true;
  1325. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1326. !bus->rxskip && rxleft &&
  1327. bus->sdiodev->bus_if->state != BRCMF_BUS_DOWN;
  1328. rd->seq_num++, rxleft--) {
  1329. /* Handle glomming separately */
  1330. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1331. u8 cnt;
  1332. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1333. bus->glomd, skb_peek(&bus->glom));
  1334. cnt = brcmf_sdbrcm_rxglom(bus, rd->seq_num);
  1335. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1336. rd->seq_num += cnt - 1;
  1337. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1338. continue;
  1339. }
  1340. rd->len_left = rd->len;
  1341. /* read header first for unknow frame length */
  1342. sdio_claim_host(bus->sdiodev->func[1]);
  1343. if (!rd->len) {
  1344. ret = brcmf_sdcard_recv_buf(bus->sdiodev,
  1345. bus->sdiodev->sbwad,
  1346. SDIO_FUNC_2, F2SYNC,
  1347. bus->rxhdr,
  1348. BRCMF_FIRSTREAD);
  1349. bus->sdcnt.f2rxhdrs++;
  1350. if (ret < 0) {
  1351. brcmf_err("RXHEADER FAILED: %d\n",
  1352. ret);
  1353. bus->sdcnt.rx_hdrfail++;
  1354. brcmf_sdbrcm_rxfail(bus, true, true);
  1355. sdio_release_host(bus->sdiodev->func[1]);
  1356. continue;
  1357. }
  1358. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1359. bus->rxhdr, SDPCM_HDRLEN,
  1360. "RxHdr:\n");
  1361. if (brcmf_sdio_hdparser(bus, bus->rxhdr, rd,
  1362. BRCMF_SDIO_FT_NORMAL)) {
  1363. sdio_release_host(bus->sdiodev->func[1]);
  1364. if (!bus->rxpending)
  1365. break;
  1366. else
  1367. continue;
  1368. }
  1369. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1370. brcmf_sdbrcm_read_control(bus, bus->rxhdr,
  1371. rd->len,
  1372. rd->dat_offset);
  1373. /* prepare the descriptor for the next read */
  1374. rd->len = rd->len_nxtfrm << 4;
  1375. rd->len_nxtfrm = 0;
  1376. /* treat all packet as event if we don't know */
  1377. rd->channel = SDPCM_EVENT_CHANNEL;
  1378. sdio_release_host(bus->sdiodev->func[1]);
  1379. continue;
  1380. }
  1381. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1382. rd->len - BRCMF_FIRSTREAD : 0;
  1383. head_read = BRCMF_FIRSTREAD;
  1384. }
  1385. brcmf_pad(bus, &pad, &rd->len_left);
  1386. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1387. BRCMF_SDALIGN);
  1388. if (!pkt) {
  1389. /* Give up on data, request rtx of events */
  1390. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1391. brcmf_sdbrcm_rxfail(bus, false,
  1392. RETRYCHAN(rd->channel));
  1393. sdio_release_host(bus->sdiodev->func[1]);
  1394. continue;
  1395. }
  1396. skb_pull(pkt, head_read);
  1397. pkt_align(pkt, rd->len_left, BRCMF_SDALIGN);
  1398. ret = brcmf_sdcard_recv_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1399. SDIO_FUNC_2, F2SYNC, pkt);
  1400. bus->sdcnt.f2rxdata++;
  1401. sdio_release_host(bus->sdiodev->func[1]);
  1402. if (ret < 0) {
  1403. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1404. rd->len, rd->channel, ret);
  1405. brcmu_pkt_buf_free_skb(pkt);
  1406. sdio_claim_host(bus->sdiodev->func[1]);
  1407. brcmf_sdbrcm_rxfail(bus, true,
  1408. RETRYCHAN(rd->channel));
  1409. sdio_release_host(bus->sdiodev->func[1]);
  1410. continue;
  1411. }
  1412. if (head_read) {
  1413. skb_push(pkt, head_read);
  1414. memcpy(pkt->data, bus->rxhdr, head_read);
  1415. head_read = 0;
  1416. } else {
  1417. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1418. rd_new.seq_num = rd->seq_num;
  1419. sdio_claim_host(bus->sdiodev->func[1]);
  1420. if (brcmf_sdio_hdparser(bus, bus->rxhdr, &rd_new,
  1421. BRCMF_SDIO_FT_NORMAL)) {
  1422. rd->len = 0;
  1423. brcmu_pkt_buf_free_skb(pkt);
  1424. }
  1425. bus->sdcnt.rx_readahead_cnt++;
  1426. if (rd->len != roundup(rd_new.len, 16)) {
  1427. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1428. rd->len,
  1429. roundup(rd_new.len, 16) >> 4);
  1430. rd->len = 0;
  1431. brcmf_sdbrcm_rxfail(bus, true, true);
  1432. sdio_release_host(bus->sdiodev->func[1]);
  1433. brcmu_pkt_buf_free_skb(pkt);
  1434. continue;
  1435. }
  1436. sdio_release_host(bus->sdiodev->func[1]);
  1437. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1438. rd->channel = rd_new.channel;
  1439. rd->dat_offset = rd_new.dat_offset;
  1440. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1441. BRCMF_DATA_ON()) &&
  1442. BRCMF_HDRS_ON(),
  1443. bus->rxhdr, SDPCM_HDRLEN,
  1444. "RxHdr:\n");
  1445. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1446. brcmf_err("readahead on control packet %d?\n",
  1447. rd_new.seq_num);
  1448. /* Force retry w/normal header read */
  1449. rd->len = 0;
  1450. sdio_claim_host(bus->sdiodev->func[1]);
  1451. brcmf_sdbrcm_rxfail(bus, false, true);
  1452. sdio_release_host(bus->sdiodev->func[1]);
  1453. brcmu_pkt_buf_free_skb(pkt);
  1454. continue;
  1455. }
  1456. }
  1457. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1458. pkt->data, rd->len, "Rx Data:\n");
  1459. /* Save superframe descriptor and allocate packet frame */
  1460. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1461. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_FRAMETAG_LEN])) {
  1462. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1463. rd->len);
  1464. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1465. pkt->data, rd->len,
  1466. "Glom Data:\n");
  1467. __skb_trim(pkt, rd->len);
  1468. skb_pull(pkt, SDPCM_HDRLEN);
  1469. bus->glomd = pkt;
  1470. } else {
  1471. brcmf_err("%s: glom superframe w/o "
  1472. "descriptor!\n", __func__);
  1473. sdio_claim_host(bus->sdiodev->func[1]);
  1474. brcmf_sdbrcm_rxfail(bus, false, false);
  1475. sdio_release_host(bus->sdiodev->func[1]);
  1476. }
  1477. /* prepare the descriptor for the next read */
  1478. rd->len = rd->len_nxtfrm << 4;
  1479. rd->len_nxtfrm = 0;
  1480. /* treat all packet as event if we don't know */
  1481. rd->channel = SDPCM_EVENT_CHANNEL;
  1482. continue;
  1483. }
  1484. /* Fill in packet len and prio, deliver upward */
  1485. __skb_trim(pkt, rd->len);
  1486. skb_pull(pkt, rd->dat_offset);
  1487. /* prepare the descriptor for the next read */
  1488. rd->len = rd->len_nxtfrm << 4;
  1489. rd->len_nxtfrm = 0;
  1490. /* treat all packet as event if we don't know */
  1491. rd->channel = SDPCM_EVENT_CHANNEL;
  1492. if (pkt->len == 0) {
  1493. brcmu_pkt_buf_free_skb(pkt);
  1494. continue;
  1495. }
  1496. skb_queue_head_init(&pktlist);
  1497. skb_queue_tail(&pktlist, pkt);
  1498. brcmf_rx_frames(bus->sdiodev->dev, &pktlist);
  1499. }
  1500. rxcount = maxframes - rxleft;
  1501. /* Message if we hit the limit */
  1502. if (!rxleft)
  1503. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1504. else
  1505. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1506. /* Back off rxseq if awaiting rtx, update rx_seq */
  1507. if (bus->rxskip)
  1508. rd->seq_num--;
  1509. bus->rx_seq = rd->seq_num;
  1510. return rxcount;
  1511. }
  1512. static void
  1513. brcmf_sdbrcm_wait_event_wakeup(struct brcmf_sdio *bus)
  1514. {
  1515. if (waitqueue_active(&bus->ctrl_wait))
  1516. wake_up_interruptible(&bus->ctrl_wait);
  1517. return;
  1518. }
  1519. /* Writes a HW/SW header into the packet and sends it. */
  1520. /* Assumes: (a) header space already there, (b) caller holds lock */
  1521. static int brcmf_sdbrcm_txpkt(struct brcmf_sdio *bus, struct sk_buff *pkt,
  1522. uint chan)
  1523. {
  1524. int ret;
  1525. u8 *frame;
  1526. u16 len, pad = 0;
  1527. u32 swheader;
  1528. struct sk_buff *new;
  1529. int i;
  1530. brcmf_dbg(TRACE, "Enter\n");
  1531. frame = (u8 *) (pkt->data);
  1532. /* Add alignment padding, allocate new packet if needed */
  1533. pad = ((unsigned long)frame % BRCMF_SDALIGN);
  1534. if (pad) {
  1535. if (skb_headroom(pkt) < pad) {
  1536. brcmf_dbg(INFO, "insufficient headroom %d for %d pad\n",
  1537. skb_headroom(pkt), pad);
  1538. bus->sdiodev->bus_if->tx_realloc++;
  1539. new = brcmu_pkt_buf_get_skb(pkt->len + BRCMF_SDALIGN);
  1540. if (!new) {
  1541. brcmf_err("couldn't allocate new %d-byte packet\n",
  1542. pkt->len + BRCMF_SDALIGN);
  1543. ret = -ENOMEM;
  1544. goto done;
  1545. }
  1546. pkt_align(new, pkt->len, BRCMF_SDALIGN);
  1547. memcpy(new->data, pkt->data, pkt->len);
  1548. brcmu_pkt_buf_free_skb(pkt);
  1549. pkt = new;
  1550. frame = (u8 *) (pkt->data);
  1551. /* precondition: (frame % BRCMF_SDALIGN) == 0) */
  1552. pad = 0;
  1553. } else {
  1554. skb_push(pkt, pad);
  1555. frame = (u8 *) (pkt->data);
  1556. /* precondition: pad + SDPCM_HDRLEN <= pkt->len */
  1557. memset(frame, 0, pad + SDPCM_HDRLEN);
  1558. }
  1559. }
  1560. /* precondition: pad < BRCMF_SDALIGN */
  1561. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  1562. len = (u16) (pkt->len);
  1563. *(__le16 *) frame = cpu_to_le16(len);
  1564. *(((__le16 *) frame) + 1) = cpu_to_le16(~len);
  1565. /* Software tag: channel, sequence number, data offset */
  1566. swheader =
  1567. ((chan << SDPCM_CHANNEL_SHIFT) & SDPCM_CHANNEL_MASK) | bus->tx_seq |
  1568. (((pad +
  1569. SDPCM_HDRLEN) << SDPCM_DOFFSET_SHIFT) & SDPCM_DOFFSET_MASK);
  1570. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  1571. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  1572. #ifdef DEBUG
  1573. tx_packets[pkt->priority]++;
  1574. #endif
  1575. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() &&
  1576. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1577. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)),
  1578. frame, len, "Tx Frame:\n");
  1579. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1580. ((BRCMF_CTL_ON() &&
  1581. chan == SDPCM_CONTROL_CHANNEL) ||
  1582. (BRCMF_DATA_ON() &&
  1583. chan != SDPCM_CONTROL_CHANNEL))) &&
  1584. BRCMF_HDRS_ON(),
  1585. frame, min_t(u16, len, 16), "TxHdr:\n");
  1586. /* Raise len to next SDIO block to eliminate tail command */
  1587. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  1588. u16 pad = bus->blocksize - (len % bus->blocksize);
  1589. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  1590. len += pad;
  1591. } else if (len % BRCMF_SDALIGN) {
  1592. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  1593. }
  1594. /* Some controllers have trouble with odd bytes -- round to even */
  1595. if (len & (ALIGNMENT - 1))
  1596. len = roundup(len, ALIGNMENT);
  1597. sdio_claim_host(bus->sdiodev->func[1]);
  1598. ret = brcmf_sdcard_send_pkt(bus->sdiodev, bus->sdiodev->sbwad,
  1599. SDIO_FUNC_2, F2SYNC, pkt);
  1600. bus->sdcnt.f2txdata++;
  1601. if (ret < 0) {
  1602. /* On failure, abort the command and terminate the frame */
  1603. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1604. ret);
  1605. bus->sdcnt.tx_sderrs++;
  1606. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1607. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1608. SFC_WF_TERM, NULL);
  1609. bus->sdcnt.f1regdata++;
  1610. for (i = 0; i < 3; i++) {
  1611. u8 hi, lo;
  1612. hi = brcmf_sdio_regrb(bus->sdiodev,
  1613. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1614. lo = brcmf_sdio_regrb(bus->sdiodev,
  1615. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1616. bus->sdcnt.f1regdata += 2;
  1617. if ((hi == 0) && (lo == 0))
  1618. break;
  1619. }
  1620. }
  1621. sdio_release_host(bus->sdiodev->func[1]);
  1622. if (ret == 0)
  1623. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1624. done:
  1625. /* restore pkt buffer pointer before calling tx complete routine */
  1626. skb_pull(pkt, SDPCM_HDRLEN + pad);
  1627. brcmf_txcomplete(bus->sdiodev->dev, pkt, ret != 0);
  1628. return ret;
  1629. }
  1630. static uint brcmf_sdbrcm_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1631. {
  1632. struct sk_buff *pkt;
  1633. u32 intstatus = 0;
  1634. int ret = 0, prec_out;
  1635. uint cnt = 0;
  1636. uint datalen;
  1637. u8 tx_prec_map;
  1638. brcmf_dbg(TRACE, "Enter\n");
  1639. tx_prec_map = ~bus->flowcontrol;
  1640. /* Send frames until the limit or some other event */
  1641. for (cnt = 0; (cnt < maxframes) && data_ok(bus); cnt++) {
  1642. spin_lock_bh(&bus->txqlock);
  1643. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map, &prec_out);
  1644. if (pkt == NULL) {
  1645. spin_unlock_bh(&bus->txqlock);
  1646. break;
  1647. }
  1648. spin_unlock_bh(&bus->txqlock);
  1649. datalen = pkt->len - SDPCM_HDRLEN;
  1650. ret = brcmf_sdbrcm_txpkt(bus, pkt, SDPCM_DATA_CHANNEL);
  1651. /* In poll mode, need to check for other events */
  1652. if (!bus->intr && cnt) {
  1653. /* Check device status, signal pending interrupt */
  1654. sdio_claim_host(bus->sdiodev->func[1]);
  1655. ret = r_sdreg32(bus, &intstatus,
  1656. offsetof(struct sdpcmd_regs,
  1657. intstatus));
  1658. sdio_release_host(bus->sdiodev->func[1]);
  1659. bus->sdcnt.f2txdata++;
  1660. if (ret != 0)
  1661. break;
  1662. if (intstatus & bus->hostintmask)
  1663. atomic_set(&bus->ipend, 1);
  1664. }
  1665. }
  1666. /* Deflow-control stack if needed */
  1667. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
  1668. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  1669. bus->txoff = false;
  1670. brcmf_txflowblock(bus->sdiodev->dev, false);
  1671. }
  1672. return cnt;
  1673. }
  1674. static void brcmf_sdbrcm_bus_stop(struct device *dev)
  1675. {
  1676. u32 local_hostintmask;
  1677. u8 saveclk;
  1678. int err;
  1679. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1680. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1681. struct brcmf_sdio *bus = sdiodev->bus;
  1682. brcmf_dbg(TRACE, "Enter\n");
  1683. if (bus->watchdog_tsk) {
  1684. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  1685. kthread_stop(bus->watchdog_tsk);
  1686. bus->watchdog_tsk = NULL;
  1687. }
  1688. sdio_claim_host(bus->sdiodev->func[1]);
  1689. /* Enable clock for device interrupts */
  1690. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  1691. /* Disable and clear interrupts at the chip level also */
  1692. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  1693. local_hostintmask = bus->hostintmask;
  1694. bus->hostintmask = 0;
  1695. /* Change our idea of bus state */
  1696. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1697. /* Force clocks on backplane to be sure F2 interrupt propagates */
  1698. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  1699. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1700. if (!err) {
  1701. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  1702. (saveclk | SBSDIO_FORCE_HT), &err);
  1703. }
  1704. if (err)
  1705. brcmf_err("Failed to force clock for F2: err %d\n", err);
  1706. /* Turn off the bus (F2), free any pending packets */
  1707. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  1708. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, SDIO_FUNC_ENABLE_1,
  1709. NULL);
  1710. /* Clear any pending interrupts now that F2 is disabled */
  1711. w_sdreg32(bus, local_hostintmask,
  1712. offsetof(struct sdpcmd_regs, intstatus));
  1713. /* Turn off the backplane clock (only) */
  1714. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  1715. sdio_release_host(bus->sdiodev->func[1]);
  1716. /* Clear the data packet queues */
  1717. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  1718. /* Clear any held glomming stuff */
  1719. if (bus->glomd)
  1720. brcmu_pkt_buf_free_skb(bus->glomd);
  1721. brcmf_sdbrcm_free_glom(bus);
  1722. /* Clear rx control and wake any waiters */
  1723. spin_lock_bh(&bus->rxctl_lock);
  1724. bus->rxlen = 0;
  1725. spin_unlock_bh(&bus->rxctl_lock);
  1726. brcmf_sdbrcm_dcmd_resp_wake(bus);
  1727. /* Reset some F2 state stuff */
  1728. bus->rxskip = false;
  1729. bus->tx_seq = bus->rx_seq = 0;
  1730. }
  1731. #ifdef CONFIG_BRCMFMAC_SDIO_OOB
  1732. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1733. {
  1734. unsigned long flags;
  1735. spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
  1736. if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  1737. enable_irq(bus->sdiodev->irq);
  1738. bus->sdiodev->irq_en = true;
  1739. }
  1740. spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
  1741. }
  1742. #else
  1743. static inline void brcmf_sdbrcm_clrintr(struct brcmf_sdio *bus)
  1744. {
  1745. }
  1746. #endif /* CONFIG_BRCMFMAC_SDIO_OOB */
  1747. static inline void brcmf_sdbrcm_adddpctsk(struct brcmf_sdio *bus)
  1748. {
  1749. struct list_head *new_hd;
  1750. unsigned long flags;
  1751. if (in_interrupt())
  1752. new_hd = kzalloc(sizeof(struct list_head), GFP_ATOMIC);
  1753. else
  1754. new_hd = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  1755. if (new_hd == NULL)
  1756. return;
  1757. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  1758. list_add_tail(new_hd, &bus->dpc_tsklst);
  1759. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  1760. }
  1761. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  1762. {
  1763. u8 idx;
  1764. u32 addr;
  1765. unsigned long val;
  1766. int n, ret;
  1767. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  1768. addr = bus->ci->c_inf[idx].base +
  1769. offsetof(struct sdpcmd_regs, intstatus);
  1770. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, false);
  1771. bus->sdcnt.f1regdata++;
  1772. if (ret != 0)
  1773. val = 0;
  1774. val &= bus->hostintmask;
  1775. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  1776. /* Clear interrupts */
  1777. if (val) {
  1778. ret = brcmf_sdio_regrw_helper(bus->sdiodev, addr, &val, true);
  1779. bus->sdcnt.f1regdata++;
  1780. }
  1781. if (ret) {
  1782. atomic_set(&bus->intstatus, 0);
  1783. } else if (val) {
  1784. for_each_set_bit(n, &val, 32)
  1785. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1786. }
  1787. return ret;
  1788. }
  1789. static void brcmf_sdbrcm_dpc(struct brcmf_sdio *bus)
  1790. {
  1791. u32 newstatus = 0;
  1792. unsigned long intstatus;
  1793. uint rxlimit = bus->rxbound; /* Rx frames to read before resched */
  1794. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  1795. uint framecnt = 0; /* Temporary counter of tx/rx frames */
  1796. int err = 0, n;
  1797. brcmf_dbg(TRACE, "Enter\n");
  1798. sdio_claim_host(bus->sdiodev->func[1]);
  1799. /* If waiting for HTAVAIL, check status */
  1800. if (bus->clkstate == CLK_PENDING) {
  1801. u8 clkctl, devctl = 0;
  1802. #ifdef DEBUG
  1803. /* Check for inconsistent device control */
  1804. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1805. SBSDIO_DEVICE_CTL, &err);
  1806. if (err) {
  1807. brcmf_err("error reading DEVCTL: %d\n", err);
  1808. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1809. }
  1810. #endif /* DEBUG */
  1811. /* Read CSR, if clock on switch to AVAIL, else ignore */
  1812. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  1813. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  1814. if (err) {
  1815. brcmf_err("error reading CSR: %d\n",
  1816. err);
  1817. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1818. }
  1819. brcmf_dbg(INFO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  1820. devctl, clkctl);
  1821. if (SBSDIO_HTAV(clkctl)) {
  1822. devctl = brcmf_sdio_regrb(bus->sdiodev,
  1823. SBSDIO_DEVICE_CTL, &err);
  1824. if (err) {
  1825. brcmf_err("error reading DEVCTL: %d\n",
  1826. err);
  1827. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1828. }
  1829. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  1830. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  1831. devctl, &err);
  1832. if (err) {
  1833. brcmf_err("error writing DEVCTL: %d\n",
  1834. err);
  1835. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1836. }
  1837. bus->clkstate = CLK_AVAIL;
  1838. }
  1839. }
  1840. /* Make sure backplane clock is on */
  1841. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, true);
  1842. /* Pending interrupt indicates new device status */
  1843. if (atomic_read(&bus->ipend) > 0) {
  1844. atomic_set(&bus->ipend, 0);
  1845. err = brcmf_sdio_intr_rstatus(bus);
  1846. }
  1847. /* Start with leftover status bits */
  1848. intstatus = atomic_xchg(&bus->intstatus, 0);
  1849. /* Handle flow-control change: read new state in case our ack
  1850. * crossed another change interrupt. If change still set, assume
  1851. * FC ON for safety, let next loop through do the debounce.
  1852. */
  1853. if (intstatus & I_HMB_FC_CHANGE) {
  1854. intstatus &= ~I_HMB_FC_CHANGE;
  1855. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  1856. offsetof(struct sdpcmd_regs, intstatus));
  1857. err = r_sdreg32(bus, &newstatus,
  1858. offsetof(struct sdpcmd_regs, intstatus));
  1859. bus->sdcnt.f1regdata += 2;
  1860. atomic_set(&bus->fcstate,
  1861. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  1862. intstatus |= (newstatus & bus->hostintmask);
  1863. }
  1864. /* Handle host mailbox indication */
  1865. if (intstatus & I_HMB_HOST_INT) {
  1866. intstatus &= ~I_HMB_HOST_INT;
  1867. intstatus |= brcmf_sdbrcm_hostmail(bus);
  1868. }
  1869. sdio_release_host(bus->sdiodev->func[1]);
  1870. /* Generally don't ask for these, can get CRC errors... */
  1871. if (intstatus & I_WR_OOSYNC) {
  1872. brcmf_err("Dongle reports WR_OOSYNC\n");
  1873. intstatus &= ~I_WR_OOSYNC;
  1874. }
  1875. if (intstatus & I_RD_OOSYNC) {
  1876. brcmf_err("Dongle reports RD_OOSYNC\n");
  1877. intstatus &= ~I_RD_OOSYNC;
  1878. }
  1879. if (intstatus & I_SBINT) {
  1880. brcmf_err("Dongle reports SBINT\n");
  1881. intstatus &= ~I_SBINT;
  1882. }
  1883. /* Would be active due to wake-wlan in gSPI */
  1884. if (intstatus & I_CHIPACTIVE) {
  1885. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  1886. intstatus &= ~I_CHIPACTIVE;
  1887. }
  1888. /* Ignore frame indications if rxskip is set */
  1889. if (bus->rxskip)
  1890. intstatus &= ~I_HMB_FRAME_IND;
  1891. /* On frame indication, read available frames */
  1892. if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
  1893. framecnt = brcmf_sdio_readframes(bus, rxlimit);
  1894. if (!bus->rxpending)
  1895. intstatus &= ~I_HMB_FRAME_IND;
  1896. rxlimit -= min(framecnt, rxlimit);
  1897. }
  1898. /* Keep still-pending events for next scheduling */
  1899. if (intstatus) {
  1900. for_each_set_bit(n, &intstatus, 32)
  1901. set_bit(n, (unsigned long *)&bus->intstatus.counter);
  1902. }
  1903. brcmf_sdbrcm_clrintr(bus);
  1904. if (data_ok(bus) && bus->ctrl_frame_stat &&
  1905. (bus->clkstate == CLK_AVAIL)) {
  1906. int i;
  1907. sdio_claim_host(bus->sdiodev->func[1]);
  1908. err = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  1909. SDIO_FUNC_2, F2SYNC, bus->ctrl_frame_buf,
  1910. (u32) bus->ctrl_frame_len);
  1911. if (err < 0) {
  1912. /* On failure, abort the command and
  1913. terminate the frame */
  1914. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  1915. err);
  1916. bus->sdcnt.tx_sderrs++;
  1917. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  1918. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1919. SFC_WF_TERM, &err);
  1920. bus->sdcnt.f1regdata++;
  1921. for (i = 0; i < 3; i++) {
  1922. u8 hi, lo;
  1923. hi = brcmf_sdio_regrb(bus->sdiodev,
  1924. SBSDIO_FUNC1_WFRAMEBCHI,
  1925. &err);
  1926. lo = brcmf_sdio_regrb(bus->sdiodev,
  1927. SBSDIO_FUNC1_WFRAMEBCLO,
  1928. &err);
  1929. bus->sdcnt.f1regdata += 2;
  1930. if ((hi == 0) && (lo == 0))
  1931. break;
  1932. }
  1933. } else {
  1934. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  1935. }
  1936. sdio_release_host(bus->sdiodev->func[1]);
  1937. bus->ctrl_frame_stat = false;
  1938. brcmf_sdbrcm_wait_event_wakeup(bus);
  1939. }
  1940. /* Send queued frames (limit 1 if rx may still be pending) */
  1941. else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  1942. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
  1943. && data_ok(bus)) {
  1944. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  1945. txlimit;
  1946. framecnt = brcmf_sdbrcm_sendfromq(bus, framecnt);
  1947. txlimit -= framecnt;
  1948. }
  1949. if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) || (err != 0)) {
  1950. brcmf_err("failed backplane access over SDIO, halting operation\n");
  1951. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  1952. atomic_set(&bus->intstatus, 0);
  1953. } else if (atomic_read(&bus->intstatus) ||
  1954. atomic_read(&bus->ipend) > 0 ||
  1955. (!atomic_read(&bus->fcstate) &&
  1956. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  1957. data_ok(bus)) || PKT_AVAILABLE()) {
  1958. brcmf_sdbrcm_adddpctsk(bus);
  1959. }
  1960. /* If we're done for now, turn off clock request. */
  1961. if ((bus->clkstate != CLK_PENDING)
  1962. && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
  1963. bus->activity = false;
  1964. sdio_claim_host(bus->sdiodev->func[1]);
  1965. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  1966. sdio_release_host(bus->sdiodev->func[1]);
  1967. }
  1968. }
  1969. static int brcmf_sdbrcm_bus_txdata(struct device *dev, struct sk_buff *pkt)
  1970. {
  1971. int ret = -EBADE;
  1972. uint datalen, prec;
  1973. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  1974. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  1975. struct brcmf_sdio *bus = sdiodev->bus;
  1976. unsigned long flags;
  1977. brcmf_dbg(TRACE, "Enter\n");
  1978. datalen = pkt->len;
  1979. /* Add space for the header */
  1980. skb_push(pkt, SDPCM_HDRLEN);
  1981. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  1982. prec = prio2prec((pkt->priority & PRIOMASK));
  1983. /* Check for existing queue, current flow-control,
  1984. pending event, or pending clock */
  1985. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  1986. bus->sdcnt.fcqueued++;
  1987. /* Priority based enq */
  1988. spin_lock_bh(&bus->txqlock);
  1989. if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
  1990. skb_pull(pkt, SDPCM_HDRLEN);
  1991. brcmf_txcomplete(bus->sdiodev->dev, pkt, false);
  1992. brcmf_err("out of bus->txq !!!\n");
  1993. ret = -ENOSR;
  1994. } else {
  1995. ret = 0;
  1996. }
  1997. spin_unlock_bh(&bus->txqlock);
  1998. if (pktq_len(&bus->txq) >= TXHI) {
  1999. bus->txoff = true;
  2000. brcmf_txflowblock(bus->sdiodev->dev, true);
  2001. }
  2002. #ifdef DEBUG
  2003. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2004. qcount[prec] = pktq_plen(&bus->txq, prec);
  2005. #endif
  2006. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2007. if (list_empty(&bus->dpc_tsklst)) {
  2008. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2009. brcmf_sdbrcm_adddpctsk(bus);
  2010. queue_work(bus->brcmf_wq, &bus->datawork);
  2011. } else {
  2012. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2013. }
  2014. return ret;
  2015. }
  2016. static int
  2017. brcmf_sdbrcm_membytes(struct brcmf_sdio *bus, bool write, u32 address, u8 *data,
  2018. uint size)
  2019. {
  2020. int bcmerror = 0;
  2021. u32 sdaddr;
  2022. uint dsize;
  2023. /* Determine initial transfer parameters */
  2024. sdaddr = address & SBSDIO_SB_OFT_ADDR_MASK;
  2025. if ((sdaddr + size) & SBSDIO_SBWINDOW_MASK)
  2026. dsize = (SBSDIO_SB_OFT_ADDR_LIMIT - sdaddr);
  2027. else
  2028. dsize = size;
  2029. sdio_claim_host(bus->sdiodev->func[1]);
  2030. /* Set the backplane window to include the start address */
  2031. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev, address);
  2032. if (bcmerror) {
  2033. brcmf_err("window change failed\n");
  2034. goto xfer_done;
  2035. }
  2036. /* Do the transfer(s) */
  2037. while (size) {
  2038. brcmf_dbg(INFO, "%s %d bytes at offset 0x%08x in window 0x%08x\n",
  2039. write ? "write" : "read", dsize,
  2040. sdaddr, address & SBSDIO_SBWINDOW_MASK);
  2041. bcmerror = brcmf_sdcard_rwdata(bus->sdiodev, write,
  2042. sdaddr, data, dsize);
  2043. if (bcmerror) {
  2044. brcmf_err("membytes transfer failed\n");
  2045. break;
  2046. }
  2047. /* Adjust for next transfer (if any) */
  2048. size -= dsize;
  2049. if (size) {
  2050. data += dsize;
  2051. address += dsize;
  2052. bcmerror = brcmf_sdcard_set_sbaddr_window(bus->sdiodev,
  2053. address);
  2054. if (bcmerror) {
  2055. brcmf_err("window change failed\n");
  2056. break;
  2057. }
  2058. sdaddr = 0;
  2059. dsize = min_t(uint, SBSDIO_SB_OFT_ADDR_LIMIT, size);
  2060. }
  2061. }
  2062. xfer_done:
  2063. /* Return the window to backplane enumeration space for core access */
  2064. if (brcmf_sdcard_set_sbaddr_window(bus->sdiodev, bus->sdiodev->sbwad))
  2065. brcmf_err("FAILED to set window back to 0x%x\n",
  2066. bus->sdiodev->sbwad);
  2067. sdio_release_host(bus->sdiodev->func[1]);
  2068. return bcmerror;
  2069. }
  2070. #ifdef DEBUG
  2071. #define CONSOLE_LINE_MAX 192
  2072. static int brcmf_sdbrcm_readconsole(struct brcmf_sdio *bus)
  2073. {
  2074. struct brcmf_console *c = &bus->console;
  2075. u8 line[CONSOLE_LINE_MAX], ch;
  2076. u32 n, idx, addr;
  2077. int rv;
  2078. /* Don't do anything until FWREADY updates console address */
  2079. if (bus->console_addr == 0)
  2080. return 0;
  2081. /* Read console log struct */
  2082. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2083. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&c->log_le,
  2084. sizeof(c->log_le));
  2085. if (rv < 0)
  2086. return rv;
  2087. /* Allocate console buffer (one time only) */
  2088. if (c->buf == NULL) {
  2089. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2090. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2091. if (c->buf == NULL)
  2092. return -ENOMEM;
  2093. }
  2094. idx = le32_to_cpu(c->log_le.idx);
  2095. /* Protect against corrupt value */
  2096. if (idx > c->bufsize)
  2097. return -EBADE;
  2098. /* Skip reading the console buffer if the index pointer
  2099. has not moved */
  2100. if (idx == c->last)
  2101. return 0;
  2102. /* Read the console buffer */
  2103. addr = le32_to_cpu(c->log_le.buf);
  2104. rv = brcmf_sdbrcm_membytes(bus, false, addr, c->buf, c->bufsize);
  2105. if (rv < 0)
  2106. return rv;
  2107. while (c->last != idx) {
  2108. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2109. if (c->last == idx) {
  2110. /* This would output a partial line.
  2111. * Instead, back up
  2112. * the buffer pointer and output this
  2113. * line next time around.
  2114. */
  2115. if (c->last >= n)
  2116. c->last -= n;
  2117. else
  2118. c->last = c->bufsize - n;
  2119. goto break2;
  2120. }
  2121. ch = c->buf[c->last];
  2122. c->last = (c->last + 1) % c->bufsize;
  2123. if (ch == '\n')
  2124. break;
  2125. line[n] = ch;
  2126. }
  2127. if (n > 0) {
  2128. if (line[n - 1] == '\r')
  2129. n--;
  2130. line[n] = 0;
  2131. pr_debug("CONSOLE: %s\n", line);
  2132. }
  2133. }
  2134. break2:
  2135. return 0;
  2136. }
  2137. #endif /* DEBUG */
  2138. static int brcmf_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2139. {
  2140. int i;
  2141. int ret;
  2142. bus->ctrl_frame_stat = false;
  2143. ret = brcmf_sdcard_send_buf(bus->sdiodev, bus->sdiodev->sbwad,
  2144. SDIO_FUNC_2, F2SYNC, frame, len);
  2145. if (ret < 0) {
  2146. /* On failure, abort the command and terminate the frame */
  2147. brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
  2148. ret);
  2149. bus->sdcnt.tx_sderrs++;
  2150. brcmf_sdcard_abort(bus->sdiodev, SDIO_FUNC_2);
  2151. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  2152. SFC_WF_TERM, NULL);
  2153. bus->sdcnt.f1regdata++;
  2154. for (i = 0; i < 3; i++) {
  2155. u8 hi, lo;
  2156. hi = brcmf_sdio_regrb(bus->sdiodev,
  2157. SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  2158. lo = brcmf_sdio_regrb(bus->sdiodev,
  2159. SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  2160. bus->sdcnt.f1regdata += 2;
  2161. if (hi == 0 && lo == 0)
  2162. break;
  2163. }
  2164. return ret;
  2165. }
  2166. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQUENCE_WRAP;
  2167. return ret;
  2168. }
  2169. static int
  2170. brcmf_sdbrcm_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2171. {
  2172. u8 *frame;
  2173. u16 len;
  2174. u32 swheader;
  2175. uint retries = 0;
  2176. u8 doff = 0;
  2177. int ret = -1;
  2178. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2179. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2180. struct brcmf_sdio *bus = sdiodev->bus;
  2181. unsigned long flags;
  2182. brcmf_dbg(TRACE, "Enter\n");
  2183. /* Back the pointer to make a room for bus header */
  2184. frame = msg - SDPCM_HDRLEN;
  2185. len = (msglen += SDPCM_HDRLEN);
  2186. /* Add alignment padding (optional for ctl frames) */
  2187. doff = ((unsigned long)frame % BRCMF_SDALIGN);
  2188. if (doff) {
  2189. frame -= doff;
  2190. len += doff;
  2191. msglen += doff;
  2192. memset(frame, 0, doff + SDPCM_HDRLEN);
  2193. }
  2194. /* precondition: doff < BRCMF_SDALIGN */
  2195. doff += SDPCM_HDRLEN;
  2196. /* Round send length to next SDIO block */
  2197. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2198. u16 pad = bus->blocksize - (len % bus->blocksize);
  2199. if ((pad <= bus->roundup) && (pad < bus->blocksize))
  2200. len += pad;
  2201. } else if (len % BRCMF_SDALIGN) {
  2202. len += BRCMF_SDALIGN - (len % BRCMF_SDALIGN);
  2203. }
  2204. /* Satisfy length-alignment requirements */
  2205. if (len & (ALIGNMENT - 1))
  2206. len = roundup(len, ALIGNMENT);
  2207. /* precondition: IS_ALIGNED((unsigned long)frame, 2) */
  2208. /* Make sure backplane clock is on */
  2209. sdio_claim_host(bus->sdiodev->func[1]);
  2210. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2211. sdio_release_host(bus->sdiodev->func[1]);
  2212. /* Hardware tag: 2 byte len followed by 2 byte ~len check (all LE) */
  2213. *(__le16 *) frame = cpu_to_le16((u16) msglen);
  2214. *(((__le16 *) frame) + 1) = cpu_to_le16(~msglen);
  2215. /* Software tag: channel, sequence number, data offset */
  2216. swheader =
  2217. ((SDPCM_CONTROL_CHANNEL << SDPCM_CHANNEL_SHIFT) &
  2218. SDPCM_CHANNEL_MASK)
  2219. | bus->tx_seq | ((doff << SDPCM_DOFFSET_SHIFT) &
  2220. SDPCM_DOFFSET_MASK);
  2221. put_unaligned_le32(swheader, frame + SDPCM_FRAMETAG_LEN);
  2222. put_unaligned_le32(0, frame + SDPCM_FRAMETAG_LEN + sizeof(swheader));
  2223. if (!data_ok(bus)) {
  2224. brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
  2225. bus->tx_max, bus->tx_seq);
  2226. bus->ctrl_frame_stat = true;
  2227. /* Send from dpc */
  2228. bus->ctrl_frame_buf = frame;
  2229. bus->ctrl_frame_len = len;
  2230. wait_event_interruptible_timeout(bus->ctrl_wait,
  2231. !bus->ctrl_frame_stat,
  2232. msecs_to_jiffies(2000));
  2233. if (!bus->ctrl_frame_stat) {
  2234. brcmf_dbg(INFO, "ctrl_frame_stat == false\n");
  2235. ret = 0;
  2236. } else {
  2237. brcmf_dbg(INFO, "ctrl_frame_stat == true\n");
  2238. ret = -1;
  2239. }
  2240. }
  2241. if (ret == -1) {
  2242. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2243. frame, len, "Tx Frame:\n");
  2244. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2245. BRCMF_HDRS_ON(),
  2246. frame, min_t(u16, len, 16), "TxHdr:\n");
  2247. do {
  2248. sdio_claim_host(bus->sdiodev->func[1]);
  2249. ret = brcmf_tx_frame(bus, frame, len);
  2250. sdio_release_host(bus->sdiodev->func[1]);
  2251. } while (ret < 0 && retries++ < TXRETRIES);
  2252. }
  2253. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2254. if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
  2255. list_empty(&bus->dpc_tsklst)) {
  2256. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2257. bus->activity = false;
  2258. sdio_claim_host(bus->sdiodev->func[1]);
  2259. brcmf_sdbrcm_clkctl(bus, CLK_NONE, true);
  2260. sdio_release_host(bus->sdiodev->func[1]);
  2261. } else {
  2262. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  2263. }
  2264. if (ret)
  2265. bus->sdcnt.tx_ctlerrs++;
  2266. else
  2267. bus->sdcnt.tx_ctlpkts++;
  2268. return ret ? -EIO : 0;
  2269. }
  2270. #ifdef DEBUG
  2271. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  2272. {
  2273. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  2274. }
  2275. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  2276. struct sdpcm_shared *sh)
  2277. {
  2278. u32 addr;
  2279. int rv;
  2280. u32 shaddr = 0;
  2281. struct sdpcm_shared_le sh_le;
  2282. __le32 addr_le;
  2283. shaddr = bus->ramsize - 4;
  2284. /*
  2285. * Read last word in socram to determine
  2286. * address of sdpcm_shared structure
  2287. */
  2288. sdio_claim_host(bus->sdiodev->func[1]);
  2289. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2290. rv = brcmf_sdbrcm_membytes(bus, false, shaddr,
  2291. (u8 *)&addr_le, 4);
  2292. sdio_release_host(bus->sdiodev->func[1]);
  2293. if (rv < 0)
  2294. return rv;
  2295. addr = le32_to_cpu(addr_le);
  2296. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  2297. /*
  2298. * Check if addr is valid.
  2299. * NVRAM length at the end of memory should have been overwritten.
  2300. */
  2301. if (!brcmf_sdio_valid_shared_address(addr)) {
  2302. brcmf_err("invalid sdpcm_shared address 0x%08X\n",
  2303. addr);
  2304. return -EINVAL;
  2305. }
  2306. /* Read hndrte_shared structure */
  2307. rv = brcmf_sdbrcm_membytes(bus, false, addr, (u8 *)&sh_le,
  2308. sizeof(struct sdpcm_shared_le));
  2309. if (rv < 0)
  2310. return rv;
  2311. /* Endianness */
  2312. sh->flags = le32_to_cpu(sh_le.flags);
  2313. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  2314. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  2315. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  2316. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  2317. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  2318. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  2319. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) != SDPCM_SHARED_VERSION) {
  2320. brcmf_err("sdpcm_shared version mismatch: dhd %d dongle %d\n",
  2321. SDPCM_SHARED_VERSION,
  2322. sh->flags & SDPCM_SHARED_VERSION_MASK);
  2323. return -EPROTO;
  2324. }
  2325. return 0;
  2326. }
  2327. static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
  2328. struct sdpcm_shared *sh, char __user *data,
  2329. size_t count)
  2330. {
  2331. u32 addr, console_ptr, console_size, console_index;
  2332. char *conbuf = NULL;
  2333. __le32 sh_val;
  2334. int rv;
  2335. loff_t pos = 0;
  2336. int nbytes = 0;
  2337. /* obtain console information from device memory */
  2338. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2339. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2340. (u8 *)&sh_val, sizeof(u32));
  2341. if (rv < 0)
  2342. return rv;
  2343. console_ptr = le32_to_cpu(sh_val);
  2344. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2345. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2346. (u8 *)&sh_val, sizeof(u32));
  2347. if (rv < 0)
  2348. return rv;
  2349. console_size = le32_to_cpu(sh_val);
  2350. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2351. rv = brcmf_sdbrcm_membytes(bus, false, addr,
  2352. (u8 *)&sh_val, sizeof(u32));
  2353. if (rv < 0)
  2354. return rv;
  2355. console_index = le32_to_cpu(sh_val);
  2356. /* allocate buffer for console data */
  2357. if (console_size <= CONSOLE_BUFFER_MAX)
  2358. conbuf = vzalloc(console_size+1);
  2359. if (!conbuf)
  2360. return -ENOMEM;
  2361. /* obtain the console data from device */
  2362. conbuf[console_size] = '\0';
  2363. rv = brcmf_sdbrcm_membytes(bus, false, console_ptr, (u8 *)conbuf,
  2364. console_size);
  2365. if (rv < 0)
  2366. goto done;
  2367. rv = simple_read_from_buffer(data, count, &pos,
  2368. conbuf + console_index,
  2369. console_size - console_index);
  2370. if (rv < 0)
  2371. goto done;
  2372. nbytes = rv;
  2373. if (console_index > 0) {
  2374. pos = 0;
  2375. rv = simple_read_from_buffer(data+nbytes, count, &pos,
  2376. conbuf, console_index - 1);
  2377. if (rv < 0)
  2378. goto done;
  2379. rv += nbytes;
  2380. }
  2381. done:
  2382. vfree(conbuf);
  2383. return rv;
  2384. }
  2385. static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
  2386. char __user *data, size_t count)
  2387. {
  2388. int error, res;
  2389. char buf[350];
  2390. struct brcmf_trap_info tr;
  2391. int nbytes;
  2392. loff_t pos = 0;
  2393. if ((sh->flags & SDPCM_SHARED_TRAP) == 0)
  2394. return 0;
  2395. error = brcmf_sdbrcm_membytes(bus, false, sh->trap_addr, (u8 *)&tr,
  2396. sizeof(struct brcmf_trap_info));
  2397. if (error < 0)
  2398. return error;
  2399. nbytes = brcmf_sdio_dump_console(bus, sh, data, count);
  2400. if (nbytes < 0)
  2401. return nbytes;
  2402. res = scnprintf(buf, sizeof(buf),
  2403. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2404. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2405. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2406. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2407. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2408. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2409. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2410. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2411. le32_to_cpu(tr.pc), sh->trap_addr,
  2412. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2413. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2414. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2415. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2416. error = simple_read_from_buffer(data+nbytes, count, &pos, buf, res);
  2417. if (error < 0)
  2418. return error;
  2419. nbytes += error;
  2420. return nbytes;
  2421. }
  2422. static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
  2423. struct sdpcm_shared *sh, char __user *data,
  2424. size_t count)
  2425. {
  2426. int error = 0;
  2427. char buf[200];
  2428. char file[80] = "?";
  2429. char expr[80] = "<???>";
  2430. int res;
  2431. loff_t pos = 0;
  2432. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2433. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2434. return 0;
  2435. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2436. brcmf_dbg(INFO, "no assert in dongle\n");
  2437. return 0;
  2438. }
  2439. sdio_claim_host(bus->sdiodev->func[1]);
  2440. if (sh->assert_file_addr != 0) {
  2441. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_file_addr,
  2442. (u8 *)file, 80);
  2443. if (error < 0)
  2444. return error;
  2445. }
  2446. if (sh->assert_exp_addr != 0) {
  2447. error = brcmf_sdbrcm_membytes(bus, false, sh->assert_exp_addr,
  2448. (u8 *)expr, 80);
  2449. if (error < 0)
  2450. return error;
  2451. }
  2452. sdio_release_host(bus->sdiodev->func[1]);
  2453. res = scnprintf(buf, sizeof(buf),
  2454. "dongle assert: %s:%d: assert(%s)\n",
  2455. file, sh->assert_line, expr);
  2456. return simple_read_from_buffer(data, count, &pos, buf, res);
  2457. }
  2458. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2459. {
  2460. int error;
  2461. struct sdpcm_shared sh;
  2462. error = brcmf_sdio_readshared(bus, &sh);
  2463. if (error < 0)
  2464. return error;
  2465. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2466. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2467. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2468. brcmf_err("assertion in dongle\n");
  2469. if (sh.flags & SDPCM_SHARED_TRAP)
  2470. brcmf_err("firmware trap in dongle\n");
  2471. return 0;
  2472. }
  2473. static int brcmf_sdbrcm_died_dump(struct brcmf_sdio *bus, char __user *data,
  2474. size_t count, loff_t *ppos)
  2475. {
  2476. int error = 0;
  2477. struct sdpcm_shared sh;
  2478. int nbytes = 0;
  2479. loff_t pos = *ppos;
  2480. if (pos != 0)
  2481. return 0;
  2482. error = brcmf_sdio_readshared(bus, &sh);
  2483. if (error < 0)
  2484. goto done;
  2485. error = brcmf_sdio_assert_info(bus, &sh, data, count);
  2486. if (error < 0)
  2487. goto done;
  2488. nbytes = error;
  2489. error = brcmf_sdio_trap_info(bus, &sh, data, count);
  2490. if (error < 0)
  2491. goto done;
  2492. error += nbytes;
  2493. *ppos += error;
  2494. done:
  2495. return error;
  2496. }
  2497. static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
  2498. size_t count, loff_t *ppos)
  2499. {
  2500. struct brcmf_sdio *bus = f->private_data;
  2501. int res;
  2502. res = brcmf_sdbrcm_died_dump(bus, data, count, ppos);
  2503. if (res > 0)
  2504. *ppos += res;
  2505. return (ssize_t)res;
  2506. }
  2507. static const struct file_operations brcmf_sdio_forensic_ops = {
  2508. .owner = THIS_MODULE,
  2509. .open = simple_open,
  2510. .read = brcmf_sdio_forensic_read
  2511. };
  2512. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2513. {
  2514. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2515. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2516. if (IS_ERR_OR_NULL(dentry))
  2517. return;
  2518. debugfs_create_file("forensics", S_IRUGO, dentry, bus,
  2519. &brcmf_sdio_forensic_ops);
  2520. brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
  2521. }
  2522. #else
  2523. static int brcmf_sdbrcm_checkdied(struct brcmf_sdio *bus)
  2524. {
  2525. return 0;
  2526. }
  2527. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2528. {
  2529. }
  2530. #endif /* DEBUG */
  2531. static int
  2532. brcmf_sdbrcm_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2533. {
  2534. int timeleft;
  2535. uint rxlen = 0;
  2536. bool pending;
  2537. u8 *buf;
  2538. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2539. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2540. struct brcmf_sdio *bus = sdiodev->bus;
  2541. brcmf_dbg(TRACE, "Enter\n");
  2542. /* Wait until control frame is available */
  2543. timeleft = brcmf_sdbrcm_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2544. spin_lock_bh(&bus->rxctl_lock);
  2545. rxlen = bus->rxlen;
  2546. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2547. bus->rxctl = NULL;
  2548. buf = bus->rxctl_orig;
  2549. bus->rxctl_orig = NULL;
  2550. bus->rxlen = 0;
  2551. spin_unlock_bh(&bus->rxctl_lock);
  2552. vfree(buf);
  2553. if (rxlen) {
  2554. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2555. rxlen, msglen);
  2556. } else if (timeleft == 0) {
  2557. brcmf_err("resumed on timeout\n");
  2558. brcmf_sdbrcm_checkdied(bus);
  2559. } else if (pending) {
  2560. brcmf_dbg(CTL, "cancelled\n");
  2561. return -ERESTARTSYS;
  2562. } else {
  2563. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2564. brcmf_sdbrcm_checkdied(bus);
  2565. }
  2566. if (rxlen)
  2567. bus->sdcnt.rx_ctlpkts++;
  2568. else
  2569. bus->sdcnt.rx_ctlerrs++;
  2570. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2571. }
  2572. static int brcmf_sdbrcm_write_vars(struct brcmf_sdio *bus)
  2573. {
  2574. int bcmerror = 0;
  2575. u32 varaddr;
  2576. u32 varsizew;
  2577. __le32 varsizew_le;
  2578. #ifdef DEBUG
  2579. char *nvram_ularray;
  2580. #endif /* DEBUG */
  2581. /* Even if there are no vars are to be written, we still
  2582. need to set the ramsize. */
  2583. varaddr = (bus->ramsize - 4) - bus->varsz;
  2584. if (bus->vars) {
  2585. /* Write the vars list */
  2586. bcmerror = brcmf_sdbrcm_membytes(bus, true, varaddr,
  2587. bus->vars, bus->varsz);
  2588. #ifdef DEBUG
  2589. /* Verify NVRAM bytes */
  2590. brcmf_dbg(INFO, "Compare NVRAM dl & ul; varsize=%d\n",
  2591. bus->varsz);
  2592. nvram_ularray = kmalloc(bus->varsz, GFP_ATOMIC);
  2593. if (!nvram_ularray)
  2594. return -ENOMEM;
  2595. /* Upload image to verify downloaded contents. */
  2596. memset(nvram_ularray, 0xaa, bus->varsz);
  2597. /* Read the vars list to temp buffer for comparison */
  2598. bcmerror = brcmf_sdbrcm_membytes(bus, false, varaddr,
  2599. nvram_ularray, bus->varsz);
  2600. if (bcmerror) {
  2601. brcmf_err("error %d on reading %d nvram bytes at 0x%08x\n",
  2602. bcmerror, bus->varsz, varaddr);
  2603. }
  2604. /* Compare the org NVRAM with the one read from RAM */
  2605. if (memcmp(bus->vars, nvram_ularray, bus->varsz))
  2606. brcmf_err("Downloaded NVRAM image is corrupted\n");
  2607. else
  2608. brcmf_err("Download/Upload/Compare of NVRAM ok\n");
  2609. kfree(nvram_ularray);
  2610. #endif /* DEBUG */
  2611. }
  2612. /* adjust to the user specified RAM */
  2613. brcmf_dbg(INFO, "Physical memory size: %d\n", bus->ramsize);
  2614. brcmf_dbg(INFO, "Vars are at %d, orig varsize is %d\n",
  2615. varaddr, bus->varsz);
  2616. /*
  2617. * Determine the length token:
  2618. * Varsize, converted to words, in lower 16-bits, checksum
  2619. * in upper 16-bits.
  2620. */
  2621. if (bcmerror) {
  2622. varsizew = 0;
  2623. varsizew_le = cpu_to_le32(0);
  2624. } else {
  2625. varsizew = bus->varsz / 4;
  2626. varsizew = (~varsizew << 16) | (varsizew & 0x0000FFFF);
  2627. varsizew_le = cpu_to_le32(varsizew);
  2628. }
  2629. brcmf_dbg(INFO, "New varsize is %d, length token=0x%08x\n",
  2630. bus->varsz, varsizew);
  2631. /* Write the length token to the last word */
  2632. bcmerror = brcmf_sdbrcm_membytes(bus, true, (bus->ramsize - 4),
  2633. (u8 *)&varsizew_le, 4);
  2634. return bcmerror;
  2635. }
  2636. static int brcmf_sdbrcm_download_state(struct brcmf_sdio *bus, bool enter)
  2637. {
  2638. int bcmerror = 0;
  2639. struct chip_info *ci = bus->ci;
  2640. /* To enter download state, disable ARM and reset SOCRAM.
  2641. * To exit download state, simply reset ARM (default is RAM boot).
  2642. */
  2643. if (enter) {
  2644. bus->alp_only = true;
  2645. ci->coredisable(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2646. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM);
  2647. /* Clear the top bit of memory */
  2648. if (bus->ramsize) {
  2649. u32 zeros = 0;
  2650. brcmf_sdbrcm_membytes(bus, true, bus->ramsize - 4,
  2651. (u8 *)&zeros, 4);
  2652. }
  2653. } else {
  2654. if (!ci->iscoreup(bus->sdiodev, ci, BCMA_CORE_INTERNAL_MEM)) {
  2655. brcmf_err("SOCRAM core is down after reset?\n");
  2656. bcmerror = -EBADE;
  2657. goto fail;
  2658. }
  2659. bcmerror = brcmf_sdbrcm_write_vars(bus);
  2660. if (bcmerror) {
  2661. brcmf_err("no vars written to RAM\n");
  2662. bcmerror = 0;
  2663. }
  2664. w_sdreg32(bus, 0xFFFFFFFF,
  2665. offsetof(struct sdpcmd_regs, intstatus));
  2666. ci->resetcore(bus->sdiodev, ci, BCMA_CORE_ARM_CM3);
  2667. /* Allow HT Clock now that the ARM is running. */
  2668. bus->alp_only = false;
  2669. bus->sdiodev->bus_if->state = BRCMF_BUS_LOAD;
  2670. }
  2671. fail:
  2672. return bcmerror;
  2673. }
  2674. static int brcmf_sdbrcm_get_image(char *buf, int len, struct brcmf_sdio *bus)
  2675. {
  2676. if (bus->firmware->size < bus->fw_ptr + len)
  2677. len = bus->firmware->size - bus->fw_ptr;
  2678. memcpy(buf, &bus->firmware->data[bus->fw_ptr], len);
  2679. bus->fw_ptr += len;
  2680. return len;
  2681. }
  2682. static int brcmf_sdbrcm_download_code_file(struct brcmf_sdio *bus)
  2683. {
  2684. int offset = 0;
  2685. uint len;
  2686. u8 *memblock = NULL, *memptr;
  2687. int ret;
  2688. brcmf_dbg(INFO, "Enter\n");
  2689. ret = request_firmware(&bus->firmware, BRCMF_SDIO_FW_NAME,
  2690. &bus->sdiodev->func[2]->dev);
  2691. if (ret) {
  2692. brcmf_err("Fail to request firmware %d\n", ret);
  2693. return ret;
  2694. }
  2695. bus->fw_ptr = 0;
  2696. memptr = memblock = kmalloc(MEMBLOCK + BRCMF_SDALIGN, GFP_ATOMIC);
  2697. if (memblock == NULL) {
  2698. ret = -ENOMEM;
  2699. goto err;
  2700. }
  2701. if ((u32)(unsigned long)memblock % BRCMF_SDALIGN)
  2702. memptr += (BRCMF_SDALIGN -
  2703. ((u32)(unsigned long)memblock % BRCMF_SDALIGN));
  2704. /* Download image */
  2705. while ((len =
  2706. brcmf_sdbrcm_get_image((char *)memptr, MEMBLOCK, bus))) {
  2707. ret = brcmf_sdbrcm_membytes(bus, true, offset, memptr, len);
  2708. if (ret) {
  2709. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2710. ret, MEMBLOCK, offset);
  2711. goto err;
  2712. }
  2713. offset += MEMBLOCK;
  2714. }
  2715. err:
  2716. kfree(memblock);
  2717. release_firmware(bus->firmware);
  2718. bus->fw_ptr = 0;
  2719. return ret;
  2720. }
  2721. /*
  2722. * ProcessVars:Takes a buffer of "<var>=<value>\n" lines read from a file
  2723. * and ending in a NUL.
  2724. * Removes carriage returns, empty lines, comment lines, and converts
  2725. * newlines to NULs.
  2726. * Shortens buffer as needed and pads with NULs. End of buffer is marked
  2727. * by two NULs.
  2728. */
  2729. static int brcmf_process_nvram_vars(struct brcmf_sdio *bus)
  2730. {
  2731. char *varbuf;
  2732. char *dp;
  2733. bool findNewline;
  2734. int column;
  2735. int ret = 0;
  2736. uint buf_len, n, len;
  2737. len = bus->firmware->size;
  2738. varbuf = vmalloc(len);
  2739. if (!varbuf)
  2740. return -ENOMEM;
  2741. memcpy(varbuf, bus->firmware->data, len);
  2742. dp = varbuf;
  2743. findNewline = false;
  2744. column = 0;
  2745. for (n = 0; n < len; n++) {
  2746. if (varbuf[n] == 0)
  2747. break;
  2748. if (varbuf[n] == '\r')
  2749. continue;
  2750. if (findNewline && varbuf[n] != '\n')
  2751. continue;
  2752. findNewline = false;
  2753. if (varbuf[n] == '#') {
  2754. findNewline = true;
  2755. continue;
  2756. }
  2757. if (varbuf[n] == '\n') {
  2758. if (column == 0)
  2759. continue;
  2760. *dp++ = 0;
  2761. column = 0;
  2762. continue;
  2763. }
  2764. *dp++ = varbuf[n];
  2765. column++;
  2766. }
  2767. buf_len = dp - varbuf;
  2768. while (dp < varbuf + n)
  2769. *dp++ = 0;
  2770. kfree(bus->vars);
  2771. /* roundup needed for download to device */
  2772. bus->varsz = roundup(buf_len + 1, 4);
  2773. bus->vars = kmalloc(bus->varsz, GFP_KERNEL);
  2774. if (bus->vars == NULL) {
  2775. bus->varsz = 0;
  2776. ret = -ENOMEM;
  2777. goto err;
  2778. }
  2779. /* copy the processed variables and add null termination */
  2780. memcpy(bus->vars, varbuf, buf_len);
  2781. bus->vars[buf_len] = 0;
  2782. err:
  2783. vfree(varbuf);
  2784. return ret;
  2785. }
  2786. static int brcmf_sdbrcm_download_nvram(struct brcmf_sdio *bus)
  2787. {
  2788. int ret;
  2789. ret = request_firmware(&bus->firmware, BRCMF_SDIO_NV_NAME,
  2790. &bus->sdiodev->func[2]->dev);
  2791. if (ret) {
  2792. brcmf_err("Fail to request nvram %d\n", ret);
  2793. return ret;
  2794. }
  2795. ret = brcmf_process_nvram_vars(bus);
  2796. release_firmware(bus->firmware);
  2797. return ret;
  2798. }
  2799. static int _brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2800. {
  2801. int bcmerror = -1;
  2802. /* Keep arm in reset */
  2803. if (brcmf_sdbrcm_download_state(bus, true)) {
  2804. brcmf_err("error placing ARM core in reset\n");
  2805. goto err;
  2806. }
  2807. /* External image takes precedence if specified */
  2808. if (brcmf_sdbrcm_download_code_file(bus)) {
  2809. brcmf_err("dongle image file download failed\n");
  2810. goto err;
  2811. }
  2812. /* External nvram takes precedence if specified */
  2813. if (brcmf_sdbrcm_download_nvram(bus))
  2814. brcmf_err("dongle nvram file download failed\n");
  2815. /* Take arm out of reset */
  2816. if (brcmf_sdbrcm_download_state(bus, false)) {
  2817. brcmf_err("error getting out of ARM core reset\n");
  2818. goto err;
  2819. }
  2820. bcmerror = 0;
  2821. err:
  2822. return bcmerror;
  2823. }
  2824. static bool
  2825. brcmf_sdbrcm_download_firmware(struct brcmf_sdio *bus)
  2826. {
  2827. bool ret;
  2828. sdio_claim_host(bus->sdiodev->func[1]);
  2829. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2830. ret = _brcmf_sdbrcm_download_firmware(bus) == 0;
  2831. brcmf_sdbrcm_clkctl(bus, CLK_SDONLY, false);
  2832. sdio_release_host(bus->sdiodev->func[1]);
  2833. return ret;
  2834. }
  2835. static int brcmf_sdbrcm_bus_init(struct device *dev)
  2836. {
  2837. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2838. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2839. struct brcmf_sdio *bus = sdiodev->bus;
  2840. unsigned long timeout;
  2841. u8 ready, enable;
  2842. int err, ret = 0;
  2843. u8 saveclk;
  2844. brcmf_dbg(TRACE, "Enter\n");
  2845. /* try to download image and nvram to the dongle */
  2846. if (bus_if->state == BRCMF_BUS_DOWN) {
  2847. if (!(brcmf_sdbrcm_download_firmware(bus)))
  2848. return -1;
  2849. }
  2850. if (!bus->sdiodev->bus_if->drvr)
  2851. return 0;
  2852. /* Start the watchdog timer */
  2853. bus->sdcnt.tickcnt = 0;
  2854. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  2855. sdio_claim_host(bus->sdiodev->func[1]);
  2856. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  2857. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2858. if (bus->clkstate != CLK_AVAIL)
  2859. goto exit;
  2860. /* Force clocks on backplane to be sure F2 interrupt propagates */
  2861. saveclk = brcmf_sdio_regrb(bus->sdiodev,
  2862. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2863. if (!err) {
  2864. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2865. (saveclk | SBSDIO_FORCE_HT), &err);
  2866. }
  2867. if (err) {
  2868. brcmf_err("Failed to force clock for F2: err %d\n", err);
  2869. goto exit;
  2870. }
  2871. /* Enable function 2 (frame transfers) */
  2872. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  2873. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  2874. enable = (SDIO_FUNC_ENABLE_1 | SDIO_FUNC_ENABLE_2);
  2875. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2876. timeout = jiffies + msecs_to_jiffies(BRCMF_WAIT_F2RDY);
  2877. ready = 0;
  2878. while (enable != ready) {
  2879. ready = brcmf_sdio_regrb(bus->sdiodev,
  2880. SDIO_CCCR_IORx, NULL);
  2881. if (time_after(jiffies, timeout))
  2882. break;
  2883. else if (time_after(jiffies, timeout - BRCMF_WAIT_F2RDY + 50))
  2884. /* prevent busy waiting if it takes too long */
  2885. msleep_interruptible(20);
  2886. }
  2887. brcmf_dbg(INFO, "enable 0x%02x, ready 0x%02x\n", enable, ready);
  2888. /* If F2 successfully enabled, set core and enable interrupts */
  2889. if (ready == enable) {
  2890. /* Set up the interrupt mask and enable interrupts */
  2891. bus->hostintmask = HOSTINTMASK;
  2892. w_sdreg32(bus, bus->hostintmask,
  2893. offsetof(struct sdpcmd_regs, hostintmask));
  2894. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
  2895. } else {
  2896. /* Disable F2 again */
  2897. enable = SDIO_FUNC_ENABLE_1;
  2898. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx, enable, NULL);
  2899. ret = -ENODEV;
  2900. }
  2901. /* Restore previous clock setting */
  2902. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, saveclk, &err);
  2903. if (ret == 0) {
  2904. ret = brcmf_sdio_intr_register(bus->sdiodev);
  2905. if (ret != 0)
  2906. brcmf_err("intr register failed:%d\n", ret);
  2907. }
  2908. /* If we didn't come up, turn off backplane clock */
  2909. if (bus_if->state != BRCMF_BUS_DATA)
  2910. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  2911. exit:
  2912. sdio_release_host(bus->sdiodev->func[1]);
  2913. return ret;
  2914. }
  2915. void brcmf_sdbrcm_isr(void *arg)
  2916. {
  2917. struct brcmf_sdio *bus = (struct brcmf_sdio *) arg;
  2918. brcmf_dbg(TRACE, "Enter\n");
  2919. if (!bus) {
  2920. brcmf_err("bus is null pointer, exiting\n");
  2921. return;
  2922. }
  2923. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
  2924. brcmf_err("bus is down. we have nothing to do\n");
  2925. return;
  2926. }
  2927. /* Count the interrupt call */
  2928. bus->sdcnt.intrcount++;
  2929. if (in_interrupt())
  2930. atomic_set(&bus->ipend, 1);
  2931. else
  2932. if (brcmf_sdio_intr_rstatus(bus)) {
  2933. brcmf_err("failed backplane access\n");
  2934. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  2935. }
  2936. /* Disable additional interrupts (is this needed now)? */
  2937. if (!bus->intr)
  2938. brcmf_err("isr w/o interrupt configured!\n");
  2939. brcmf_sdbrcm_adddpctsk(bus);
  2940. queue_work(bus->brcmf_wq, &bus->datawork);
  2941. }
  2942. static bool brcmf_sdbrcm_bus_watchdog(struct brcmf_sdio *bus)
  2943. {
  2944. #ifdef DEBUG
  2945. struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
  2946. #endif /* DEBUG */
  2947. unsigned long flags;
  2948. brcmf_dbg(TIMER, "Enter\n");
  2949. /* Poll period: check device if appropriate. */
  2950. if (bus->poll && (++bus->polltick >= bus->pollrate)) {
  2951. u32 intstatus = 0;
  2952. /* Reset poll tick */
  2953. bus->polltick = 0;
  2954. /* Check device if no interrupts */
  2955. if (!bus->intr ||
  2956. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  2957. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  2958. if (list_empty(&bus->dpc_tsklst)) {
  2959. u8 devpend;
  2960. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2961. flags);
  2962. sdio_claim_host(bus->sdiodev->func[1]);
  2963. devpend = brcmf_sdio_regrb(bus->sdiodev,
  2964. SDIO_CCCR_INTx,
  2965. NULL);
  2966. sdio_release_host(bus->sdiodev->func[1]);
  2967. intstatus =
  2968. devpend & (INTR_STATUS_FUNC1 |
  2969. INTR_STATUS_FUNC2);
  2970. } else {
  2971. spin_unlock_irqrestore(&bus->dpc_tl_lock,
  2972. flags);
  2973. }
  2974. /* If there is something, make like the ISR and
  2975. schedule the DPC */
  2976. if (intstatus) {
  2977. bus->sdcnt.pollcnt++;
  2978. atomic_set(&bus->ipend, 1);
  2979. brcmf_sdbrcm_adddpctsk(bus);
  2980. queue_work(bus->brcmf_wq, &bus->datawork);
  2981. }
  2982. }
  2983. /* Update interrupt tracking */
  2984. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  2985. }
  2986. #ifdef DEBUG
  2987. /* Poll for console output periodically */
  2988. if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
  2989. bus->console_interval != 0) {
  2990. bus->console.count += BRCMF_WD_POLL_MS;
  2991. if (bus->console.count >= bus->console_interval) {
  2992. bus->console.count -= bus->console_interval;
  2993. sdio_claim_host(bus->sdiodev->func[1]);
  2994. /* Make sure backplane clock is on */
  2995. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  2996. if (brcmf_sdbrcm_readconsole(bus) < 0)
  2997. /* stop on error */
  2998. bus->console_interval = 0;
  2999. sdio_release_host(bus->sdiodev->func[1]);
  3000. }
  3001. }
  3002. #endif /* DEBUG */
  3003. /* On idle timeout clear activity flag and/or turn off clock */
  3004. if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
  3005. if (++bus->idlecount >= bus->idletime) {
  3006. bus->idlecount = 0;
  3007. if (bus->activity) {
  3008. bus->activity = false;
  3009. brcmf_sdbrcm_wd_timer(bus, BRCMF_WD_POLL_MS);
  3010. } else {
  3011. sdio_claim_host(bus->sdiodev->func[1]);
  3012. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3013. sdio_release_host(bus->sdiodev->func[1]);
  3014. }
  3015. }
  3016. }
  3017. return (atomic_read(&bus->ipend) > 0);
  3018. }
  3019. static bool brcmf_sdbrcm_chipmatch(u16 chipid)
  3020. {
  3021. if (chipid == BCM43241_CHIP_ID)
  3022. return true;
  3023. if (chipid == BCM4329_CHIP_ID)
  3024. return true;
  3025. if (chipid == BCM4330_CHIP_ID)
  3026. return true;
  3027. if (chipid == BCM4334_CHIP_ID)
  3028. return true;
  3029. return false;
  3030. }
  3031. static void brcmf_sdio_dataworker(struct work_struct *work)
  3032. {
  3033. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3034. datawork);
  3035. struct list_head *cur_hd, *tmp_hd;
  3036. unsigned long flags;
  3037. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3038. list_for_each_safe(cur_hd, tmp_hd, &bus->dpc_tsklst) {
  3039. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3040. brcmf_sdbrcm_dpc(bus);
  3041. spin_lock_irqsave(&bus->dpc_tl_lock, flags);
  3042. list_del(cur_hd);
  3043. kfree(cur_hd);
  3044. }
  3045. spin_unlock_irqrestore(&bus->dpc_tl_lock, flags);
  3046. }
  3047. static void brcmf_sdbrcm_release_malloc(struct brcmf_sdio *bus)
  3048. {
  3049. brcmf_dbg(TRACE, "Enter\n");
  3050. kfree(bus->rxbuf);
  3051. bus->rxctl = bus->rxbuf = NULL;
  3052. bus->rxlen = 0;
  3053. kfree(bus->databuf);
  3054. bus->databuf = NULL;
  3055. }
  3056. static bool brcmf_sdbrcm_probe_malloc(struct brcmf_sdio *bus)
  3057. {
  3058. brcmf_dbg(TRACE, "Enter\n");
  3059. if (bus->sdiodev->bus_if->maxctl) {
  3060. bus->rxblen =
  3061. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3062. ALIGNMENT) + BRCMF_SDALIGN;
  3063. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3064. if (!(bus->rxbuf))
  3065. goto fail;
  3066. }
  3067. /* Allocate buffer to receive glomed packet */
  3068. bus->databuf = kmalloc(MAX_DATA_BUF, GFP_ATOMIC);
  3069. if (!(bus->databuf)) {
  3070. /* release rxbuf which was already located as above */
  3071. if (!bus->rxblen)
  3072. kfree(bus->rxbuf);
  3073. goto fail;
  3074. }
  3075. /* Align the buffer */
  3076. if ((unsigned long)bus->databuf % BRCMF_SDALIGN)
  3077. bus->dataptr = bus->databuf + (BRCMF_SDALIGN -
  3078. ((unsigned long)bus->databuf % BRCMF_SDALIGN));
  3079. else
  3080. bus->dataptr = bus->databuf;
  3081. return true;
  3082. fail:
  3083. return false;
  3084. }
  3085. static bool
  3086. brcmf_sdbrcm_probe_attach(struct brcmf_sdio *bus, u32 regsva)
  3087. {
  3088. u8 clkctl = 0;
  3089. int err = 0;
  3090. int reg_addr;
  3091. u32 reg_val;
  3092. u8 idx;
  3093. bus->alp_only = true;
  3094. sdio_claim_host(bus->sdiodev->func[1]);
  3095. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3096. brcmf_sdio_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
  3097. /*
  3098. * Force PLL off until brcmf_sdio_chip_attach()
  3099. * programs PLL control regs
  3100. */
  3101. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3102. BRCMF_INIT_CLKCTL1, &err);
  3103. if (!err)
  3104. clkctl = brcmf_sdio_regrb(bus->sdiodev,
  3105. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3106. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3107. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3108. err, BRCMF_INIT_CLKCTL1, clkctl);
  3109. goto fail;
  3110. }
  3111. if (brcmf_sdio_chip_attach(bus->sdiodev, &bus->ci, regsva)) {
  3112. brcmf_err("brcmf_sdio_chip_attach failed!\n");
  3113. goto fail;
  3114. }
  3115. if (!brcmf_sdbrcm_chipmatch((u16) bus->ci->chip)) {
  3116. brcmf_err("unsupported chip: 0x%04x\n", bus->ci->chip);
  3117. goto fail;
  3118. }
  3119. brcmf_sdio_chip_drivestrengthinit(bus->sdiodev, bus->ci,
  3120. SDIO_DRIVE_STRENGTH);
  3121. /* Get info on the SOCRAM cores... */
  3122. bus->ramsize = bus->ci->ramsize;
  3123. if (!(bus->ramsize)) {
  3124. brcmf_err("failed to find SOCRAM memory!\n");
  3125. goto fail;
  3126. }
  3127. /* Set core control so an SDIO reset does a backplane reset */
  3128. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3129. reg_addr = bus->ci->c_inf[idx].base +
  3130. offsetof(struct sdpcmd_regs, corecontrol);
  3131. reg_val = brcmf_sdio_regrl(bus->sdiodev, reg_addr, NULL);
  3132. brcmf_sdio_regwl(bus->sdiodev, reg_addr, reg_val | CC_BPRESEN, NULL);
  3133. sdio_release_host(bus->sdiodev->func[1]);
  3134. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3135. /* Locate an appropriately-aligned portion of hdrbuf */
  3136. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3137. BRCMF_SDALIGN);
  3138. /* Set the poll and/or interrupt flags */
  3139. bus->intr = true;
  3140. bus->poll = false;
  3141. if (bus->poll)
  3142. bus->pollrate = 1;
  3143. return true;
  3144. fail:
  3145. sdio_release_host(bus->sdiodev->func[1]);
  3146. return false;
  3147. }
  3148. static bool brcmf_sdbrcm_probe_init(struct brcmf_sdio *bus)
  3149. {
  3150. brcmf_dbg(TRACE, "Enter\n");
  3151. sdio_claim_host(bus->sdiodev->func[1]);
  3152. /* Disable F2 to clear any intermediate frame state on the dongle */
  3153. brcmf_sdio_regwb(bus->sdiodev, SDIO_CCCR_IOEx,
  3154. SDIO_FUNC_ENABLE_1, NULL);
  3155. bus->sdiodev->bus_if->state = BRCMF_BUS_DOWN;
  3156. bus->rxflow = false;
  3157. /* Done with backplane-dependent accesses, can drop clock... */
  3158. brcmf_sdio_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3159. sdio_release_host(bus->sdiodev->func[1]);
  3160. /* ...and initialize clock/power states */
  3161. bus->clkstate = CLK_SDONLY;
  3162. bus->idletime = BRCMF_IDLE_INTERVAL;
  3163. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3164. /* Query the F2 block size, set roundup accordingly */
  3165. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3166. bus->roundup = min(max_roundup, bus->blocksize);
  3167. /* bus module does not support packet chaining */
  3168. bus->use_rxchain = false;
  3169. bus->sd_rxchain = false;
  3170. return true;
  3171. }
  3172. static int
  3173. brcmf_sdbrcm_watchdog_thread(void *data)
  3174. {
  3175. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3176. allow_signal(SIGTERM);
  3177. /* Run until signal received */
  3178. while (1) {
  3179. if (kthread_should_stop())
  3180. break;
  3181. if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
  3182. brcmf_sdbrcm_bus_watchdog(bus);
  3183. /* Count the tick for reference */
  3184. bus->sdcnt.tickcnt++;
  3185. } else
  3186. break;
  3187. }
  3188. return 0;
  3189. }
  3190. static void
  3191. brcmf_sdbrcm_watchdog(unsigned long data)
  3192. {
  3193. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3194. if (bus->watchdog_tsk) {
  3195. complete(&bus->watchdog_wait);
  3196. /* Reschedule the watchdog */
  3197. if (bus->wd_timer_valid)
  3198. mod_timer(&bus->timer,
  3199. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3200. }
  3201. }
  3202. static void brcmf_sdbrcm_release_dongle(struct brcmf_sdio *bus)
  3203. {
  3204. brcmf_dbg(TRACE, "Enter\n");
  3205. if (bus->ci) {
  3206. sdio_claim_host(bus->sdiodev->func[1]);
  3207. brcmf_sdbrcm_clkctl(bus, CLK_AVAIL, false);
  3208. brcmf_sdbrcm_clkctl(bus, CLK_NONE, false);
  3209. sdio_release_host(bus->sdiodev->func[1]);
  3210. brcmf_sdio_chip_detach(&bus->ci);
  3211. if (bus->vars && bus->varsz)
  3212. kfree(bus->vars);
  3213. bus->vars = NULL;
  3214. }
  3215. brcmf_dbg(TRACE, "Disconnected\n");
  3216. }
  3217. /* Detach and free everything */
  3218. static void brcmf_sdbrcm_release(struct brcmf_sdio *bus)
  3219. {
  3220. brcmf_dbg(TRACE, "Enter\n");
  3221. if (bus) {
  3222. /* De-register interrupt handler */
  3223. brcmf_sdio_intr_unregister(bus->sdiodev);
  3224. cancel_work_sync(&bus->datawork);
  3225. if (bus->brcmf_wq)
  3226. destroy_workqueue(bus->brcmf_wq);
  3227. if (bus->sdiodev->bus_if->drvr) {
  3228. brcmf_detach(bus->sdiodev->dev);
  3229. brcmf_sdbrcm_release_dongle(bus);
  3230. }
  3231. brcmf_sdbrcm_release_malloc(bus);
  3232. kfree(bus);
  3233. }
  3234. brcmf_dbg(TRACE, "Disconnected\n");
  3235. }
  3236. static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3237. .stop = brcmf_sdbrcm_bus_stop,
  3238. .init = brcmf_sdbrcm_bus_init,
  3239. .txdata = brcmf_sdbrcm_bus_txdata,
  3240. .txctl = brcmf_sdbrcm_bus_txctl,
  3241. .rxctl = brcmf_sdbrcm_bus_rxctl,
  3242. };
  3243. void *brcmf_sdbrcm_probe(u32 regsva, struct brcmf_sdio_dev *sdiodev)
  3244. {
  3245. int ret;
  3246. struct brcmf_sdio *bus;
  3247. struct brcmf_bus_dcmd *dlst;
  3248. u32 dngl_txglom;
  3249. u32 dngl_txglomalign;
  3250. u8 idx;
  3251. brcmf_dbg(TRACE, "Enter\n");
  3252. /* We make an assumption about address window mappings:
  3253. * regsva == SI_ENUM_BASE*/
  3254. /* Allocate private bus interface state */
  3255. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3256. if (!bus)
  3257. goto fail;
  3258. bus->sdiodev = sdiodev;
  3259. sdiodev->bus = bus;
  3260. skb_queue_head_init(&bus->glom);
  3261. bus->txbound = BRCMF_TXBOUND;
  3262. bus->rxbound = BRCMF_RXBOUND;
  3263. bus->txminmax = BRCMF_TXMINMAX;
  3264. bus->tx_seq = SDPCM_SEQUENCE_WRAP - 1;
  3265. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3266. bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
  3267. if (bus->brcmf_wq == NULL) {
  3268. brcmf_err("insufficient memory to create txworkqueue\n");
  3269. goto fail;
  3270. }
  3271. /* attempt to attach to the dongle */
  3272. if (!(brcmf_sdbrcm_probe_attach(bus, regsva))) {
  3273. brcmf_err("brcmf_sdbrcm_probe_attach failed\n");
  3274. goto fail;
  3275. }
  3276. spin_lock_init(&bus->rxctl_lock);
  3277. spin_lock_init(&bus->txqlock);
  3278. init_waitqueue_head(&bus->ctrl_wait);
  3279. init_waitqueue_head(&bus->dcmd_resp_wait);
  3280. /* Set up the watchdog timer */
  3281. init_timer(&bus->timer);
  3282. bus->timer.data = (unsigned long)bus;
  3283. bus->timer.function = brcmf_sdbrcm_watchdog;
  3284. /* Initialize watchdog thread */
  3285. init_completion(&bus->watchdog_wait);
  3286. bus->watchdog_tsk = kthread_run(brcmf_sdbrcm_watchdog_thread,
  3287. bus, "brcmf_watchdog");
  3288. if (IS_ERR(bus->watchdog_tsk)) {
  3289. pr_warn("brcmf_watchdog thread failed to start\n");
  3290. bus->watchdog_tsk = NULL;
  3291. }
  3292. /* Initialize DPC thread */
  3293. INIT_LIST_HEAD(&bus->dpc_tsklst);
  3294. spin_lock_init(&bus->dpc_tl_lock);
  3295. /* Assign bus interface call back */
  3296. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3297. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3298. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3299. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3300. /* Attach to the brcmf/OS/network interface */
  3301. ret = brcmf_attach(SDPCM_RESERVE, bus->sdiodev->dev);
  3302. if (ret != 0) {
  3303. brcmf_err("brcmf_attach failed\n");
  3304. goto fail;
  3305. }
  3306. /* Allocate buffers */
  3307. if (!(brcmf_sdbrcm_probe_malloc(bus))) {
  3308. brcmf_err("brcmf_sdbrcm_probe_malloc failed\n");
  3309. goto fail;
  3310. }
  3311. if (!(brcmf_sdbrcm_probe_init(bus))) {
  3312. brcmf_err("brcmf_sdbrcm_probe_init failed\n");
  3313. goto fail;
  3314. }
  3315. brcmf_sdio_debugfs_create(bus);
  3316. brcmf_dbg(INFO, "completed!!\n");
  3317. /* sdio bus core specific dcmd */
  3318. idx = brcmf_sdio_chip_getinfidx(bus->ci, BCMA_CORE_SDIO_DEV);
  3319. dlst = kzalloc(sizeof(struct brcmf_bus_dcmd), GFP_KERNEL);
  3320. if (dlst) {
  3321. if (bus->ci->c_inf[idx].rev < 12) {
  3322. /* for sdio core rev < 12, disable txgloming */
  3323. dngl_txglom = 0;
  3324. dlst->name = "bus:txglom";
  3325. dlst->param = (char *)&dngl_txglom;
  3326. dlst->param_len = sizeof(u32);
  3327. } else {
  3328. /* otherwise, set txglomalign */
  3329. dngl_txglomalign = bus->sdiodev->bus_if->align;
  3330. dlst->name = "bus:txglomalign";
  3331. dlst->param = (char *)&dngl_txglomalign;
  3332. dlst->param_len = sizeof(u32);
  3333. }
  3334. list_add(&dlst->list, &bus->sdiodev->bus_if->dcmd_list);
  3335. }
  3336. /* if firmware path present try to download and bring up bus */
  3337. ret = brcmf_bus_start(bus->sdiodev->dev);
  3338. if (ret != 0) {
  3339. brcmf_err("dongle is not responding\n");
  3340. goto fail;
  3341. }
  3342. return bus;
  3343. fail:
  3344. brcmf_sdbrcm_release(bus);
  3345. return NULL;
  3346. }
  3347. void brcmf_sdbrcm_disconnect(void *ptr)
  3348. {
  3349. struct brcmf_sdio *bus = (struct brcmf_sdio *)ptr;
  3350. brcmf_dbg(TRACE, "Enter\n");
  3351. if (bus)
  3352. brcmf_sdbrcm_release(bus);
  3353. brcmf_dbg(TRACE, "Disconnected\n");
  3354. }
  3355. void
  3356. brcmf_sdbrcm_wd_timer(struct brcmf_sdio *bus, uint wdtick)
  3357. {
  3358. /* Totally stop the timer */
  3359. if (!wdtick && bus->wd_timer_valid) {
  3360. del_timer_sync(&bus->timer);
  3361. bus->wd_timer_valid = false;
  3362. bus->save_ms = wdtick;
  3363. return;
  3364. }
  3365. /* don't start the wd until fw is loaded */
  3366. if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN)
  3367. return;
  3368. if (wdtick) {
  3369. if (bus->save_ms != BRCMF_WD_POLL_MS) {
  3370. if (bus->wd_timer_valid)
  3371. /* Stop timer and restart at new value */
  3372. del_timer_sync(&bus->timer);
  3373. /* Create timer again when watchdog period is
  3374. dynamically changed or in the first instance
  3375. */
  3376. bus->timer.expires =
  3377. jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
  3378. add_timer(&bus->timer);
  3379. } else {
  3380. /* Re arm the timer, at last watchdog period */
  3381. mod_timer(&bus->timer,
  3382. jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
  3383. }
  3384. bus->wd_timer_valid = true;
  3385. bus->save_ms = wdtick;
  3386. }
  3387. }