io_apic.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/pci.h>
  28. #include <linux/mc146818rtc.h>
  29. #include <linux/compiler.h>
  30. #include <linux/acpi.h>
  31. #include <linux/module.h>
  32. #include <linux/sysdev.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #ifdef CONFIG_ACPI
  39. #include <acpi/acpi_bus.h>
  40. #endif
  41. #include <linux/bootmem.h>
  42. #include <linux/dmar.h>
  43. #include <linux/hpet.h>
  44. #include <asm/idle.h>
  45. #include <asm/io.h>
  46. #include <asm/smp.h>
  47. #include <asm/cpu.h>
  48. #include <asm/desc.h>
  49. #include <asm/proto.h>
  50. #include <asm/acpi.h>
  51. #include <asm/dma.h>
  52. #include <asm/timer.h>
  53. #include <asm/i8259.h>
  54. #include <asm/nmi.h>
  55. #include <asm/msidef.h>
  56. #include <asm/hypertransport.h>
  57. #include <asm/setup.h>
  58. #include <asm/irq_remapping.h>
  59. #include <asm/hpet.h>
  60. #include <asm/uv/uv_hub.h>
  61. #include <asm/uv/uv_irq.h>
  62. #include <asm/apic.h>
  63. #define __apicdebuginit(type) static type __init
  64. /*
  65. * Is the SiS APIC rmw bug present ?
  66. * -1 = don't know, 0 = no, 1 = yes
  67. */
  68. int sis_apic_bug = -1;
  69. static DEFINE_SPINLOCK(ioapic_lock);
  70. static DEFINE_SPINLOCK(vector_lock);
  71. /*
  72. * # of IRQ routing registers
  73. */
  74. int nr_ioapic_registers[MAX_IO_APICS];
  75. /* I/O APIC entries */
  76. struct mpc_ioapic mp_ioapics[MAX_IO_APICS];
  77. int nr_ioapics;
  78. /* MP IRQ source entries */
  79. struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
  80. /* # of MP IRQ source entries */
  81. int mp_irq_entries;
  82. #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
  83. int mp_bus_id_to_type[MAX_MP_BUSSES];
  84. #endif
  85. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  86. int skip_ioapic_setup;
  87. void arch_disable_smp_support(void)
  88. {
  89. #ifdef CONFIG_PCI
  90. noioapicquirk = 1;
  91. noioapicreroute = -1;
  92. #endif
  93. skip_ioapic_setup = 1;
  94. }
  95. static int __init parse_noapic(char *str)
  96. {
  97. /* disable IO-APIC */
  98. arch_disable_smp_support();
  99. return 0;
  100. }
  101. early_param("noapic", parse_noapic);
  102. struct irq_pin_list;
  103. /*
  104. * This is performance-critical, we want to do it O(1)
  105. *
  106. * the indexing order of this array favors 1:1 mappings
  107. * between pins and IRQs.
  108. */
  109. struct irq_pin_list {
  110. int apic, pin;
  111. struct irq_pin_list *next;
  112. };
  113. static struct irq_pin_list *get_one_free_irq_2_pin(int cpu)
  114. {
  115. struct irq_pin_list *pin;
  116. int node;
  117. node = cpu_to_node(cpu);
  118. pin = kzalloc_node(sizeof(*pin), GFP_ATOMIC, node);
  119. return pin;
  120. }
  121. struct irq_cfg {
  122. struct irq_pin_list *irq_2_pin;
  123. cpumask_var_t domain;
  124. cpumask_var_t old_domain;
  125. unsigned move_cleanup_count;
  126. u8 vector;
  127. u8 move_in_progress : 1;
  128. #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
  129. u8 move_desc_pending : 1;
  130. #endif
  131. };
  132. /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
  133. #ifdef CONFIG_SPARSE_IRQ
  134. static struct irq_cfg irq_cfgx[] = {
  135. #else
  136. static struct irq_cfg irq_cfgx[NR_IRQS] = {
  137. #endif
  138. [0] = { .vector = IRQ0_VECTOR, },
  139. [1] = { .vector = IRQ1_VECTOR, },
  140. [2] = { .vector = IRQ2_VECTOR, },
  141. [3] = { .vector = IRQ3_VECTOR, },
  142. [4] = { .vector = IRQ4_VECTOR, },
  143. [5] = { .vector = IRQ5_VECTOR, },
  144. [6] = { .vector = IRQ6_VECTOR, },
  145. [7] = { .vector = IRQ7_VECTOR, },
  146. [8] = { .vector = IRQ8_VECTOR, },
  147. [9] = { .vector = IRQ9_VECTOR, },
  148. [10] = { .vector = IRQ10_VECTOR, },
  149. [11] = { .vector = IRQ11_VECTOR, },
  150. [12] = { .vector = IRQ12_VECTOR, },
  151. [13] = { .vector = IRQ13_VECTOR, },
  152. [14] = { .vector = IRQ14_VECTOR, },
  153. [15] = { .vector = IRQ15_VECTOR, },
  154. };
  155. int __init arch_early_irq_init(void)
  156. {
  157. struct irq_cfg *cfg;
  158. struct irq_desc *desc;
  159. int count;
  160. int i;
  161. cfg = irq_cfgx;
  162. count = ARRAY_SIZE(irq_cfgx);
  163. for (i = 0; i < count; i++) {
  164. desc = irq_to_desc(i);
  165. desc->chip_data = &cfg[i];
  166. alloc_bootmem_cpumask_var(&cfg[i].domain);
  167. alloc_bootmem_cpumask_var(&cfg[i].old_domain);
  168. if (i < NR_IRQS_LEGACY)
  169. cpumask_setall(cfg[i].domain);
  170. }
  171. return 0;
  172. }
  173. #ifdef CONFIG_SPARSE_IRQ
  174. static struct irq_cfg *irq_cfg(unsigned int irq)
  175. {
  176. struct irq_cfg *cfg = NULL;
  177. struct irq_desc *desc;
  178. desc = irq_to_desc(irq);
  179. if (desc)
  180. cfg = desc->chip_data;
  181. return cfg;
  182. }
  183. static struct irq_cfg *get_one_free_irq_cfg(int cpu)
  184. {
  185. struct irq_cfg *cfg;
  186. int node;
  187. node = cpu_to_node(cpu);
  188. cfg = kzalloc_node(sizeof(*cfg), GFP_ATOMIC, node);
  189. if (cfg) {
  190. if (!alloc_cpumask_var_node(&cfg->domain, GFP_ATOMIC, node)) {
  191. kfree(cfg);
  192. cfg = NULL;
  193. } else if (!alloc_cpumask_var_node(&cfg->old_domain,
  194. GFP_ATOMIC, node)) {
  195. free_cpumask_var(cfg->domain);
  196. kfree(cfg);
  197. cfg = NULL;
  198. } else {
  199. cpumask_clear(cfg->domain);
  200. cpumask_clear(cfg->old_domain);
  201. }
  202. }
  203. return cfg;
  204. }
  205. int arch_init_chip_data(struct irq_desc *desc, int cpu)
  206. {
  207. struct irq_cfg *cfg;
  208. cfg = desc->chip_data;
  209. if (!cfg) {
  210. desc->chip_data = get_one_free_irq_cfg(cpu);
  211. if (!desc->chip_data) {
  212. printk(KERN_ERR "can not alloc irq_cfg\n");
  213. BUG_ON(1);
  214. }
  215. }
  216. return 0;
  217. }
  218. #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
  219. static void
  220. init_copy_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg, int cpu)
  221. {
  222. struct irq_pin_list *old_entry, *head, *tail, *entry;
  223. cfg->irq_2_pin = NULL;
  224. old_entry = old_cfg->irq_2_pin;
  225. if (!old_entry)
  226. return;
  227. entry = get_one_free_irq_2_pin(cpu);
  228. if (!entry)
  229. return;
  230. entry->apic = old_entry->apic;
  231. entry->pin = old_entry->pin;
  232. head = entry;
  233. tail = entry;
  234. old_entry = old_entry->next;
  235. while (old_entry) {
  236. entry = get_one_free_irq_2_pin(cpu);
  237. if (!entry) {
  238. entry = head;
  239. while (entry) {
  240. head = entry->next;
  241. kfree(entry);
  242. entry = head;
  243. }
  244. /* still use the old one */
  245. return;
  246. }
  247. entry->apic = old_entry->apic;
  248. entry->pin = old_entry->pin;
  249. tail->next = entry;
  250. tail = entry;
  251. old_entry = old_entry->next;
  252. }
  253. tail->next = NULL;
  254. cfg->irq_2_pin = head;
  255. }
  256. static void free_irq_2_pin(struct irq_cfg *old_cfg, struct irq_cfg *cfg)
  257. {
  258. struct irq_pin_list *entry, *next;
  259. if (old_cfg->irq_2_pin == cfg->irq_2_pin)
  260. return;
  261. entry = old_cfg->irq_2_pin;
  262. while (entry) {
  263. next = entry->next;
  264. kfree(entry);
  265. entry = next;
  266. }
  267. old_cfg->irq_2_pin = NULL;
  268. }
  269. void arch_init_copy_chip_data(struct irq_desc *old_desc,
  270. struct irq_desc *desc, int cpu)
  271. {
  272. struct irq_cfg *cfg;
  273. struct irq_cfg *old_cfg;
  274. cfg = get_one_free_irq_cfg(cpu);
  275. if (!cfg)
  276. return;
  277. desc->chip_data = cfg;
  278. old_cfg = old_desc->chip_data;
  279. memcpy(cfg, old_cfg, sizeof(struct irq_cfg));
  280. init_copy_irq_2_pin(old_cfg, cfg, cpu);
  281. }
  282. static void free_irq_cfg(struct irq_cfg *old_cfg)
  283. {
  284. kfree(old_cfg);
  285. }
  286. void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc)
  287. {
  288. struct irq_cfg *old_cfg, *cfg;
  289. old_cfg = old_desc->chip_data;
  290. cfg = desc->chip_data;
  291. if (old_cfg == cfg)
  292. return;
  293. if (old_cfg) {
  294. free_irq_2_pin(old_cfg, cfg);
  295. free_irq_cfg(old_cfg);
  296. old_desc->chip_data = NULL;
  297. }
  298. }
  299. static void
  300. set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
  301. {
  302. struct irq_cfg *cfg = desc->chip_data;
  303. if (!cfg->move_in_progress) {
  304. /* it means that domain is not changed */
  305. if (!cpumask_intersects(desc->affinity, mask))
  306. cfg->move_desc_pending = 1;
  307. }
  308. }
  309. #endif
  310. #else
  311. static struct irq_cfg *irq_cfg(unsigned int irq)
  312. {
  313. return irq < nr_irqs ? irq_cfgx + irq : NULL;
  314. }
  315. #endif
  316. #ifndef CONFIG_NUMA_MIGRATE_IRQ_DESC
  317. static inline void
  318. set_extra_move_desc(struct irq_desc *desc, const struct cpumask *mask)
  319. {
  320. }
  321. #endif
  322. struct io_apic {
  323. unsigned int index;
  324. unsigned int unused[3];
  325. unsigned int data;
  326. unsigned int unused2[11];
  327. unsigned int eoi;
  328. };
  329. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  330. {
  331. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  332. + (mp_ioapics[idx].apicaddr & ~PAGE_MASK);
  333. }
  334. static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
  335. {
  336. struct io_apic __iomem *io_apic = io_apic_base(apic);
  337. writel(vector, &io_apic->eoi);
  338. }
  339. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  340. {
  341. struct io_apic __iomem *io_apic = io_apic_base(apic);
  342. writel(reg, &io_apic->index);
  343. return readl(&io_apic->data);
  344. }
  345. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  346. {
  347. struct io_apic __iomem *io_apic = io_apic_base(apic);
  348. writel(reg, &io_apic->index);
  349. writel(value, &io_apic->data);
  350. }
  351. /*
  352. * Re-write a value: to be used for read-modify-write
  353. * cycles where the read already set up the index register.
  354. *
  355. * Older SiS APIC requires we rewrite the index register
  356. */
  357. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  358. {
  359. struct io_apic __iomem *io_apic = io_apic_base(apic);
  360. if (sis_apic_bug)
  361. writel(reg, &io_apic->index);
  362. writel(value, &io_apic->data);
  363. }
  364. static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
  365. {
  366. struct irq_pin_list *entry;
  367. unsigned long flags;
  368. spin_lock_irqsave(&ioapic_lock, flags);
  369. entry = cfg->irq_2_pin;
  370. for (;;) {
  371. unsigned int reg;
  372. int pin;
  373. if (!entry)
  374. break;
  375. pin = entry->pin;
  376. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  377. /* Is the remote IRR bit set? */
  378. if (reg & IO_APIC_REDIR_REMOTE_IRR) {
  379. spin_unlock_irqrestore(&ioapic_lock, flags);
  380. return true;
  381. }
  382. if (!entry->next)
  383. break;
  384. entry = entry->next;
  385. }
  386. spin_unlock_irqrestore(&ioapic_lock, flags);
  387. return false;
  388. }
  389. union entry_union {
  390. struct { u32 w1, w2; };
  391. struct IO_APIC_route_entry entry;
  392. };
  393. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  394. {
  395. union entry_union eu;
  396. unsigned long flags;
  397. spin_lock_irqsave(&ioapic_lock, flags);
  398. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  399. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  400. spin_unlock_irqrestore(&ioapic_lock, flags);
  401. return eu.entry;
  402. }
  403. /*
  404. * When we write a new IO APIC routing entry, we need to write the high
  405. * word first! If the mask bit in the low word is clear, we will enable
  406. * the interrupt, and we need to make sure the entry is fully populated
  407. * before that happens.
  408. */
  409. static void
  410. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  411. {
  412. union entry_union eu;
  413. eu.entry = e;
  414. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  415. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  416. }
  417. void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  418. {
  419. unsigned long flags;
  420. spin_lock_irqsave(&ioapic_lock, flags);
  421. __ioapic_write_entry(apic, pin, e);
  422. spin_unlock_irqrestore(&ioapic_lock, flags);
  423. }
  424. /*
  425. * When we mask an IO APIC routing entry, we need to write the low
  426. * word first, in order to set the mask bit before we change the
  427. * high bits!
  428. */
  429. static void ioapic_mask_entry(int apic, int pin)
  430. {
  431. unsigned long flags;
  432. union entry_union eu = { .entry.mask = 1 };
  433. spin_lock_irqsave(&ioapic_lock, flags);
  434. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  435. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  436. spin_unlock_irqrestore(&ioapic_lock, flags);
  437. }
  438. #ifdef CONFIG_SMP
  439. static void send_cleanup_vector(struct irq_cfg *cfg)
  440. {
  441. cpumask_var_t cleanup_mask;
  442. if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
  443. unsigned int i;
  444. cfg->move_cleanup_count = 0;
  445. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  446. cfg->move_cleanup_count++;
  447. for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
  448. apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
  449. } else {
  450. cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
  451. cfg->move_cleanup_count = cpumask_weight(cleanup_mask);
  452. apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
  453. free_cpumask_var(cleanup_mask);
  454. }
  455. cfg->move_in_progress = 0;
  456. }
  457. static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
  458. {
  459. int apic, pin;
  460. struct irq_pin_list *entry;
  461. u8 vector = cfg->vector;
  462. entry = cfg->irq_2_pin;
  463. for (;;) {
  464. unsigned int reg;
  465. if (!entry)
  466. break;
  467. apic = entry->apic;
  468. pin = entry->pin;
  469. /*
  470. * With interrupt-remapping, destination information comes
  471. * from interrupt-remapping table entry.
  472. */
  473. if (!irq_remapped(irq))
  474. io_apic_write(apic, 0x11 + pin*2, dest);
  475. reg = io_apic_read(apic, 0x10 + pin*2);
  476. reg &= ~IO_APIC_REDIR_VECTOR_MASK;
  477. reg |= vector;
  478. io_apic_modify(apic, 0x10 + pin*2, reg);
  479. if (!entry->next)
  480. break;
  481. entry = entry->next;
  482. }
  483. }
  484. static int
  485. assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask);
  486. /*
  487. * Either sets desc->affinity to a valid value, and returns
  488. * ->cpu_mask_to_apicid of that, or returns BAD_APICID and
  489. * leaves desc->affinity untouched.
  490. */
  491. static unsigned int
  492. set_desc_affinity(struct irq_desc *desc, const struct cpumask *mask)
  493. {
  494. struct irq_cfg *cfg;
  495. unsigned int irq;
  496. if (!cpumask_intersects(mask, cpu_online_mask))
  497. return BAD_APICID;
  498. irq = desc->irq;
  499. cfg = desc->chip_data;
  500. if (assign_irq_vector(irq, cfg, mask))
  501. return BAD_APICID;
  502. cpumask_and(desc->affinity, cfg->domain, mask);
  503. set_extra_move_desc(desc, mask);
  504. return apic->cpu_mask_to_apicid_and(desc->affinity, cpu_online_mask);
  505. }
  506. static void
  507. set_ioapic_affinity_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  508. {
  509. struct irq_cfg *cfg;
  510. unsigned long flags;
  511. unsigned int dest;
  512. unsigned int irq;
  513. irq = desc->irq;
  514. cfg = desc->chip_data;
  515. spin_lock_irqsave(&ioapic_lock, flags);
  516. dest = set_desc_affinity(desc, mask);
  517. if (dest != BAD_APICID) {
  518. /* Only the high 8 bits are valid. */
  519. dest = SET_APIC_LOGICAL_ID(dest);
  520. __target_IO_APIC_irq(irq, dest, cfg);
  521. }
  522. spin_unlock_irqrestore(&ioapic_lock, flags);
  523. }
  524. static void
  525. set_ioapic_affinity_irq(unsigned int irq, const struct cpumask *mask)
  526. {
  527. struct irq_desc *desc;
  528. desc = irq_to_desc(irq);
  529. set_ioapic_affinity_irq_desc(desc, mask);
  530. }
  531. #endif /* CONFIG_SMP */
  532. /*
  533. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  534. * shared ISA-space IRQs, so we have to support them. We are super
  535. * fast in the common case, and fast for shared ISA-space IRQs.
  536. */
  537. static void add_pin_to_irq_cpu(struct irq_cfg *cfg, int cpu, int apic, int pin)
  538. {
  539. struct irq_pin_list *entry;
  540. entry = cfg->irq_2_pin;
  541. if (!entry) {
  542. entry = get_one_free_irq_2_pin(cpu);
  543. if (!entry) {
  544. printk(KERN_ERR "can not alloc irq_2_pin to add %d - %d\n",
  545. apic, pin);
  546. return;
  547. }
  548. cfg->irq_2_pin = entry;
  549. entry->apic = apic;
  550. entry->pin = pin;
  551. return;
  552. }
  553. while (entry->next) {
  554. /* not again, please */
  555. if (entry->apic == apic && entry->pin == pin)
  556. return;
  557. entry = entry->next;
  558. }
  559. entry->next = get_one_free_irq_2_pin(cpu);
  560. entry = entry->next;
  561. entry->apic = apic;
  562. entry->pin = pin;
  563. }
  564. /*
  565. * Reroute an IRQ to a different pin.
  566. */
  567. static void __init replace_pin_at_irq_cpu(struct irq_cfg *cfg, int cpu,
  568. int oldapic, int oldpin,
  569. int newapic, int newpin)
  570. {
  571. struct irq_pin_list *entry = cfg->irq_2_pin;
  572. int replaced = 0;
  573. while (entry) {
  574. if (entry->apic == oldapic && entry->pin == oldpin) {
  575. entry->apic = newapic;
  576. entry->pin = newpin;
  577. replaced = 1;
  578. /* every one is different, right? */
  579. break;
  580. }
  581. entry = entry->next;
  582. }
  583. /* why? call replace before add? */
  584. if (!replaced)
  585. add_pin_to_irq_cpu(cfg, cpu, newapic, newpin);
  586. }
  587. static inline void io_apic_modify_irq(struct irq_cfg *cfg,
  588. int mask_and, int mask_or,
  589. void (*final)(struct irq_pin_list *entry))
  590. {
  591. int pin;
  592. struct irq_pin_list *entry;
  593. for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
  594. unsigned int reg;
  595. pin = entry->pin;
  596. reg = io_apic_read(entry->apic, 0x10 + pin * 2);
  597. reg &= mask_and;
  598. reg |= mask_or;
  599. io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
  600. if (final)
  601. final(entry);
  602. }
  603. }
  604. static void __unmask_IO_APIC_irq(struct irq_cfg *cfg)
  605. {
  606. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
  607. }
  608. #ifdef CONFIG_X86_64
  609. static void io_apic_sync(struct irq_pin_list *entry)
  610. {
  611. /*
  612. * Synchronize the IO-APIC and the CPU by doing
  613. * a dummy read from the IO-APIC
  614. */
  615. struct io_apic __iomem *io_apic;
  616. io_apic = io_apic_base(entry->apic);
  617. readl(&io_apic->data);
  618. }
  619. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  620. {
  621. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
  622. }
  623. #else /* CONFIG_X86_32 */
  624. static void __mask_IO_APIC_irq(struct irq_cfg *cfg)
  625. {
  626. io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, NULL);
  627. }
  628. static void __mask_and_edge_IO_APIC_irq(struct irq_cfg *cfg)
  629. {
  630. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_LEVEL_TRIGGER,
  631. IO_APIC_REDIR_MASKED, NULL);
  632. }
  633. static void __unmask_and_level_IO_APIC_irq(struct irq_cfg *cfg)
  634. {
  635. io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED,
  636. IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
  637. }
  638. #endif /* CONFIG_X86_32 */
  639. static void mask_IO_APIC_irq_desc(struct irq_desc *desc)
  640. {
  641. struct irq_cfg *cfg = desc->chip_data;
  642. unsigned long flags;
  643. BUG_ON(!cfg);
  644. spin_lock_irqsave(&ioapic_lock, flags);
  645. __mask_IO_APIC_irq(cfg);
  646. spin_unlock_irqrestore(&ioapic_lock, flags);
  647. }
  648. static void unmask_IO_APIC_irq_desc(struct irq_desc *desc)
  649. {
  650. struct irq_cfg *cfg = desc->chip_data;
  651. unsigned long flags;
  652. spin_lock_irqsave(&ioapic_lock, flags);
  653. __unmask_IO_APIC_irq(cfg);
  654. spin_unlock_irqrestore(&ioapic_lock, flags);
  655. }
  656. static void mask_IO_APIC_irq(unsigned int irq)
  657. {
  658. struct irq_desc *desc = irq_to_desc(irq);
  659. mask_IO_APIC_irq_desc(desc);
  660. }
  661. static void unmask_IO_APIC_irq(unsigned int irq)
  662. {
  663. struct irq_desc *desc = irq_to_desc(irq);
  664. unmask_IO_APIC_irq_desc(desc);
  665. }
  666. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  667. {
  668. struct IO_APIC_route_entry entry;
  669. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  670. entry = ioapic_read_entry(apic, pin);
  671. if (entry.delivery_mode == dest_SMI)
  672. return;
  673. /*
  674. * Disable it in the IO-APIC irq-routing table:
  675. */
  676. ioapic_mask_entry(apic, pin);
  677. }
  678. static void clear_IO_APIC (void)
  679. {
  680. int apic, pin;
  681. for (apic = 0; apic < nr_ioapics; apic++)
  682. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  683. clear_IO_APIC_pin(apic, pin);
  684. }
  685. #ifdef CONFIG_X86_32
  686. /*
  687. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  688. * specific CPU-side IRQs.
  689. */
  690. #define MAX_PIRQS 8
  691. static int pirq_entries[MAX_PIRQS] = {
  692. [0 ... MAX_PIRQS - 1] = -1
  693. };
  694. static int __init ioapic_pirq_setup(char *str)
  695. {
  696. int i, max;
  697. int ints[MAX_PIRQS+1];
  698. get_options(str, ARRAY_SIZE(ints), ints);
  699. apic_printk(APIC_VERBOSE, KERN_INFO
  700. "PIRQ redirection, working around broken MP-BIOS.\n");
  701. max = MAX_PIRQS;
  702. if (ints[0] < MAX_PIRQS)
  703. max = ints[0];
  704. for (i = 0; i < max; i++) {
  705. apic_printk(APIC_VERBOSE, KERN_DEBUG
  706. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  707. /*
  708. * PIRQs are mapped upside down, usually.
  709. */
  710. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  711. }
  712. return 1;
  713. }
  714. __setup("pirq=", ioapic_pirq_setup);
  715. #endif /* CONFIG_X86_32 */
  716. #ifdef CONFIG_INTR_REMAP
  717. /* I/O APIC RTE contents at the OS boot up */
  718. static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];
  719. /*
  720. * Saves and masks all the unmasked IO-APIC RTE's
  721. */
  722. int save_mask_IO_APIC_setup(void)
  723. {
  724. union IO_APIC_reg_01 reg_01;
  725. unsigned long flags;
  726. int apic, pin;
  727. /*
  728. * The number of IO-APIC IRQ registers (== #pins):
  729. */
  730. for (apic = 0; apic < nr_ioapics; apic++) {
  731. spin_lock_irqsave(&ioapic_lock, flags);
  732. reg_01.raw = io_apic_read(apic, 1);
  733. spin_unlock_irqrestore(&ioapic_lock, flags);
  734. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  735. }
  736. for (apic = 0; apic < nr_ioapics; apic++) {
  737. early_ioapic_entries[apic] =
  738. kzalloc(sizeof(struct IO_APIC_route_entry) *
  739. nr_ioapic_registers[apic], GFP_KERNEL);
  740. if (!early_ioapic_entries[apic])
  741. goto nomem;
  742. }
  743. for (apic = 0; apic < nr_ioapics; apic++)
  744. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  745. struct IO_APIC_route_entry entry;
  746. entry = early_ioapic_entries[apic][pin] =
  747. ioapic_read_entry(apic, pin);
  748. if (!entry.mask) {
  749. entry.mask = 1;
  750. ioapic_write_entry(apic, pin, entry);
  751. }
  752. }
  753. return 0;
  754. nomem:
  755. while (apic >= 0)
  756. kfree(early_ioapic_entries[apic--]);
  757. memset(early_ioapic_entries, 0,
  758. ARRAY_SIZE(early_ioapic_entries));
  759. return -ENOMEM;
  760. }
  761. void restore_IO_APIC_setup(void)
  762. {
  763. int apic, pin;
  764. for (apic = 0; apic < nr_ioapics; apic++) {
  765. if (!early_ioapic_entries[apic])
  766. break;
  767. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  768. ioapic_write_entry(apic, pin,
  769. early_ioapic_entries[apic][pin]);
  770. kfree(early_ioapic_entries[apic]);
  771. early_ioapic_entries[apic] = NULL;
  772. }
  773. }
  774. void reinit_intr_remapped_IO_APIC(int intr_remapping)
  775. {
  776. /*
  777. * for now plain restore of previous settings.
  778. * TBD: In the case of OS enabling interrupt-remapping,
  779. * IO-APIC RTE's need to be setup to point to interrupt-remapping
  780. * table entries. for now, do a plain restore, and wait for
  781. * the setup_IO_APIC_irqs() to do proper initialization.
  782. */
  783. restore_IO_APIC_setup();
  784. }
  785. #endif
  786. /*
  787. * Find the IRQ entry number of a certain pin.
  788. */
  789. static int find_irq_entry(int apic, int pin, int type)
  790. {
  791. int i;
  792. for (i = 0; i < mp_irq_entries; i++)
  793. if (mp_irqs[i].irqtype == type &&
  794. (mp_irqs[i].dstapic == mp_ioapics[apic].apicid ||
  795. mp_irqs[i].dstapic == MP_APIC_ALL) &&
  796. mp_irqs[i].dstirq == pin)
  797. return i;
  798. return -1;
  799. }
  800. /*
  801. * Find the pin to which IRQ[irq] (ISA) is connected
  802. */
  803. static int __init find_isa_irq_pin(int irq, int type)
  804. {
  805. int i;
  806. for (i = 0; i < mp_irq_entries; i++) {
  807. int lbus = mp_irqs[i].srcbus;
  808. if (test_bit(lbus, mp_bus_not_pci) &&
  809. (mp_irqs[i].irqtype == type) &&
  810. (mp_irqs[i].srcbusirq == irq))
  811. return mp_irqs[i].dstirq;
  812. }
  813. return -1;
  814. }
  815. static int __init find_isa_irq_apic(int irq, int type)
  816. {
  817. int i;
  818. for (i = 0; i < mp_irq_entries; i++) {
  819. int lbus = mp_irqs[i].srcbus;
  820. if (test_bit(lbus, mp_bus_not_pci) &&
  821. (mp_irqs[i].irqtype == type) &&
  822. (mp_irqs[i].srcbusirq == irq))
  823. break;
  824. }
  825. if (i < mp_irq_entries) {
  826. int apic;
  827. for(apic = 0; apic < nr_ioapics; apic++) {
  828. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic)
  829. return apic;
  830. }
  831. }
  832. return -1;
  833. }
  834. /*
  835. * Find a specific PCI IRQ entry.
  836. * Not an __init, possibly needed by modules
  837. */
  838. static int pin_2_irq(int idx, int apic, int pin);
  839. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  840. {
  841. int apic, i, best_guess = -1;
  842. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
  843. bus, slot, pin);
  844. if (test_bit(bus, mp_bus_not_pci)) {
  845. apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  846. return -1;
  847. }
  848. for (i = 0; i < mp_irq_entries; i++) {
  849. int lbus = mp_irqs[i].srcbus;
  850. for (apic = 0; apic < nr_ioapics; apic++)
  851. if (mp_ioapics[apic].apicid == mp_irqs[i].dstapic ||
  852. mp_irqs[i].dstapic == MP_APIC_ALL)
  853. break;
  854. if (!test_bit(lbus, mp_bus_not_pci) &&
  855. !mp_irqs[i].irqtype &&
  856. (bus == lbus) &&
  857. (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
  858. int irq = pin_2_irq(i, apic, mp_irqs[i].dstirq);
  859. if (!(apic || IO_APIC_IRQ(irq)))
  860. continue;
  861. if (pin == (mp_irqs[i].srcbusirq & 3))
  862. return irq;
  863. /*
  864. * Use the first all-but-pin matching entry as a
  865. * best-guess fuzzy result for broken mptables.
  866. */
  867. if (best_guess < 0)
  868. best_guess = irq;
  869. }
  870. }
  871. return best_guess;
  872. }
  873. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  874. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  875. /*
  876. * EISA Edge/Level control register, ELCR
  877. */
  878. static int EISA_ELCR(unsigned int irq)
  879. {
  880. if (irq < NR_IRQS_LEGACY) {
  881. unsigned int port = 0x4d0 + (irq >> 3);
  882. return (inb(port) >> (irq & 7)) & 1;
  883. }
  884. apic_printk(APIC_VERBOSE, KERN_INFO
  885. "Broken MPtable reports ISA irq %d\n", irq);
  886. return 0;
  887. }
  888. #endif
  889. /* ISA interrupts are always polarity zero edge triggered,
  890. * when listed as conforming in the MP table. */
  891. #define default_ISA_trigger(idx) (0)
  892. #define default_ISA_polarity(idx) (0)
  893. /* EISA interrupts are always polarity zero and can be edge or level
  894. * trigger depending on the ELCR value. If an interrupt is listed as
  895. * EISA conforming in the MP table, that means its trigger type must
  896. * be read in from the ELCR */
  897. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
  898. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  899. /* PCI interrupts are always polarity one level triggered,
  900. * when listed as conforming in the MP table. */
  901. #define default_PCI_trigger(idx) (1)
  902. #define default_PCI_polarity(idx) (1)
  903. /* MCA interrupts are always polarity zero level triggered,
  904. * when listed as conforming in the MP table. */
  905. #define default_MCA_trigger(idx) (1)
  906. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  907. static int MPBIOS_polarity(int idx)
  908. {
  909. int bus = mp_irqs[idx].srcbus;
  910. int polarity;
  911. /*
  912. * Determine IRQ line polarity (high active or low active):
  913. */
  914. switch (mp_irqs[idx].irqflag & 3)
  915. {
  916. case 0: /* conforms, ie. bus-type dependent polarity */
  917. if (test_bit(bus, mp_bus_not_pci))
  918. polarity = default_ISA_polarity(idx);
  919. else
  920. polarity = default_PCI_polarity(idx);
  921. break;
  922. case 1: /* high active */
  923. {
  924. polarity = 0;
  925. break;
  926. }
  927. case 2: /* reserved */
  928. {
  929. printk(KERN_WARNING "broken BIOS!!\n");
  930. polarity = 1;
  931. break;
  932. }
  933. case 3: /* low active */
  934. {
  935. polarity = 1;
  936. break;
  937. }
  938. default: /* invalid */
  939. {
  940. printk(KERN_WARNING "broken BIOS!!\n");
  941. polarity = 1;
  942. break;
  943. }
  944. }
  945. return polarity;
  946. }
  947. static int MPBIOS_trigger(int idx)
  948. {
  949. int bus = mp_irqs[idx].srcbus;
  950. int trigger;
  951. /*
  952. * Determine IRQ trigger mode (edge or level sensitive):
  953. */
  954. switch ((mp_irqs[idx].irqflag>>2) & 3)
  955. {
  956. case 0: /* conforms, ie. bus-type dependent */
  957. if (test_bit(bus, mp_bus_not_pci))
  958. trigger = default_ISA_trigger(idx);
  959. else
  960. trigger = default_PCI_trigger(idx);
  961. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  962. switch (mp_bus_id_to_type[bus]) {
  963. case MP_BUS_ISA: /* ISA pin */
  964. {
  965. /* set before the switch */
  966. break;
  967. }
  968. case MP_BUS_EISA: /* EISA pin */
  969. {
  970. trigger = default_EISA_trigger(idx);
  971. break;
  972. }
  973. case MP_BUS_PCI: /* PCI pin */
  974. {
  975. /* set before the switch */
  976. break;
  977. }
  978. case MP_BUS_MCA: /* MCA pin */
  979. {
  980. trigger = default_MCA_trigger(idx);
  981. break;
  982. }
  983. default:
  984. {
  985. printk(KERN_WARNING "broken BIOS!!\n");
  986. trigger = 1;
  987. break;
  988. }
  989. }
  990. #endif
  991. break;
  992. case 1: /* edge */
  993. {
  994. trigger = 0;
  995. break;
  996. }
  997. case 2: /* reserved */
  998. {
  999. printk(KERN_WARNING "broken BIOS!!\n");
  1000. trigger = 1;
  1001. break;
  1002. }
  1003. case 3: /* level */
  1004. {
  1005. trigger = 1;
  1006. break;
  1007. }
  1008. default: /* invalid */
  1009. {
  1010. printk(KERN_WARNING "broken BIOS!!\n");
  1011. trigger = 0;
  1012. break;
  1013. }
  1014. }
  1015. return trigger;
  1016. }
  1017. static inline int irq_polarity(int idx)
  1018. {
  1019. return MPBIOS_polarity(idx);
  1020. }
  1021. static inline int irq_trigger(int idx)
  1022. {
  1023. return MPBIOS_trigger(idx);
  1024. }
  1025. int (*ioapic_renumber_irq)(int ioapic, int irq);
  1026. static int pin_2_irq(int idx, int apic, int pin)
  1027. {
  1028. int irq, i;
  1029. int bus = mp_irqs[idx].srcbus;
  1030. /*
  1031. * Debugging check, we are in big trouble if this message pops up!
  1032. */
  1033. if (mp_irqs[idx].dstirq != pin)
  1034. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  1035. if (test_bit(bus, mp_bus_not_pci)) {
  1036. irq = mp_irqs[idx].srcbusirq;
  1037. } else {
  1038. /*
  1039. * PCI IRQs are mapped in order
  1040. */
  1041. i = irq = 0;
  1042. while (i < apic)
  1043. irq += nr_ioapic_registers[i++];
  1044. irq += pin;
  1045. /*
  1046. * For MPS mode, so far only needed by ES7000 platform
  1047. */
  1048. if (ioapic_renumber_irq)
  1049. irq = ioapic_renumber_irq(apic, irq);
  1050. }
  1051. #ifdef CONFIG_X86_32
  1052. /*
  1053. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  1054. */
  1055. if ((pin >= 16) && (pin <= 23)) {
  1056. if (pirq_entries[pin-16] != -1) {
  1057. if (!pirq_entries[pin-16]) {
  1058. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1059. "disabling PIRQ%d\n", pin-16);
  1060. } else {
  1061. irq = pirq_entries[pin-16];
  1062. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1063. "using PIRQ%d -> IRQ %d\n",
  1064. pin-16, irq);
  1065. }
  1066. }
  1067. }
  1068. #endif
  1069. return irq;
  1070. }
  1071. void lock_vector_lock(void)
  1072. {
  1073. /* Used to the online set of cpus does not change
  1074. * during assign_irq_vector.
  1075. */
  1076. spin_lock(&vector_lock);
  1077. }
  1078. void unlock_vector_lock(void)
  1079. {
  1080. spin_unlock(&vector_lock);
  1081. }
  1082. static int
  1083. __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1084. {
  1085. /*
  1086. * NOTE! The local APIC isn't very good at handling
  1087. * multiple interrupts at the same interrupt level.
  1088. * As the interrupt level is determined by taking the
  1089. * vector number and shifting that right by 4, we
  1090. * want to spread these out a bit so that they don't
  1091. * all fall in the same interrupt level.
  1092. *
  1093. * Also, we've got to be careful not to trash gate
  1094. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1095. */
  1096. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  1097. unsigned int old_vector;
  1098. int cpu, err;
  1099. cpumask_var_t tmp_mask;
  1100. if ((cfg->move_in_progress) || cfg->move_cleanup_count)
  1101. return -EBUSY;
  1102. if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
  1103. return -ENOMEM;
  1104. old_vector = cfg->vector;
  1105. if (old_vector) {
  1106. cpumask_and(tmp_mask, mask, cpu_online_mask);
  1107. cpumask_and(tmp_mask, cfg->domain, tmp_mask);
  1108. if (!cpumask_empty(tmp_mask)) {
  1109. free_cpumask_var(tmp_mask);
  1110. return 0;
  1111. }
  1112. }
  1113. /* Only try and allocate irqs on cpus that are present */
  1114. err = -ENOSPC;
  1115. for_each_cpu_and(cpu, mask, cpu_online_mask) {
  1116. int new_cpu;
  1117. int vector, offset;
  1118. apic->vector_allocation_domain(cpu, tmp_mask);
  1119. vector = current_vector;
  1120. offset = current_offset;
  1121. next:
  1122. vector += 8;
  1123. if (vector >= first_system_vector) {
  1124. /* If out of vectors on large boxen, must share them. */
  1125. offset = (offset + 1) % 8;
  1126. vector = FIRST_DEVICE_VECTOR + offset;
  1127. }
  1128. if (unlikely(current_vector == vector))
  1129. continue;
  1130. if (test_bit(vector, used_vectors))
  1131. goto next;
  1132. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1133. if (per_cpu(vector_irq, new_cpu)[vector] != -1)
  1134. goto next;
  1135. /* Found one! */
  1136. current_vector = vector;
  1137. current_offset = offset;
  1138. if (old_vector) {
  1139. cfg->move_in_progress = 1;
  1140. cpumask_copy(cfg->old_domain, cfg->domain);
  1141. }
  1142. for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
  1143. per_cpu(vector_irq, new_cpu)[vector] = irq;
  1144. cfg->vector = vector;
  1145. cpumask_copy(cfg->domain, tmp_mask);
  1146. err = 0;
  1147. break;
  1148. }
  1149. free_cpumask_var(tmp_mask);
  1150. return err;
  1151. }
  1152. static int
  1153. assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
  1154. {
  1155. int err;
  1156. unsigned long flags;
  1157. spin_lock_irqsave(&vector_lock, flags);
  1158. err = __assign_irq_vector(irq, cfg, mask);
  1159. spin_unlock_irqrestore(&vector_lock, flags);
  1160. return err;
  1161. }
  1162. static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
  1163. {
  1164. int cpu, vector;
  1165. BUG_ON(!cfg->vector);
  1166. vector = cfg->vector;
  1167. for_each_cpu_and(cpu, cfg->domain, cpu_online_mask)
  1168. per_cpu(vector_irq, cpu)[vector] = -1;
  1169. cfg->vector = 0;
  1170. cpumask_clear(cfg->domain);
  1171. if (likely(!cfg->move_in_progress))
  1172. return;
  1173. for_each_cpu_and(cpu, cfg->old_domain, cpu_online_mask) {
  1174. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
  1175. vector++) {
  1176. if (per_cpu(vector_irq, cpu)[vector] != irq)
  1177. continue;
  1178. per_cpu(vector_irq, cpu)[vector] = -1;
  1179. break;
  1180. }
  1181. }
  1182. cfg->move_in_progress = 0;
  1183. }
  1184. void __setup_vector_irq(int cpu)
  1185. {
  1186. /* Initialize vector_irq on a new cpu */
  1187. /* This function must be called with vector_lock held */
  1188. int irq, vector;
  1189. struct irq_cfg *cfg;
  1190. struct irq_desc *desc;
  1191. /* Mark the inuse vectors */
  1192. for_each_irq_desc(irq, desc) {
  1193. cfg = desc->chip_data;
  1194. if (!cpumask_test_cpu(cpu, cfg->domain))
  1195. continue;
  1196. vector = cfg->vector;
  1197. per_cpu(vector_irq, cpu)[vector] = irq;
  1198. }
  1199. /* Mark the free vectors */
  1200. for (vector = 0; vector < NR_VECTORS; ++vector) {
  1201. irq = per_cpu(vector_irq, cpu)[vector];
  1202. if (irq < 0)
  1203. continue;
  1204. cfg = irq_cfg(irq);
  1205. if (!cpumask_test_cpu(cpu, cfg->domain))
  1206. per_cpu(vector_irq, cpu)[vector] = -1;
  1207. }
  1208. }
  1209. static struct irq_chip ioapic_chip;
  1210. static struct irq_chip ir_ioapic_chip;
  1211. static struct irq_chip msi_ir_chip;
  1212. #define IOAPIC_AUTO -1
  1213. #define IOAPIC_EDGE 0
  1214. #define IOAPIC_LEVEL 1
  1215. #ifdef CONFIG_X86_32
  1216. static inline int IO_APIC_irq_trigger(int irq)
  1217. {
  1218. int apic, idx, pin;
  1219. for (apic = 0; apic < nr_ioapics; apic++) {
  1220. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1221. idx = find_irq_entry(apic, pin, mp_INT);
  1222. if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
  1223. return irq_trigger(idx);
  1224. }
  1225. }
  1226. /*
  1227. * nonexistent IRQs are edge default
  1228. */
  1229. return 0;
  1230. }
  1231. #else
  1232. static inline int IO_APIC_irq_trigger(int irq)
  1233. {
  1234. return 1;
  1235. }
  1236. #endif
  1237. static void ioapic_register_intr(int irq, struct irq_desc *desc, unsigned long trigger)
  1238. {
  1239. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1240. trigger == IOAPIC_LEVEL)
  1241. desc->status |= IRQ_LEVEL;
  1242. else
  1243. desc->status &= ~IRQ_LEVEL;
  1244. if (irq_remapped(irq)) {
  1245. desc->status |= IRQ_MOVE_PCNTXT;
  1246. if (trigger)
  1247. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1248. handle_fasteoi_irq,
  1249. "fasteoi");
  1250. else
  1251. set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
  1252. handle_edge_irq, "edge");
  1253. return;
  1254. }
  1255. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1256. trigger == IOAPIC_LEVEL)
  1257. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1258. handle_fasteoi_irq,
  1259. "fasteoi");
  1260. else
  1261. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1262. handle_edge_irq, "edge");
  1263. }
  1264. int setup_ioapic_entry(int apic_id, int irq,
  1265. struct IO_APIC_route_entry *entry,
  1266. unsigned int destination, int trigger,
  1267. int polarity, int vector, int pin)
  1268. {
  1269. /*
  1270. * add it to the IO-APIC irq-routing table:
  1271. */
  1272. memset(entry,0,sizeof(*entry));
  1273. if (intr_remapping_enabled) {
  1274. struct intel_iommu *iommu = map_ioapic_to_ir(apic_id);
  1275. struct irte irte;
  1276. struct IR_IO_APIC_route_entry *ir_entry =
  1277. (struct IR_IO_APIC_route_entry *) entry;
  1278. int index;
  1279. if (!iommu)
  1280. panic("No mapping iommu for ioapic %d\n", apic_id);
  1281. index = alloc_irte(iommu, irq, 1);
  1282. if (index < 0)
  1283. panic("Failed to allocate IRTE for ioapic %d\n", apic_id);
  1284. memset(&irte, 0, sizeof(irte));
  1285. irte.present = 1;
  1286. irte.dst_mode = apic->irq_dest_mode;
  1287. /*
  1288. * Trigger mode in the IRTE will always be edge, and the
  1289. * actual level or edge trigger will be setup in the IO-APIC
  1290. * RTE. This will help simplify level triggered irq migration.
  1291. * For more details, see the comments above explainig IO-APIC
  1292. * irq migration in the presence of interrupt-remapping.
  1293. */
  1294. irte.trigger_mode = 0;
  1295. irte.dlvry_mode = apic->irq_delivery_mode;
  1296. irte.vector = vector;
  1297. irte.dest_id = IRTE_DEST(destination);
  1298. modify_irte(irq, &irte);
  1299. ir_entry->index2 = (index >> 15) & 0x1;
  1300. ir_entry->zero = 0;
  1301. ir_entry->format = 1;
  1302. ir_entry->index = (index & 0x7fff);
  1303. /*
  1304. * IO-APIC RTE will be configured with virtual vector.
  1305. * irq handler will do the explicit EOI to the io-apic.
  1306. */
  1307. ir_entry->vector = pin;
  1308. } else {
  1309. entry->delivery_mode = apic->irq_delivery_mode;
  1310. entry->dest_mode = apic->irq_dest_mode;
  1311. entry->dest = destination;
  1312. entry->vector = vector;
  1313. }
  1314. entry->mask = 0; /* enable IRQ */
  1315. entry->trigger = trigger;
  1316. entry->polarity = polarity;
  1317. /* Mask level triggered irqs.
  1318. * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
  1319. */
  1320. if (trigger)
  1321. entry->mask = 1;
  1322. return 0;
  1323. }
  1324. static void setup_IO_APIC_irq(int apic_id, int pin, unsigned int irq, struct irq_desc *desc,
  1325. int trigger, int polarity)
  1326. {
  1327. struct irq_cfg *cfg;
  1328. struct IO_APIC_route_entry entry;
  1329. unsigned int dest;
  1330. if (!IO_APIC_IRQ(irq))
  1331. return;
  1332. cfg = desc->chip_data;
  1333. if (assign_irq_vector(irq, cfg, apic->target_cpus()))
  1334. return;
  1335. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  1336. apic_printk(APIC_VERBOSE,KERN_DEBUG
  1337. "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
  1338. "IRQ %d Mode:%i Active:%i)\n",
  1339. apic_id, mp_ioapics[apic_id].apicid, pin, cfg->vector,
  1340. irq, trigger, polarity);
  1341. if (setup_ioapic_entry(mp_ioapics[apic_id].apicid, irq, &entry,
  1342. dest, trigger, polarity, cfg->vector, pin)) {
  1343. printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
  1344. mp_ioapics[apic_id].apicid, pin);
  1345. __clear_irq_vector(irq, cfg);
  1346. return;
  1347. }
  1348. ioapic_register_intr(irq, desc, trigger);
  1349. if (irq < NR_IRQS_LEGACY)
  1350. disable_8259A_irq(irq);
  1351. ioapic_write_entry(apic_id, pin, entry);
  1352. }
  1353. static void __init setup_IO_APIC_irqs(void)
  1354. {
  1355. int apic_id, pin, idx, irq;
  1356. int notcon = 0;
  1357. struct irq_desc *desc;
  1358. struct irq_cfg *cfg;
  1359. int cpu = boot_cpu_id;
  1360. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1361. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1362. for (pin = 0; pin < nr_ioapic_registers[apic_id]; pin++) {
  1363. idx = find_irq_entry(apic_id, pin, mp_INT);
  1364. if (idx == -1) {
  1365. if (!notcon) {
  1366. notcon = 1;
  1367. apic_printk(APIC_VERBOSE,
  1368. KERN_DEBUG " %d-%d",
  1369. mp_ioapics[apic_id].apicid, pin);
  1370. } else
  1371. apic_printk(APIC_VERBOSE, " %d-%d",
  1372. mp_ioapics[apic_id].apicid, pin);
  1373. continue;
  1374. }
  1375. if (notcon) {
  1376. apic_printk(APIC_VERBOSE,
  1377. " (apicid-pin) not connected\n");
  1378. notcon = 0;
  1379. }
  1380. irq = pin_2_irq(idx, apic_id, pin);
  1381. /*
  1382. * Skip the timer IRQ if there's a quirk handler
  1383. * installed and if it returns 1:
  1384. */
  1385. if (apic->multi_timer_check &&
  1386. apic->multi_timer_check(apic_id, irq))
  1387. continue;
  1388. desc = irq_to_desc_alloc_cpu(irq, cpu);
  1389. if (!desc) {
  1390. printk(KERN_INFO "can not get irq_desc for %d\n", irq);
  1391. continue;
  1392. }
  1393. cfg = desc->chip_data;
  1394. add_pin_to_irq_cpu(cfg, cpu, apic_id, pin);
  1395. setup_IO_APIC_irq(apic_id, pin, irq, desc,
  1396. irq_trigger(idx), irq_polarity(idx));
  1397. }
  1398. }
  1399. if (notcon)
  1400. apic_printk(APIC_VERBOSE,
  1401. " (apicid-pin) not connected\n");
  1402. }
  1403. /*
  1404. * Set up the timer pin, possibly with the 8259A-master behind.
  1405. */
  1406. static void __init setup_timer_IRQ0_pin(unsigned int apic_id, unsigned int pin,
  1407. int vector)
  1408. {
  1409. struct IO_APIC_route_entry entry;
  1410. if (intr_remapping_enabled)
  1411. return;
  1412. memset(&entry, 0, sizeof(entry));
  1413. /*
  1414. * We use logical delivery to get the timer IRQ
  1415. * to the first CPU.
  1416. */
  1417. entry.dest_mode = apic->irq_dest_mode;
  1418. entry.mask = 0; /* don't mask IRQ for edge */
  1419. entry.dest = apic->cpu_mask_to_apicid(apic->target_cpus());
  1420. entry.delivery_mode = apic->irq_delivery_mode;
  1421. entry.polarity = 0;
  1422. entry.trigger = 0;
  1423. entry.vector = vector;
  1424. /*
  1425. * The timer IRQ doesn't have to know that behind the
  1426. * scene we may have a 8259A-master in AEOI mode ...
  1427. */
  1428. set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
  1429. /*
  1430. * Add it to the IO-APIC irq-routing table:
  1431. */
  1432. ioapic_write_entry(apic_id, pin, entry);
  1433. }
  1434. __apicdebuginit(void) print_IO_APIC(void)
  1435. {
  1436. int apic, i;
  1437. union IO_APIC_reg_00 reg_00;
  1438. union IO_APIC_reg_01 reg_01;
  1439. union IO_APIC_reg_02 reg_02;
  1440. union IO_APIC_reg_03 reg_03;
  1441. unsigned long flags;
  1442. struct irq_cfg *cfg;
  1443. struct irq_desc *desc;
  1444. unsigned int irq;
  1445. if (apic_verbosity == APIC_QUIET)
  1446. return;
  1447. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1448. for (i = 0; i < nr_ioapics; i++)
  1449. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1450. mp_ioapics[i].apicid, nr_ioapic_registers[i]);
  1451. /*
  1452. * We are a bit conservative about what we expect. We have to
  1453. * know about every hardware change ASAP.
  1454. */
  1455. printk(KERN_INFO "testing the IO APIC.......................\n");
  1456. for (apic = 0; apic < nr_ioapics; apic++) {
  1457. spin_lock_irqsave(&ioapic_lock, flags);
  1458. reg_00.raw = io_apic_read(apic, 0);
  1459. reg_01.raw = io_apic_read(apic, 1);
  1460. if (reg_01.bits.version >= 0x10)
  1461. reg_02.raw = io_apic_read(apic, 2);
  1462. if (reg_01.bits.version >= 0x20)
  1463. reg_03.raw = io_apic_read(apic, 3);
  1464. spin_unlock_irqrestore(&ioapic_lock, flags);
  1465. printk("\n");
  1466. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].apicid);
  1467. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1468. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1469. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1470. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1471. printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
  1472. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1473. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1474. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1475. /*
  1476. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1477. * but the value of reg_02 is read as the previous read register
  1478. * value, so ignore it if reg_02 == reg_01.
  1479. */
  1480. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1481. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1482. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1483. }
  1484. /*
  1485. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1486. * or reg_03, but the value of reg_0[23] is read as the previous read
  1487. * register value, so ignore it if reg_03 == reg_0[12].
  1488. */
  1489. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1490. reg_03.raw != reg_01.raw) {
  1491. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1492. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1493. }
  1494. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1495. printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
  1496. " Stat Dmod Deli Vect: \n");
  1497. for (i = 0; i <= reg_01.bits.entries; i++) {
  1498. struct IO_APIC_route_entry entry;
  1499. entry = ioapic_read_entry(apic, i);
  1500. printk(KERN_DEBUG " %02x %03X ",
  1501. i,
  1502. entry.dest
  1503. );
  1504. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1505. entry.mask,
  1506. entry.trigger,
  1507. entry.irr,
  1508. entry.polarity,
  1509. entry.delivery_status,
  1510. entry.dest_mode,
  1511. entry.delivery_mode,
  1512. entry.vector
  1513. );
  1514. }
  1515. }
  1516. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1517. for_each_irq_desc(irq, desc) {
  1518. struct irq_pin_list *entry;
  1519. cfg = desc->chip_data;
  1520. entry = cfg->irq_2_pin;
  1521. if (!entry)
  1522. continue;
  1523. printk(KERN_DEBUG "IRQ%d ", irq);
  1524. for (;;) {
  1525. printk("-> %d:%d", entry->apic, entry->pin);
  1526. if (!entry->next)
  1527. break;
  1528. entry = entry->next;
  1529. }
  1530. printk("\n");
  1531. }
  1532. printk(KERN_INFO ".................................... done.\n");
  1533. return;
  1534. }
  1535. __apicdebuginit(void) print_APIC_bitfield(int base)
  1536. {
  1537. unsigned int v;
  1538. int i, j;
  1539. if (apic_verbosity == APIC_QUIET)
  1540. return;
  1541. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  1542. for (i = 0; i < 8; i++) {
  1543. v = apic_read(base + i*0x10);
  1544. for (j = 0; j < 32; j++) {
  1545. if (v & (1<<j))
  1546. printk("1");
  1547. else
  1548. printk("0");
  1549. }
  1550. printk("\n");
  1551. }
  1552. }
  1553. __apicdebuginit(void) print_local_APIC(void *dummy)
  1554. {
  1555. unsigned int v, ver, maxlvt;
  1556. u64 icr;
  1557. if (apic_verbosity == APIC_QUIET)
  1558. return;
  1559. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1560. smp_processor_id(), hard_smp_processor_id());
  1561. v = apic_read(APIC_ID);
  1562. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
  1563. v = apic_read(APIC_LVR);
  1564. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1565. ver = GET_APIC_VERSION(v);
  1566. maxlvt = lapic_get_maxlvt();
  1567. v = apic_read(APIC_TASKPRI);
  1568. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1569. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1570. if (!APIC_XAPIC(ver)) {
  1571. v = apic_read(APIC_ARBPRI);
  1572. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1573. v & APIC_ARBPRI_MASK);
  1574. }
  1575. v = apic_read(APIC_PROCPRI);
  1576. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1577. }
  1578. /*
  1579. * Remote read supported only in the 82489DX and local APIC for
  1580. * Pentium processors.
  1581. */
  1582. if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
  1583. v = apic_read(APIC_RRR);
  1584. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1585. }
  1586. v = apic_read(APIC_LDR);
  1587. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1588. if (!x2apic_enabled()) {
  1589. v = apic_read(APIC_DFR);
  1590. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1591. }
  1592. v = apic_read(APIC_SPIV);
  1593. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1594. printk(KERN_DEBUG "... APIC ISR field:\n");
  1595. print_APIC_bitfield(APIC_ISR);
  1596. printk(KERN_DEBUG "... APIC TMR field:\n");
  1597. print_APIC_bitfield(APIC_TMR);
  1598. printk(KERN_DEBUG "... APIC IRR field:\n");
  1599. print_APIC_bitfield(APIC_IRR);
  1600. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1601. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1602. apic_write(APIC_ESR, 0);
  1603. v = apic_read(APIC_ESR);
  1604. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1605. }
  1606. icr = apic_icr_read();
  1607. printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
  1608. printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
  1609. v = apic_read(APIC_LVTT);
  1610. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1611. if (maxlvt > 3) { /* PC is LVT#4. */
  1612. v = apic_read(APIC_LVTPC);
  1613. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1614. }
  1615. v = apic_read(APIC_LVT0);
  1616. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1617. v = apic_read(APIC_LVT1);
  1618. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1619. if (maxlvt > 2) { /* ERR is LVT#3. */
  1620. v = apic_read(APIC_LVTERR);
  1621. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1622. }
  1623. v = apic_read(APIC_TMICT);
  1624. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1625. v = apic_read(APIC_TMCCT);
  1626. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1627. v = apic_read(APIC_TDCR);
  1628. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1629. printk("\n");
  1630. }
  1631. __apicdebuginit(void) print_all_local_APICs(void)
  1632. {
  1633. int cpu;
  1634. preempt_disable();
  1635. for_each_online_cpu(cpu)
  1636. smp_call_function_single(cpu, print_local_APIC, NULL, 1);
  1637. preempt_enable();
  1638. }
  1639. __apicdebuginit(void) print_PIC(void)
  1640. {
  1641. unsigned int v;
  1642. unsigned long flags;
  1643. if (apic_verbosity == APIC_QUIET)
  1644. return;
  1645. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1646. spin_lock_irqsave(&i8259A_lock, flags);
  1647. v = inb(0xa1) << 8 | inb(0x21);
  1648. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1649. v = inb(0xa0) << 8 | inb(0x20);
  1650. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1651. outb(0x0b,0xa0);
  1652. outb(0x0b,0x20);
  1653. v = inb(0xa0) << 8 | inb(0x20);
  1654. outb(0x0a,0xa0);
  1655. outb(0x0a,0x20);
  1656. spin_unlock_irqrestore(&i8259A_lock, flags);
  1657. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1658. v = inb(0x4d1) << 8 | inb(0x4d0);
  1659. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1660. }
  1661. __apicdebuginit(int) print_all_ICs(void)
  1662. {
  1663. print_PIC();
  1664. print_all_local_APICs();
  1665. print_IO_APIC();
  1666. return 0;
  1667. }
  1668. fs_initcall(print_all_ICs);
  1669. /* Where if anywhere is the i8259 connect in external int mode */
  1670. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  1671. void __init enable_IO_APIC(void)
  1672. {
  1673. union IO_APIC_reg_01 reg_01;
  1674. int i8259_apic, i8259_pin;
  1675. int apic;
  1676. unsigned long flags;
  1677. /*
  1678. * The number of IO-APIC IRQ registers (== #pins):
  1679. */
  1680. for (apic = 0; apic < nr_ioapics; apic++) {
  1681. spin_lock_irqsave(&ioapic_lock, flags);
  1682. reg_01.raw = io_apic_read(apic, 1);
  1683. spin_unlock_irqrestore(&ioapic_lock, flags);
  1684. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1685. }
  1686. for(apic = 0; apic < nr_ioapics; apic++) {
  1687. int pin;
  1688. /* See if any of the pins is in ExtINT mode */
  1689. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1690. struct IO_APIC_route_entry entry;
  1691. entry = ioapic_read_entry(apic, pin);
  1692. /* If the interrupt line is enabled and in ExtInt mode
  1693. * I have found the pin where the i8259 is connected.
  1694. */
  1695. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1696. ioapic_i8259.apic = apic;
  1697. ioapic_i8259.pin = pin;
  1698. goto found_i8259;
  1699. }
  1700. }
  1701. }
  1702. found_i8259:
  1703. /* Look to see what if the MP table has reported the ExtINT */
  1704. /* If we could not find the appropriate pin by looking at the ioapic
  1705. * the i8259 probably is not connected the ioapic but give the
  1706. * mptable a chance anyway.
  1707. */
  1708. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1709. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1710. /* Trust the MP table if nothing is setup in the hardware */
  1711. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1712. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1713. ioapic_i8259.pin = i8259_pin;
  1714. ioapic_i8259.apic = i8259_apic;
  1715. }
  1716. /* Complain if the MP table and the hardware disagree */
  1717. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1718. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1719. {
  1720. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1721. }
  1722. /*
  1723. * Do not trust the IO-APIC being empty at bootup
  1724. */
  1725. clear_IO_APIC();
  1726. }
  1727. /*
  1728. * Not an __init, needed by the reboot code
  1729. */
  1730. void disable_IO_APIC(void)
  1731. {
  1732. /*
  1733. * Clear the IO-APIC before rebooting:
  1734. */
  1735. clear_IO_APIC();
  1736. /*
  1737. * If the i8259 is routed through an IOAPIC
  1738. * Put that IOAPIC in virtual wire mode
  1739. * so legacy interrupts can be delivered.
  1740. *
  1741. * With interrupt-remapping, for now we will use virtual wire A mode,
  1742. * as virtual wire B is little complex (need to configure both
  1743. * IOAPIC RTE aswell as interrupt-remapping table entry).
  1744. * As this gets called during crash dump, keep this simple for now.
  1745. */
  1746. if (ioapic_i8259.pin != -1 && !intr_remapping_enabled) {
  1747. struct IO_APIC_route_entry entry;
  1748. memset(&entry, 0, sizeof(entry));
  1749. entry.mask = 0; /* Enabled */
  1750. entry.trigger = 0; /* Edge */
  1751. entry.irr = 0;
  1752. entry.polarity = 0; /* High */
  1753. entry.delivery_status = 0;
  1754. entry.dest_mode = 0; /* Physical */
  1755. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1756. entry.vector = 0;
  1757. entry.dest = read_apic_id();
  1758. /*
  1759. * Add it to the IO-APIC irq-routing table:
  1760. */
  1761. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1762. }
  1763. /*
  1764. * Use virtual wire A mode when interrupt remapping is enabled.
  1765. */
  1766. disconnect_bsp_APIC(!intr_remapping_enabled && ioapic_i8259.pin != -1);
  1767. }
  1768. #ifdef CONFIG_X86_32
  1769. /*
  1770. * function to set the IO-APIC physical IDs based on the
  1771. * values stored in the MPC table.
  1772. *
  1773. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1774. */
  1775. static void __init setup_ioapic_ids_from_mpc(void)
  1776. {
  1777. union IO_APIC_reg_00 reg_00;
  1778. physid_mask_t phys_id_present_map;
  1779. int apic_id;
  1780. int i;
  1781. unsigned char old_id;
  1782. unsigned long flags;
  1783. if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
  1784. return;
  1785. /*
  1786. * Don't check I/O APIC IDs for xAPIC systems. They have
  1787. * no meaning without the serial APIC bus.
  1788. */
  1789. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1790. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1791. return;
  1792. /*
  1793. * This is broken; anything with a real cpu count has to
  1794. * circumvent this idiocy regardless.
  1795. */
  1796. phys_id_present_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
  1797. /*
  1798. * Set the IOAPIC ID to the value stored in the MPC table.
  1799. */
  1800. for (apic_id = 0; apic_id < nr_ioapics; apic_id++) {
  1801. /* Read the register 0 value */
  1802. spin_lock_irqsave(&ioapic_lock, flags);
  1803. reg_00.raw = io_apic_read(apic_id, 0);
  1804. spin_unlock_irqrestore(&ioapic_lock, flags);
  1805. old_id = mp_ioapics[apic_id].apicid;
  1806. if (mp_ioapics[apic_id].apicid >= get_physical_broadcast()) {
  1807. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1808. apic_id, mp_ioapics[apic_id].apicid);
  1809. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1810. reg_00.bits.ID);
  1811. mp_ioapics[apic_id].apicid = reg_00.bits.ID;
  1812. }
  1813. /*
  1814. * Sanity check, is the ID really free? Every APIC in a
  1815. * system must have a unique ID or we get lots of nice
  1816. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1817. */
  1818. if (apic->check_apicid_used(phys_id_present_map,
  1819. mp_ioapics[apic_id].apicid)) {
  1820. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1821. apic_id, mp_ioapics[apic_id].apicid);
  1822. for (i = 0; i < get_physical_broadcast(); i++)
  1823. if (!physid_isset(i, phys_id_present_map))
  1824. break;
  1825. if (i >= get_physical_broadcast())
  1826. panic("Max APIC ID exceeded!\n");
  1827. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1828. i);
  1829. physid_set(i, phys_id_present_map);
  1830. mp_ioapics[apic_id].apicid = i;
  1831. } else {
  1832. physid_mask_t tmp;
  1833. tmp = apic->apicid_to_cpu_present(mp_ioapics[apic_id].apicid);
  1834. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1835. "phys_id_present_map\n",
  1836. mp_ioapics[apic_id].apicid);
  1837. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1838. }
  1839. /*
  1840. * We need to adjust the IRQ routing table
  1841. * if the ID changed.
  1842. */
  1843. if (old_id != mp_ioapics[apic_id].apicid)
  1844. for (i = 0; i < mp_irq_entries; i++)
  1845. if (mp_irqs[i].dstapic == old_id)
  1846. mp_irqs[i].dstapic
  1847. = mp_ioapics[apic_id].apicid;
  1848. /*
  1849. * Read the right value from the MPC table and
  1850. * write it into the ID register.
  1851. */
  1852. apic_printk(APIC_VERBOSE, KERN_INFO
  1853. "...changing IO-APIC physical APIC ID to %d ...",
  1854. mp_ioapics[apic_id].apicid);
  1855. reg_00.bits.ID = mp_ioapics[apic_id].apicid;
  1856. spin_lock_irqsave(&ioapic_lock, flags);
  1857. io_apic_write(apic_id, 0, reg_00.raw);
  1858. spin_unlock_irqrestore(&ioapic_lock, flags);
  1859. /*
  1860. * Sanity check
  1861. */
  1862. spin_lock_irqsave(&ioapic_lock, flags);
  1863. reg_00.raw = io_apic_read(apic_id, 0);
  1864. spin_unlock_irqrestore(&ioapic_lock, flags);
  1865. if (reg_00.bits.ID != mp_ioapics[apic_id].apicid)
  1866. printk("could not set ID!\n");
  1867. else
  1868. apic_printk(APIC_VERBOSE, " ok.\n");
  1869. }
  1870. }
  1871. #endif
  1872. int no_timer_check __initdata;
  1873. static int __init notimercheck(char *s)
  1874. {
  1875. no_timer_check = 1;
  1876. return 1;
  1877. }
  1878. __setup("no_timer_check", notimercheck);
  1879. /*
  1880. * There is a nasty bug in some older SMP boards, their mptable lies
  1881. * about the timer IRQ. We do the following to work around the situation:
  1882. *
  1883. * - timer IRQ defaults to IO-APIC IRQ
  1884. * - if this function detects that timer IRQs are defunct, then we fall
  1885. * back to ISA timer IRQs
  1886. */
  1887. static int __init timer_irq_works(void)
  1888. {
  1889. unsigned long t1 = jiffies;
  1890. unsigned long flags;
  1891. if (no_timer_check)
  1892. return 1;
  1893. local_save_flags(flags);
  1894. local_irq_enable();
  1895. /* Let ten ticks pass... */
  1896. mdelay((10 * 1000) / HZ);
  1897. local_irq_restore(flags);
  1898. /*
  1899. * Expect a few ticks at least, to be sure some possible
  1900. * glue logic does not lock up after one or two first
  1901. * ticks in a non-ExtINT mode. Also the local APIC
  1902. * might have cached one ExtINT interrupt. Finally, at
  1903. * least one tick may be lost due to delays.
  1904. */
  1905. /* jiffies wrap? */
  1906. if (time_after(jiffies, t1 + 4))
  1907. return 1;
  1908. return 0;
  1909. }
  1910. /*
  1911. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1912. * number of pending IRQ events unhandled. These cases are very rare,
  1913. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1914. * better to do it this way as thus we do not have to be aware of
  1915. * 'pending' interrupts in the IRQ path, except at this point.
  1916. */
  1917. /*
  1918. * Edge triggered needs to resend any interrupt
  1919. * that was delayed but this is now handled in the device
  1920. * independent code.
  1921. */
  1922. /*
  1923. * Starting up a edge-triggered IO-APIC interrupt is
  1924. * nasty - we need to make sure that we get the edge.
  1925. * If it is already asserted for some reason, we need
  1926. * return 1 to indicate that is was pending.
  1927. *
  1928. * This is not complete - we should be able to fake
  1929. * an edge even if it isn't on the 8259A...
  1930. */
  1931. static unsigned int startup_ioapic_irq(unsigned int irq)
  1932. {
  1933. int was_pending = 0;
  1934. unsigned long flags;
  1935. struct irq_cfg *cfg;
  1936. spin_lock_irqsave(&ioapic_lock, flags);
  1937. if (irq < NR_IRQS_LEGACY) {
  1938. disable_8259A_irq(irq);
  1939. if (i8259A_irq_pending(irq))
  1940. was_pending = 1;
  1941. }
  1942. cfg = irq_cfg(irq);
  1943. __unmask_IO_APIC_irq(cfg);
  1944. spin_unlock_irqrestore(&ioapic_lock, flags);
  1945. return was_pending;
  1946. }
  1947. #ifdef CONFIG_X86_64
  1948. static int ioapic_retrigger_irq(unsigned int irq)
  1949. {
  1950. struct irq_cfg *cfg = irq_cfg(irq);
  1951. unsigned long flags;
  1952. spin_lock_irqsave(&vector_lock, flags);
  1953. apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
  1954. spin_unlock_irqrestore(&vector_lock, flags);
  1955. return 1;
  1956. }
  1957. #else
  1958. static int ioapic_retrigger_irq(unsigned int irq)
  1959. {
  1960. apic->send_IPI_self(irq_cfg(irq)->vector);
  1961. return 1;
  1962. }
  1963. #endif
  1964. /*
  1965. * Level and edge triggered IO-APIC interrupts need different handling,
  1966. * so we use two separate IRQ descriptors. Edge triggered IRQs can be
  1967. * handled with the level-triggered descriptor, but that one has slightly
  1968. * more overhead. Level-triggered interrupts cannot be handled with the
  1969. * edge-triggered handler, without risking IRQ storms and other ugly
  1970. * races.
  1971. */
  1972. #ifdef CONFIG_SMP
  1973. #ifdef CONFIG_INTR_REMAP
  1974. /*
  1975. * Migrate the IO-APIC irq in the presence of intr-remapping.
  1976. *
  1977. * For both level and edge triggered, irq migration is a simple atomic
  1978. * update(of vector and cpu destination) of IRTE and flush the hardware cache.
  1979. *
  1980. * For level triggered, we eliminate the io-apic RTE modification (with the
  1981. * updated vector information), by using a virtual vector (io-apic pin number).
  1982. * Real vector that is used for interrupting cpu will be coming from
  1983. * the interrupt-remapping table entry.
  1984. */
  1985. static void
  1986. migrate_ioapic_irq_desc(struct irq_desc *desc, const struct cpumask *mask)
  1987. {
  1988. struct irq_cfg *cfg;
  1989. struct irte irte;
  1990. unsigned int dest;
  1991. unsigned int irq;
  1992. if (!cpumask_intersects(mask, cpu_online_mask))
  1993. return;
  1994. irq = desc->irq;
  1995. if (get_irte(irq, &irte))
  1996. return;
  1997. cfg = desc->chip_data;
  1998. if (assign_irq_vector(irq, cfg, mask))
  1999. return;
  2000. set_extra_move_desc(desc, mask);
  2001. dest = apic->cpu_mask_to_apicid_and(cfg->domain, mask);
  2002. irte.vector = cfg->vector;
  2003. irte.dest_id = IRTE_DEST(dest);
  2004. /*
  2005. * Modified the IRTE and flushes the Interrupt entry cache.
  2006. */
  2007. modify_irte(irq, &irte);
  2008. if (cfg->move_in_progress)
  2009. send_cleanup_vector(cfg);
  2010. cpumask_copy(desc->affinity, mask);
  2011. }
  2012. /*
  2013. * Migrates the IRQ destination in the process context.
  2014. */
  2015. static void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2016. const struct cpumask *mask)
  2017. {
  2018. migrate_ioapic_irq_desc(desc, mask);
  2019. }
  2020. static void set_ir_ioapic_affinity_irq(unsigned int irq,
  2021. const struct cpumask *mask)
  2022. {
  2023. struct irq_desc *desc = irq_to_desc(irq);
  2024. set_ir_ioapic_affinity_irq_desc(desc, mask);
  2025. }
  2026. #else
  2027. static inline void set_ir_ioapic_affinity_irq_desc(struct irq_desc *desc,
  2028. const struct cpumask *mask)
  2029. {
  2030. }
  2031. #endif
  2032. asmlinkage void smp_irq_move_cleanup_interrupt(void)
  2033. {
  2034. unsigned vector, me;
  2035. ack_APIC_irq();
  2036. exit_idle();
  2037. irq_enter();
  2038. me = smp_processor_id();
  2039. for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
  2040. unsigned int irq;
  2041. struct irq_desc *desc;
  2042. struct irq_cfg *cfg;
  2043. irq = __get_cpu_var(vector_irq)[vector];
  2044. if (irq == -1)
  2045. continue;
  2046. desc = irq_to_desc(irq);
  2047. if (!desc)
  2048. continue;
  2049. cfg = irq_cfg(irq);
  2050. spin_lock(&desc->lock);
  2051. if (!cfg->move_cleanup_count)
  2052. goto unlock;
  2053. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
  2054. goto unlock;
  2055. __get_cpu_var(vector_irq)[vector] = -1;
  2056. cfg->move_cleanup_count--;
  2057. unlock:
  2058. spin_unlock(&desc->lock);
  2059. }
  2060. irq_exit();
  2061. }
  2062. static void irq_complete_move(struct irq_desc **descp)
  2063. {
  2064. struct irq_desc *desc = *descp;
  2065. struct irq_cfg *cfg = desc->chip_data;
  2066. unsigned vector, me;
  2067. if (likely(!cfg->move_in_progress)) {
  2068. #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
  2069. if (likely(!cfg->move_desc_pending))
  2070. return;
  2071. /* domain has not changed, but affinity did */
  2072. me = smp_processor_id();
  2073. if (cpumask_test_cpu(me, desc->affinity)) {
  2074. *descp = desc = move_irq_desc(desc, me);
  2075. /* get the new one */
  2076. cfg = desc->chip_data;
  2077. cfg->move_desc_pending = 0;
  2078. }
  2079. #endif
  2080. return;
  2081. }
  2082. vector = ~get_irq_regs()->orig_ax;
  2083. me = smp_processor_id();
  2084. if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain)) {
  2085. #ifdef CONFIG_NUMA_MIGRATE_IRQ_DESC
  2086. *descp = desc = move_irq_desc(desc, me);
  2087. /* get the new one */
  2088. cfg = desc->chip_data;
  2089. #endif
  2090. send_cleanup_vector(cfg);
  2091. }
  2092. }
  2093. #else
  2094. static inline void irq_complete_move(struct irq_desc **descp) {}
  2095. #endif
  2096. #ifdef CONFIG_INTR_REMAP
  2097. static void __eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
  2098. {
  2099. int apic, pin;
  2100. struct irq_pin_list *entry;
  2101. entry = cfg->irq_2_pin;
  2102. for (;;) {
  2103. if (!entry)
  2104. break;
  2105. apic = entry->apic;
  2106. pin = entry->pin;
  2107. io_apic_eoi(apic, pin);
  2108. entry = entry->next;
  2109. }
  2110. }
  2111. static void
  2112. eoi_ioapic_irq(struct irq_desc *desc)
  2113. {
  2114. struct irq_cfg *cfg;
  2115. unsigned long flags;
  2116. unsigned int irq;
  2117. irq = desc->irq;
  2118. cfg = desc->chip_data;
  2119. spin_lock_irqsave(&ioapic_lock, flags);
  2120. __eoi_ioapic_irq(irq, cfg);
  2121. spin_unlock_irqrestore(&ioapic_lock, flags);
  2122. }
  2123. static void ack_x2apic_level(unsigned int irq)
  2124. {
  2125. struct irq_desc *desc = irq_to_desc(irq);
  2126. ack_x2APIC_irq();
  2127. eoi_ioapic_irq(desc);
  2128. }
  2129. static void ack_x2apic_edge(unsigned int irq)
  2130. {
  2131. ack_x2APIC_irq();
  2132. }
  2133. #endif
  2134. static void ack_apic_edge(unsigned int irq)
  2135. {
  2136. struct irq_desc *desc = irq_to_desc(irq);
  2137. irq_complete_move(&desc);
  2138. move_native_irq(irq);
  2139. ack_APIC_irq();
  2140. }
  2141. atomic_t irq_mis_count;
  2142. static void ack_apic_level(unsigned int irq)
  2143. {
  2144. struct irq_desc *desc = irq_to_desc(irq);
  2145. #ifdef CONFIG_X86_32
  2146. unsigned long v;
  2147. int i;
  2148. #endif
  2149. struct irq_cfg *cfg;
  2150. int do_unmask_irq = 0;
  2151. irq_complete_move(&desc);
  2152. #ifdef CONFIG_GENERIC_PENDING_IRQ
  2153. /* If we are moving the irq we need to mask it */
  2154. if (unlikely(desc->status & IRQ_MOVE_PENDING)) {
  2155. do_unmask_irq = 1;
  2156. mask_IO_APIC_irq_desc(desc);
  2157. }
  2158. #endif
  2159. #ifdef CONFIG_X86_32
  2160. /*
  2161. * It appears there is an erratum which affects at least version 0x11
  2162. * of I/O APIC (that's the 82093AA and cores integrated into various
  2163. * chipsets). Under certain conditions a level-triggered interrupt is
  2164. * erroneously delivered as edge-triggered one but the respective IRR
  2165. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  2166. * message but it will never arrive and further interrupts are blocked
  2167. * from the source. The exact reason is so far unknown, but the
  2168. * phenomenon was observed when two consecutive interrupt requests
  2169. * from a given source get delivered to the same CPU and the source is
  2170. * temporarily disabled in between.
  2171. *
  2172. * A workaround is to simulate an EOI message manually. We achieve it
  2173. * by setting the trigger mode to edge and then to level when the edge
  2174. * trigger mode gets detected in the TMR of a local APIC for a
  2175. * level-triggered interrupt. We mask the source for the time of the
  2176. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  2177. * The idea is from Manfred Spraul. --macro
  2178. */
  2179. cfg = desc->chip_data;
  2180. i = cfg->vector;
  2181. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  2182. #endif
  2183. /*
  2184. * We must acknowledge the irq before we move it or the acknowledge will
  2185. * not propagate properly.
  2186. */
  2187. ack_APIC_irq();
  2188. /* Now we can move and renable the irq */
  2189. if (unlikely(do_unmask_irq)) {
  2190. /* Only migrate the irq if the ack has been received.
  2191. *
  2192. * On rare occasions the broadcast level triggered ack gets
  2193. * delayed going to ioapics, and if we reprogram the
  2194. * vector while Remote IRR is still set the irq will never
  2195. * fire again.
  2196. *
  2197. * To prevent this scenario we read the Remote IRR bit
  2198. * of the ioapic. This has two effects.
  2199. * - On any sane system the read of the ioapic will
  2200. * flush writes (and acks) going to the ioapic from
  2201. * this cpu.
  2202. * - We get to see if the ACK has actually been delivered.
  2203. *
  2204. * Based on failed experiments of reprogramming the
  2205. * ioapic entry from outside of irq context starting
  2206. * with masking the ioapic entry and then polling until
  2207. * Remote IRR was clear before reprogramming the
  2208. * ioapic I don't trust the Remote IRR bit to be
  2209. * completey accurate.
  2210. *
  2211. * However there appears to be no other way to plug
  2212. * this race, so if the Remote IRR bit is not
  2213. * accurate and is causing problems then it is a hardware bug
  2214. * and you can go talk to the chipset vendor about it.
  2215. */
  2216. cfg = desc->chip_data;
  2217. if (!io_apic_level_ack_pending(cfg))
  2218. move_masked_irq(irq);
  2219. unmask_IO_APIC_irq_desc(desc);
  2220. }
  2221. #ifdef CONFIG_X86_32
  2222. if (!(v & (1 << (i & 0x1f)))) {
  2223. atomic_inc(&irq_mis_count);
  2224. spin_lock(&ioapic_lock);
  2225. __mask_and_edge_IO_APIC_irq(cfg);
  2226. __unmask_and_level_IO_APIC_irq(cfg);
  2227. spin_unlock(&ioapic_lock);
  2228. }
  2229. #endif
  2230. }
  2231. static struct irq_chip ioapic_chip __read_mostly = {
  2232. .name = "IO-APIC",
  2233. .startup = startup_ioapic_irq,
  2234. .mask = mask_IO_APIC_irq,
  2235. .unmask = unmask_IO_APIC_irq,
  2236. .ack = ack_apic_edge,
  2237. .eoi = ack_apic_level,
  2238. #ifdef CONFIG_SMP
  2239. .set_affinity = set_ioapic_affinity_irq,
  2240. #endif
  2241. .retrigger = ioapic_retrigger_irq,
  2242. };
  2243. #ifdef CONFIG_INTR_REMAP
  2244. static struct irq_chip ir_ioapic_chip __read_mostly = {
  2245. .name = "IR-IO-APIC",
  2246. .startup = startup_ioapic_irq,
  2247. .mask = mask_IO_APIC_irq,
  2248. .unmask = unmask_IO_APIC_irq,
  2249. .ack = ack_x2apic_edge,
  2250. .eoi = ack_x2apic_level,
  2251. #ifdef CONFIG_SMP
  2252. .set_affinity = set_ir_ioapic_affinity_irq,
  2253. #endif
  2254. .retrigger = ioapic_retrigger_irq,
  2255. };
  2256. #endif
  2257. static inline void init_IO_APIC_traps(void)
  2258. {
  2259. int irq;
  2260. struct irq_desc *desc;
  2261. struct irq_cfg *cfg;
  2262. /*
  2263. * NOTE! The local APIC isn't very good at handling
  2264. * multiple interrupts at the same interrupt level.
  2265. * As the interrupt level is determined by taking the
  2266. * vector number and shifting that right by 4, we
  2267. * want to spread these out a bit so that they don't
  2268. * all fall in the same interrupt level.
  2269. *
  2270. * Also, we've got to be careful not to trash gate
  2271. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  2272. */
  2273. for_each_irq_desc(irq, desc) {
  2274. cfg = desc->chip_data;
  2275. if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
  2276. /*
  2277. * Hmm.. We don't have an entry for this,
  2278. * so default to an old-fashioned 8259
  2279. * interrupt if we can..
  2280. */
  2281. if (irq < NR_IRQS_LEGACY)
  2282. make_8259A_irq(irq);
  2283. else
  2284. /* Strange. Oh, well.. */
  2285. desc->chip = &no_irq_chip;
  2286. }
  2287. }
  2288. }
  2289. /*
  2290. * The local APIC irq-chip implementation:
  2291. */
  2292. static void mask_lapic_irq(unsigned int irq)
  2293. {
  2294. unsigned long v;
  2295. v = apic_read(APIC_LVT0);
  2296. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  2297. }
  2298. static void unmask_lapic_irq(unsigned int irq)
  2299. {
  2300. unsigned long v;
  2301. v = apic_read(APIC_LVT0);
  2302. apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
  2303. }
  2304. static void ack_lapic_irq(unsigned int irq)
  2305. {
  2306. ack_APIC_irq();
  2307. }
  2308. static struct irq_chip lapic_chip __read_mostly = {
  2309. .name = "local-APIC",
  2310. .mask = mask_lapic_irq,
  2311. .unmask = unmask_lapic_irq,
  2312. .ack = ack_lapic_irq,
  2313. };
  2314. static void lapic_register_intr(int irq, struct irq_desc *desc)
  2315. {
  2316. desc->status &= ~IRQ_LEVEL;
  2317. set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
  2318. "edge");
  2319. }
  2320. static void __init setup_nmi(void)
  2321. {
  2322. /*
  2323. * Dirty trick to enable the NMI watchdog ...
  2324. * We put the 8259A master into AEOI mode and
  2325. * unmask on all local APICs LVT0 as NMI.
  2326. *
  2327. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  2328. * is from Maciej W. Rozycki - so we do not have to EOI from
  2329. * the NMI handler or the timer interrupt.
  2330. */
  2331. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  2332. enable_NMI_through_LVT0();
  2333. apic_printk(APIC_VERBOSE, " done.\n");
  2334. }
  2335. /*
  2336. * This looks a bit hackish but it's about the only one way of sending
  2337. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  2338. * not support the ExtINT mode, unfortunately. We need to send these
  2339. * cycles as some i82489DX-based boards have glue logic that keeps the
  2340. * 8259A interrupt line asserted until INTA. --macro
  2341. */
  2342. static inline void __init unlock_ExtINT_logic(void)
  2343. {
  2344. int apic, pin, i;
  2345. struct IO_APIC_route_entry entry0, entry1;
  2346. unsigned char save_control, save_freq_select;
  2347. pin = find_isa_irq_pin(8, mp_INT);
  2348. if (pin == -1) {
  2349. WARN_ON_ONCE(1);
  2350. return;
  2351. }
  2352. apic = find_isa_irq_apic(8, mp_INT);
  2353. if (apic == -1) {
  2354. WARN_ON_ONCE(1);
  2355. return;
  2356. }
  2357. entry0 = ioapic_read_entry(apic, pin);
  2358. clear_IO_APIC_pin(apic, pin);
  2359. memset(&entry1, 0, sizeof(entry1));
  2360. entry1.dest_mode = 0; /* physical delivery */
  2361. entry1.mask = 0; /* unmask IRQ now */
  2362. entry1.dest = hard_smp_processor_id();
  2363. entry1.delivery_mode = dest_ExtINT;
  2364. entry1.polarity = entry0.polarity;
  2365. entry1.trigger = 0;
  2366. entry1.vector = 0;
  2367. ioapic_write_entry(apic, pin, entry1);
  2368. save_control = CMOS_READ(RTC_CONTROL);
  2369. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  2370. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  2371. RTC_FREQ_SELECT);
  2372. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  2373. i = 100;
  2374. while (i-- > 0) {
  2375. mdelay(10);
  2376. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  2377. i -= 10;
  2378. }
  2379. CMOS_WRITE(save_control, RTC_CONTROL);
  2380. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  2381. clear_IO_APIC_pin(apic, pin);
  2382. ioapic_write_entry(apic, pin, entry0);
  2383. }
  2384. static int disable_timer_pin_1 __initdata;
  2385. /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
  2386. static int __init disable_timer_pin_setup(char *arg)
  2387. {
  2388. disable_timer_pin_1 = 1;
  2389. return 0;
  2390. }
  2391. early_param("disable_timer_pin_1", disable_timer_pin_setup);
  2392. int timer_through_8259 __initdata;
  2393. /*
  2394. * This code may look a bit paranoid, but it's supposed to cooperate with
  2395. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  2396. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  2397. * fanatically on his truly buggy board.
  2398. *
  2399. * FIXME: really need to revamp this for all platforms.
  2400. */
  2401. static inline void __init check_timer(void)
  2402. {
  2403. struct irq_desc *desc = irq_to_desc(0);
  2404. struct irq_cfg *cfg = desc->chip_data;
  2405. int cpu = boot_cpu_id;
  2406. int apic1, pin1, apic2, pin2;
  2407. unsigned long flags;
  2408. int no_pin1 = 0;
  2409. local_irq_save(flags);
  2410. /*
  2411. * get/set the timer IRQ vector:
  2412. */
  2413. disable_8259A_irq(0);
  2414. assign_irq_vector(0, cfg, apic->target_cpus());
  2415. /*
  2416. * As IRQ0 is to be enabled in the 8259A, the virtual
  2417. * wire has to be disabled in the local APIC. Also
  2418. * timer interrupts need to be acknowledged manually in
  2419. * the 8259A for the i82489DX when using the NMI
  2420. * watchdog as that APIC treats NMIs as level-triggered.
  2421. * The AEOI mode will finish them in the 8259A
  2422. * automatically.
  2423. */
  2424. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  2425. init_8259A(1);
  2426. #ifdef CONFIG_X86_32
  2427. {
  2428. unsigned int ver;
  2429. ver = apic_read(APIC_LVR);
  2430. ver = GET_APIC_VERSION(ver);
  2431. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  2432. }
  2433. #endif
  2434. pin1 = find_isa_irq_pin(0, mp_INT);
  2435. apic1 = find_isa_irq_apic(0, mp_INT);
  2436. pin2 = ioapic_i8259.pin;
  2437. apic2 = ioapic_i8259.apic;
  2438. apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
  2439. "apic1=%d pin1=%d apic2=%d pin2=%d\n",
  2440. cfg->vector, apic1, pin1, apic2, pin2);
  2441. /*
  2442. * Some BIOS writers are clueless and report the ExtINTA
  2443. * I/O APIC input from the cascaded 8259A as the timer
  2444. * interrupt input. So just in case, if only one pin
  2445. * was found above, try it both directly and through the
  2446. * 8259A.
  2447. */
  2448. if (pin1 == -1) {
  2449. if (intr_remapping_enabled)
  2450. panic("BIOS bug: timer not connected to IO-APIC");
  2451. pin1 = pin2;
  2452. apic1 = apic2;
  2453. no_pin1 = 1;
  2454. } else if (pin2 == -1) {
  2455. pin2 = pin1;
  2456. apic2 = apic1;
  2457. }
  2458. if (pin1 != -1) {
  2459. /*
  2460. * Ok, does IRQ0 through the IOAPIC work?
  2461. */
  2462. if (no_pin1) {
  2463. add_pin_to_irq_cpu(cfg, cpu, apic1, pin1);
  2464. setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
  2465. } else {
  2466. /* for edge trigger, setup_IO_APIC_irq already
  2467. * leave it unmasked.
  2468. * so only need to unmask if it is level-trigger
  2469. * do we really have level trigger timer?
  2470. */
  2471. int idx;
  2472. idx = find_irq_entry(apic1, pin1, mp_INT);
  2473. if (idx != -1 && irq_trigger(idx))
  2474. unmask_IO_APIC_irq_desc(desc);
  2475. }
  2476. if (timer_irq_works()) {
  2477. if (nmi_watchdog == NMI_IO_APIC) {
  2478. setup_nmi();
  2479. enable_8259A_irq(0);
  2480. }
  2481. if (disable_timer_pin_1 > 0)
  2482. clear_IO_APIC_pin(0, pin1);
  2483. goto out;
  2484. }
  2485. if (intr_remapping_enabled)
  2486. panic("timer doesn't work through Interrupt-remapped IO-APIC");
  2487. local_irq_disable();
  2488. clear_IO_APIC_pin(apic1, pin1);
  2489. if (!no_pin1)
  2490. apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
  2491. "8254 timer not connected to IO-APIC\n");
  2492. apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
  2493. "(IRQ0) through the 8259A ...\n");
  2494. apic_printk(APIC_QUIET, KERN_INFO
  2495. "..... (found apic %d pin %d) ...\n", apic2, pin2);
  2496. /*
  2497. * legacy devices should be connected to IO APIC #0
  2498. */
  2499. replace_pin_at_irq_cpu(cfg, cpu, apic1, pin1, apic2, pin2);
  2500. setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
  2501. enable_8259A_irq(0);
  2502. if (timer_irq_works()) {
  2503. apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
  2504. timer_through_8259 = 1;
  2505. if (nmi_watchdog == NMI_IO_APIC) {
  2506. disable_8259A_irq(0);
  2507. setup_nmi();
  2508. enable_8259A_irq(0);
  2509. }
  2510. goto out;
  2511. }
  2512. /*
  2513. * Cleanup, just in case ...
  2514. */
  2515. local_irq_disable();
  2516. disable_8259A_irq(0);
  2517. clear_IO_APIC_pin(apic2, pin2);
  2518. apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
  2519. }
  2520. if (nmi_watchdog == NMI_IO_APIC) {
  2521. apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
  2522. "through the IO-APIC - disabling NMI Watchdog!\n");
  2523. nmi_watchdog = NMI_NONE;
  2524. }
  2525. #ifdef CONFIG_X86_32
  2526. timer_ack = 0;
  2527. #endif
  2528. apic_printk(APIC_QUIET, KERN_INFO
  2529. "...trying to set up timer as Virtual Wire IRQ...\n");
  2530. lapic_register_intr(0, desc);
  2531. apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
  2532. enable_8259A_irq(0);
  2533. if (timer_irq_works()) {
  2534. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2535. goto out;
  2536. }
  2537. local_irq_disable();
  2538. disable_8259A_irq(0);
  2539. apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
  2540. apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
  2541. apic_printk(APIC_QUIET, KERN_INFO
  2542. "...trying to set up timer as ExtINT IRQ...\n");
  2543. init_8259A(0);
  2544. make_8259A_irq(0);
  2545. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  2546. unlock_ExtINT_logic();
  2547. if (timer_irq_works()) {
  2548. apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
  2549. goto out;
  2550. }
  2551. local_irq_disable();
  2552. apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
  2553. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  2554. "report. Then try booting with the 'noapic' option.\n");
  2555. out:
  2556. local_irq_restore(flags);
  2557. }
  2558. /*
  2559. * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
  2560. * to devices. However there may be an I/O APIC pin available for
  2561. * this interrupt regardless. The pin may be left unconnected, but
  2562. * typically it will be reused as an ExtINT cascade interrupt for
  2563. * the master 8259A. In the MPS case such a pin will normally be
  2564. * reported as an ExtINT interrupt in the MP table. With ACPI
  2565. * there is no provision for ExtINT interrupts, and in the absence
  2566. * of an override it would be treated as an ordinary ISA I/O APIC
  2567. * interrupt, that is edge-triggered and unmasked by default. We
  2568. * used to do this, but it caused problems on some systems because
  2569. * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
  2570. * the same ExtINT cascade interrupt to drive the local APIC of the
  2571. * bootstrap processor. Therefore we refrain from routing IRQ2 to
  2572. * the I/O APIC in all cases now. No actual device should request
  2573. * it anyway. --macro
  2574. */
  2575. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  2576. void __init setup_IO_APIC(void)
  2577. {
  2578. /*
  2579. * calling enable_IO_APIC() is moved to setup_local_APIC for BP
  2580. */
  2581. io_apic_irqs = ~PIC_IRQS;
  2582. apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
  2583. /*
  2584. * Set up IO-APIC IRQ routing.
  2585. */
  2586. #ifdef CONFIG_X86_32
  2587. if (!acpi_ioapic)
  2588. setup_ioapic_ids_from_mpc();
  2589. #endif
  2590. sync_Arb_IDs();
  2591. setup_IO_APIC_irqs();
  2592. init_IO_APIC_traps();
  2593. check_timer();
  2594. }
  2595. /*
  2596. * Called after all the initialization is done. If we didnt find any
  2597. * APIC bugs then we can allow the modify fast path
  2598. */
  2599. static int __init io_apic_bug_finalize(void)
  2600. {
  2601. if (sis_apic_bug == -1)
  2602. sis_apic_bug = 0;
  2603. return 0;
  2604. }
  2605. late_initcall(io_apic_bug_finalize);
  2606. struct sysfs_ioapic_data {
  2607. struct sys_device dev;
  2608. struct IO_APIC_route_entry entry[0];
  2609. };
  2610. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  2611. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  2612. {
  2613. struct IO_APIC_route_entry *entry;
  2614. struct sysfs_ioapic_data *data;
  2615. int i;
  2616. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2617. entry = data->entry;
  2618. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
  2619. *entry = ioapic_read_entry(dev->id, i);
  2620. return 0;
  2621. }
  2622. static int ioapic_resume(struct sys_device *dev)
  2623. {
  2624. struct IO_APIC_route_entry *entry;
  2625. struct sysfs_ioapic_data *data;
  2626. unsigned long flags;
  2627. union IO_APIC_reg_00 reg_00;
  2628. int i;
  2629. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2630. entry = data->entry;
  2631. spin_lock_irqsave(&ioapic_lock, flags);
  2632. reg_00.raw = io_apic_read(dev->id, 0);
  2633. if (reg_00.bits.ID != mp_ioapics[dev->id].apicid) {
  2634. reg_00.bits.ID = mp_ioapics[dev->id].apicid;
  2635. io_apic_write(dev->id, 0, reg_00.raw);
  2636. }
  2637. spin_unlock_irqrestore(&ioapic_lock, flags);
  2638. for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
  2639. ioapic_write_entry(dev->id, i, entry[i]);
  2640. return 0;
  2641. }
  2642. static struct sysdev_class ioapic_sysdev_class = {
  2643. .name = "ioapic",
  2644. .suspend = ioapic_suspend,
  2645. .resume = ioapic_resume,
  2646. };
  2647. static int __init ioapic_init_sysfs(void)
  2648. {
  2649. struct sys_device * dev;
  2650. int i, size, error;
  2651. error = sysdev_class_register(&ioapic_sysdev_class);
  2652. if (error)
  2653. return error;
  2654. for (i = 0; i < nr_ioapics; i++ ) {
  2655. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2656. * sizeof(struct IO_APIC_route_entry);
  2657. mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
  2658. if (!mp_ioapic_data[i]) {
  2659. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2660. continue;
  2661. }
  2662. dev = &mp_ioapic_data[i]->dev;
  2663. dev->id = i;
  2664. dev->cls = &ioapic_sysdev_class;
  2665. error = sysdev_register(dev);
  2666. if (error) {
  2667. kfree(mp_ioapic_data[i]);
  2668. mp_ioapic_data[i] = NULL;
  2669. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2670. continue;
  2671. }
  2672. }
  2673. return 0;
  2674. }
  2675. device_initcall(ioapic_init_sysfs);
  2676. static int nr_irqs_gsi = NR_IRQS_LEGACY;
  2677. /*
  2678. * Dynamic irq allocate and deallocation
  2679. */
  2680. unsigned int create_irq_nr(unsigned int irq_want)
  2681. {
  2682. /* Allocate an unused irq */
  2683. unsigned int irq;
  2684. unsigned int new;
  2685. unsigned long flags;
  2686. struct irq_cfg *cfg_new = NULL;
  2687. int cpu = boot_cpu_id;
  2688. struct irq_desc *desc_new = NULL;
  2689. irq = 0;
  2690. if (irq_want < nr_irqs_gsi)
  2691. irq_want = nr_irqs_gsi;
  2692. spin_lock_irqsave(&vector_lock, flags);
  2693. for (new = irq_want; new < nr_irqs; new++) {
  2694. desc_new = irq_to_desc_alloc_cpu(new, cpu);
  2695. if (!desc_new) {
  2696. printk(KERN_INFO "can not get irq_desc for %d\n", new);
  2697. continue;
  2698. }
  2699. cfg_new = desc_new->chip_data;
  2700. if (cfg_new->vector != 0)
  2701. continue;
  2702. if (__assign_irq_vector(new, cfg_new, apic->target_cpus()) == 0)
  2703. irq = new;
  2704. break;
  2705. }
  2706. spin_unlock_irqrestore(&vector_lock, flags);
  2707. if (irq > 0) {
  2708. dynamic_irq_init(irq);
  2709. /* restore it, in case dynamic_irq_init clear it */
  2710. if (desc_new)
  2711. desc_new->chip_data = cfg_new;
  2712. }
  2713. return irq;
  2714. }
  2715. int create_irq(void)
  2716. {
  2717. unsigned int irq_want;
  2718. int irq;
  2719. irq_want = nr_irqs_gsi;
  2720. irq = create_irq_nr(irq_want);
  2721. if (irq == 0)
  2722. irq = -1;
  2723. return irq;
  2724. }
  2725. void destroy_irq(unsigned int irq)
  2726. {
  2727. unsigned long flags;
  2728. struct irq_cfg *cfg;
  2729. struct irq_desc *desc;
  2730. /* store it, in case dynamic_irq_cleanup clear it */
  2731. desc = irq_to_desc(irq);
  2732. cfg = desc->chip_data;
  2733. dynamic_irq_cleanup(irq);
  2734. /* connect back irq_cfg */
  2735. if (desc)
  2736. desc->chip_data = cfg;
  2737. free_irte(irq);
  2738. spin_lock_irqsave(&vector_lock, flags);
  2739. __clear_irq_vector(irq, cfg);
  2740. spin_unlock_irqrestore(&vector_lock, flags);
  2741. }
  2742. /*
  2743. * MSI message composition
  2744. */
  2745. #ifdef CONFIG_PCI_MSI
  2746. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2747. {
  2748. struct irq_cfg *cfg;
  2749. int err;
  2750. unsigned dest;
  2751. if (disable_apic)
  2752. return -ENXIO;
  2753. cfg = irq_cfg(irq);
  2754. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  2755. if (err)
  2756. return err;
  2757. dest = apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus());
  2758. if (irq_remapped(irq)) {
  2759. struct irte irte;
  2760. int ir_index;
  2761. u16 sub_handle;
  2762. ir_index = map_irq_to_irte_handle(irq, &sub_handle);
  2763. BUG_ON(ir_index == -1);
  2764. memset (&irte, 0, sizeof(irte));
  2765. irte.present = 1;
  2766. irte.dst_mode = apic->irq_dest_mode;
  2767. irte.trigger_mode = 0; /* edge */
  2768. irte.dlvry_mode = apic->irq_delivery_mode;
  2769. irte.vector = cfg->vector;
  2770. irte.dest_id = IRTE_DEST(dest);
  2771. modify_irte(irq, &irte);
  2772. msg->address_hi = MSI_ADDR_BASE_HI;
  2773. msg->data = sub_handle;
  2774. msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
  2775. MSI_ADDR_IR_SHV |
  2776. MSI_ADDR_IR_INDEX1(ir_index) |
  2777. MSI_ADDR_IR_INDEX2(ir_index);
  2778. } else {
  2779. if (x2apic_enabled())
  2780. msg->address_hi = MSI_ADDR_BASE_HI |
  2781. MSI_ADDR_EXT_DEST_ID(dest);
  2782. else
  2783. msg->address_hi = MSI_ADDR_BASE_HI;
  2784. msg->address_lo =
  2785. MSI_ADDR_BASE_LO |
  2786. ((apic->irq_dest_mode == 0) ?
  2787. MSI_ADDR_DEST_MODE_PHYSICAL:
  2788. MSI_ADDR_DEST_MODE_LOGICAL) |
  2789. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2790. MSI_ADDR_REDIRECTION_CPU:
  2791. MSI_ADDR_REDIRECTION_LOWPRI) |
  2792. MSI_ADDR_DEST_ID(dest);
  2793. msg->data =
  2794. MSI_DATA_TRIGGER_EDGE |
  2795. MSI_DATA_LEVEL_ASSERT |
  2796. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  2797. MSI_DATA_DELIVERY_FIXED:
  2798. MSI_DATA_DELIVERY_LOWPRI) |
  2799. MSI_DATA_VECTOR(cfg->vector);
  2800. }
  2801. return err;
  2802. }
  2803. #ifdef CONFIG_SMP
  2804. static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2805. {
  2806. struct irq_desc *desc = irq_to_desc(irq);
  2807. struct irq_cfg *cfg;
  2808. struct msi_msg msg;
  2809. unsigned int dest;
  2810. dest = set_desc_affinity(desc, mask);
  2811. if (dest == BAD_APICID)
  2812. return;
  2813. cfg = desc->chip_data;
  2814. read_msi_msg_desc(desc, &msg);
  2815. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2816. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2817. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2818. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2819. write_msi_msg_desc(desc, &msg);
  2820. }
  2821. #ifdef CONFIG_INTR_REMAP
  2822. /*
  2823. * Migrate the MSI irq to another cpumask. This migration is
  2824. * done in the process context using interrupt-remapping hardware.
  2825. */
  2826. static void
  2827. ir_set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
  2828. {
  2829. struct irq_desc *desc = irq_to_desc(irq);
  2830. struct irq_cfg *cfg = desc->chip_data;
  2831. unsigned int dest;
  2832. struct irte irte;
  2833. if (get_irte(irq, &irte))
  2834. return;
  2835. dest = set_desc_affinity(desc, mask);
  2836. if (dest == BAD_APICID)
  2837. return;
  2838. irte.vector = cfg->vector;
  2839. irte.dest_id = IRTE_DEST(dest);
  2840. /*
  2841. * atomically update the IRTE with the new destination and vector.
  2842. */
  2843. modify_irte(irq, &irte);
  2844. /*
  2845. * After this point, all the interrupts will start arriving
  2846. * at the new destination. So, time to cleanup the previous
  2847. * vector allocation.
  2848. */
  2849. if (cfg->move_in_progress)
  2850. send_cleanup_vector(cfg);
  2851. }
  2852. #endif
  2853. #endif /* CONFIG_SMP */
  2854. /*
  2855. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2856. * which implement the MSI or MSI-X Capability Structure.
  2857. */
  2858. static struct irq_chip msi_chip = {
  2859. .name = "PCI-MSI",
  2860. .unmask = unmask_msi_irq,
  2861. .mask = mask_msi_irq,
  2862. .ack = ack_apic_edge,
  2863. #ifdef CONFIG_SMP
  2864. .set_affinity = set_msi_irq_affinity,
  2865. #endif
  2866. .retrigger = ioapic_retrigger_irq,
  2867. };
  2868. #ifdef CONFIG_INTR_REMAP
  2869. static struct irq_chip msi_ir_chip = {
  2870. .name = "IR-PCI-MSI",
  2871. .unmask = unmask_msi_irq,
  2872. .mask = mask_msi_irq,
  2873. .ack = ack_x2apic_edge,
  2874. #ifdef CONFIG_SMP
  2875. .set_affinity = ir_set_msi_irq_affinity,
  2876. #endif
  2877. .retrigger = ioapic_retrigger_irq,
  2878. };
  2879. #endif
  2880. /*
  2881. * Map the PCI dev to the corresponding remapping hardware unit
  2882. * and allocate 'nvec' consecutive interrupt-remapping table entries
  2883. * in it.
  2884. */
  2885. static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
  2886. {
  2887. struct intel_iommu *iommu;
  2888. int index;
  2889. iommu = map_dev_to_ir(dev);
  2890. if (!iommu) {
  2891. printk(KERN_ERR
  2892. "Unable to map PCI %s to iommu\n", pci_name(dev));
  2893. return -ENOENT;
  2894. }
  2895. index = alloc_irte(iommu, irq, nvec);
  2896. if (index < 0) {
  2897. printk(KERN_ERR
  2898. "Unable to allocate %d IRTE for PCI %s\n", nvec,
  2899. pci_name(dev));
  2900. return -ENOSPC;
  2901. }
  2902. return index;
  2903. }
  2904. static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
  2905. {
  2906. int ret;
  2907. struct msi_msg msg;
  2908. ret = msi_compose_msg(dev, irq, &msg);
  2909. if (ret < 0)
  2910. return ret;
  2911. set_irq_msi(irq, msidesc);
  2912. write_msi_msg(irq, &msg);
  2913. if (irq_remapped(irq)) {
  2914. struct irq_desc *desc = irq_to_desc(irq);
  2915. /*
  2916. * irq migration in process context
  2917. */
  2918. desc->status |= IRQ_MOVE_PCNTXT;
  2919. set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
  2920. } else
  2921. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
  2922. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
  2923. return 0;
  2924. }
  2925. int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  2926. {
  2927. unsigned int irq;
  2928. int ret, sub_handle;
  2929. struct msi_desc *msidesc;
  2930. unsigned int irq_want;
  2931. struct intel_iommu *iommu = 0;
  2932. int index = 0;
  2933. irq_want = nr_irqs_gsi;
  2934. sub_handle = 0;
  2935. list_for_each_entry(msidesc, &dev->msi_list, list) {
  2936. irq = create_irq_nr(irq_want);
  2937. if (irq == 0)
  2938. return -1;
  2939. irq_want = irq + 1;
  2940. if (!intr_remapping_enabled)
  2941. goto no_ir;
  2942. if (!sub_handle) {
  2943. /*
  2944. * allocate the consecutive block of IRTE's
  2945. * for 'nvec'
  2946. */
  2947. index = msi_alloc_irte(dev, irq, nvec);
  2948. if (index < 0) {
  2949. ret = index;
  2950. goto error;
  2951. }
  2952. } else {
  2953. iommu = map_dev_to_ir(dev);
  2954. if (!iommu) {
  2955. ret = -ENOENT;
  2956. goto error;
  2957. }
  2958. /*
  2959. * setup the mapping between the irq and the IRTE
  2960. * base index, the sub_handle pointing to the
  2961. * appropriate interrupt remap table entry.
  2962. */
  2963. set_irte_irq(irq, iommu, index, sub_handle);
  2964. }
  2965. no_ir:
  2966. ret = setup_msi_irq(dev, msidesc, irq);
  2967. if (ret < 0)
  2968. goto error;
  2969. sub_handle++;
  2970. }
  2971. return 0;
  2972. error:
  2973. destroy_irq(irq);
  2974. return ret;
  2975. }
  2976. void arch_teardown_msi_irq(unsigned int irq)
  2977. {
  2978. destroy_irq(irq);
  2979. }
  2980. #if defined (CONFIG_DMAR) || defined (CONFIG_INTR_REMAP)
  2981. #ifdef CONFIG_SMP
  2982. static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  2983. {
  2984. struct irq_desc *desc = irq_to_desc(irq);
  2985. struct irq_cfg *cfg;
  2986. struct msi_msg msg;
  2987. unsigned int dest;
  2988. dest = set_desc_affinity(desc, mask);
  2989. if (dest == BAD_APICID)
  2990. return;
  2991. cfg = desc->chip_data;
  2992. dmar_msi_read(irq, &msg);
  2993. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2994. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  2995. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2996. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2997. dmar_msi_write(irq, &msg);
  2998. }
  2999. #endif /* CONFIG_SMP */
  3000. struct irq_chip dmar_msi_type = {
  3001. .name = "DMAR_MSI",
  3002. .unmask = dmar_msi_unmask,
  3003. .mask = dmar_msi_mask,
  3004. .ack = ack_apic_edge,
  3005. #ifdef CONFIG_SMP
  3006. .set_affinity = dmar_msi_set_affinity,
  3007. #endif
  3008. .retrigger = ioapic_retrigger_irq,
  3009. };
  3010. int arch_setup_dmar_msi(unsigned int irq)
  3011. {
  3012. int ret;
  3013. struct msi_msg msg;
  3014. ret = msi_compose_msg(NULL, irq, &msg);
  3015. if (ret < 0)
  3016. return ret;
  3017. dmar_msi_write(irq, &msg);
  3018. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  3019. "edge");
  3020. return 0;
  3021. }
  3022. #endif
  3023. #ifdef CONFIG_HPET_TIMER
  3024. #ifdef CONFIG_SMP
  3025. static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
  3026. {
  3027. struct irq_desc *desc = irq_to_desc(irq);
  3028. struct irq_cfg *cfg;
  3029. struct msi_msg msg;
  3030. unsigned int dest;
  3031. dest = set_desc_affinity(desc, mask);
  3032. if (dest == BAD_APICID)
  3033. return;
  3034. cfg = desc->chip_data;
  3035. hpet_msi_read(irq, &msg);
  3036. msg.data &= ~MSI_DATA_VECTOR_MASK;
  3037. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  3038. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  3039. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  3040. hpet_msi_write(irq, &msg);
  3041. }
  3042. #endif /* CONFIG_SMP */
  3043. struct irq_chip hpet_msi_type = {
  3044. .name = "HPET_MSI",
  3045. .unmask = hpet_msi_unmask,
  3046. .mask = hpet_msi_mask,
  3047. .ack = ack_apic_edge,
  3048. #ifdef CONFIG_SMP
  3049. .set_affinity = hpet_msi_set_affinity,
  3050. #endif
  3051. .retrigger = ioapic_retrigger_irq,
  3052. };
  3053. int arch_setup_hpet_msi(unsigned int irq)
  3054. {
  3055. int ret;
  3056. struct msi_msg msg;
  3057. ret = msi_compose_msg(NULL, irq, &msg);
  3058. if (ret < 0)
  3059. return ret;
  3060. hpet_msi_write(irq, &msg);
  3061. set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
  3062. "edge");
  3063. return 0;
  3064. }
  3065. #endif
  3066. #endif /* CONFIG_PCI_MSI */
  3067. /*
  3068. * Hypertransport interrupt support
  3069. */
  3070. #ifdef CONFIG_HT_IRQ
  3071. #ifdef CONFIG_SMP
  3072. static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
  3073. {
  3074. struct ht_irq_msg msg;
  3075. fetch_ht_irq_msg(irq, &msg);
  3076. msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
  3077. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  3078. msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
  3079. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  3080. write_ht_irq_msg(irq, &msg);
  3081. }
  3082. static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
  3083. {
  3084. struct irq_desc *desc = irq_to_desc(irq);
  3085. struct irq_cfg *cfg;
  3086. unsigned int dest;
  3087. dest = set_desc_affinity(desc, mask);
  3088. if (dest == BAD_APICID)
  3089. return;
  3090. cfg = desc->chip_data;
  3091. target_ht_irq(irq, dest, cfg->vector);
  3092. }
  3093. #endif
  3094. static struct irq_chip ht_irq_chip = {
  3095. .name = "PCI-HT",
  3096. .mask = mask_ht_irq,
  3097. .unmask = unmask_ht_irq,
  3098. .ack = ack_apic_edge,
  3099. #ifdef CONFIG_SMP
  3100. .set_affinity = set_ht_irq_affinity,
  3101. #endif
  3102. .retrigger = ioapic_retrigger_irq,
  3103. };
  3104. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  3105. {
  3106. struct irq_cfg *cfg;
  3107. int err;
  3108. if (disable_apic)
  3109. return -ENXIO;
  3110. cfg = irq_cfg(irq);
  3111. err = assign_irq_vector(irq, cfg, apic->target_cpus());
  3112. if (!err) {
  3113. struct ht_irq_msg msg;
  3114. unsigned dest;
  3115. dest = apic->cpu_mask_to_apicid_and(cfg->domain,
  3116. apic->target_cpus());
  3117. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  3118. msg.address_lo =
  3119. HT_IRQ_LOW_BASE |
  3120. HT_IRQ_LOW_DEST_ID(dest) |
  3121. HT_IRQ_LOW_VECTOR(cfg->vector) |
  3122. ((apic->irq_dest_mode == 0) ?
  3123. HT_IRQ_LOW_DM_PHYSICAL :
  3124. HT_IRQ_LOW_DM_LOGICAL) |
  3125. HT_IRQ_LOW_RQEOI_EDGE |
  3126. ((apic->irq_delivery_mode != dest_LowestPrio) ?
  3127. HT_IRQ_LOW_MT_FIXED :
  3128. HT_IRQ_LOW_MT_ARBITRATED) |
  3129. HT_IRQ_LOW_IRQ_MASKED;
  3130. write_ht_irq_msg(irq, &msg);
  3131. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  3132. handle_edge_irq, "edge");
  3133. dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
  3134. }
  3135. return err;
  3136. }
  3137. #endif /* CONFIG_HT_IRQ */
  3138. #ifdef CONFIG_X86_UV
  3139. /*
  3140. * Re-target the irq to the specified CPU and enable the specified MMR located
  3141. * on the specified blade to allow the sending of MSIs to the specified CPU.
  3142. */
  3143. int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
  3144. unsigned long mmr_offset)
  3145. {
  3146. const struct cpumask *eligible_cpu = cpumask_of(cpu);
  3147. struct irq_cfg *cfg;
  3148. int mmr_pnode;
  3149. unsigned long mmr_value;
  3150. struct uv_IO_APIC_route_entry *entry;
  3151. unsigned long flags;
  3152. int err;
  3153. cfg = irq_cfg(irq);
  3154. err = assign_irq_vector(irq, cfg, eligible_cpu);
  3155. if (err != 0)
  3156. return err;
  3157. spin_lock_irqsave(&vector_lock, flags);
  3158. set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
  3159. irq_name);
  3160. spin_unlock_irqrestore(&vector_lock, flags);
  3161. mmr_value = 0;
  3162. entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
  3163. BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
  3164. entry->vector = cfg->vector;
  3165. entry->delivery_mode = apic->irq_delivery_mode;
  3166. entry->dest_mode = apic->irq_dest_mode;
  3167. entry->polarity = 0;
  3168. entry->trigger = 0;
  3169. entry->mask = 0;
  3170. entry->dest = apic->cpu_mask_to_apicid(eligible_cpu);
  3171. mmr_pnode = uv_blade_to_pnode(mmr_blade);
  3172. uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
  3173. return irq;
  3174. }
  3175. /*
  3176. * Disable the specified MMR located on the specified blade so that MSIs are
  3177. * longer allowed to be sent.
  3178. */
  3179. void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
  3180. {
  3181. unsigned long mmr_value;
  3182. struct uv_IO_APIC_route_entry *entry;
  3183. int mmr_pnode;
  3184. mmr_value = 0;
  3185. entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
  3186. BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
  3187. entry->mask = 1;
  3188. mmr_pnode = uv_blade_to_pnode(mmr_blade);
  3189. uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
  3190. }
  3191. #endif /* CONFIG_X86_64 */
  3192. int __init io_apic_get_redir_entries (int ioapic)
  3193. {
  3194. union IO_APIC_reg_01 reg_01;
  3195. unsigned long flags;
  3196. spin_lock_irqsave(&ioapic_lock, flags);
  3197. reg_01.raw = io_apic_read(ioapic, 1);
  3198. spin_unlock_irqrestore(&ioapic_lock, flags);
  3199. return reg_01.bits.entries;
  3200. }
  3201. void __init probe_nr_irqs_gsi(void)
  3202. {
  3203. int nr = 0;
  3204. nr = acpi_probe_gsi();
  3205. if (nr > nr_irqs_gsi) {
  3206. nr_irqs_gsi = nr;
  3207. } else {
  3208. /* for acpi=off or acpi is not compiled in */
  3209. int idx;
  3210. nr = 0;
  3211. for (idx = 0; idx < nr_ioapics; idx++)
  3212. nr += io_apic_get_redir_entries(idx) + 1;
  3213. if (nr > nr_irqs_gsi)
  3214. nr_irqs_gsi = nr;
  3215. }
  3216. printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
  3217. }
  3218. #ifdef CONFIG_SPARSE_IRQ
  3219. int __init arch_probe_nr_irqs(void)
  3220. {
  3221. int nr;
  3222. if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
  3223. nr_irqs = NR_VECTORS * nr_cpu_ids;
  3224. nr = nr_irqs_gsi + 8 * nr_cpu_ids;
  3225. #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
  3226. /*
  3227. * for MSI and HT dyn irq
  3228. */
  3229. nr += nr_irqs_gsi * 16;
  3230. #endif
  3231. if (nr < nr_irqs)
  3232. nr_irqs = nr;
  3233. return 0;
  3234. }
  3235. #endif
  3236. /* --------------------------------------------------------------------------
  3237. ACPI-based IOAPIC Configuration
  3238. -------------------------------------------------------------------------- */
  3239. #ifdef CONFIG_ACPI
  3240. #ifdef CONFIG_X86_32
  3241. int __init io_apic_get_unique_id(int ioapic, int apic_id)
  3242. {
  3243. union IO_APIC_reg_00 reg_00;
  3244. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  3245. physid_mask_t tmp;
  3246. unsigned long flags;
  3247. int i = 0;
  3248. /*
  3249. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  3250. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  3251. * supports up to 16 on one shared APIC bus.
  3252. *
  3253. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  3254. * advantage of new APIC bus architecture.
  3255. */
  3256. if (physids_empty(apic_id_map))
  3257. apic_id_map = apic->ioapic_phys_id_map(phys_cpu_present_map);
  3258. spin_lock_irqsave(&ioapic_lock, flags);
  3259. reg_00.raw = io_apic_read(ioapic, 0);
  3260. spin_unlock_irqrestore(&ioapic_lock, flags);
  3261. if (apic_id >= get_physical_broadcast()) {
  3262. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  3263. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  3264. apic_id = reg_00.bits.ID;
  3265. }
  3266. /*
  3267. * Every APIC in a system must have a unique ID or we get lots of nice
  3268. * 'stuck on smp_invalidate_needed IPI wait' messages.
  3269. */
  3270. if (apic->check_apicid_used(apic_id_map, apic_id)) {
  3271. for (i = 0; i < get_physical_broadcast(); i++) {
  3272. if (!apic->check_apicid_used(apic_id_map, i))
  3273. break;
  3274. }
  3275. if (i == get_physical_broadcast())
  3276. panic("Max apic_id exceeded!\n");
  3277. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  3278. "trying %d\n", ioapic, apic_id, i);
  3279. apic_id = i;
  3280. }
  3281. tmp = apic->apicid_to_cpu_present(apic_id);
  3282. physids_or(apic_id_map, apic_id_map, tmp);
  3283. if (reg_00.bits.ID != apic_id) {
  3284. reg_00.bits.ID = apic_id;
  3285. spin_lock_irqsave(&ioapic_lock, flags);
  3286. io_apic_write(ioapic, 0, reg_00.raw);
  3287. reg_00.raw = io_apic_read(ioapic, 0);
  3288. spin_unlock_irqrestore(&ioapic_lock, flags);
  3289. /* Sanity check */
  3290. if (reg_00.bits.ID != apic_id) {
  3291. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  3292. return -1;
  3293. }
  3294. }
  3295. apic_printk(APIC_VERBOSE, KERN_INFO
  3296. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  3297. return apic_id;
  3298. }
  3299. int __init io_apic_get_version(int ioapic)
  3300. {
  3301. union IO_APIC_reg_01 reg_01;
  3302. unsigned long flags;
  3303. spin_lock_irqsave(&ioapic_lock, flags);
  3304. reg_01.raw = io_apic_read(ioapic, 1);
  3305. spin_unlock_irqrestore(&ioapic_lock, flags);
  3306. return reg_01.bits.version;
  3307. }
  3308. #endif
  3309. int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
  3310. {
  3311. struct irq_desc *desc;
  3312. struct irq_cfg *cfg;
  3313. int cpu = boot_cpu_id;
  3314. if (!IO_APIC_IRQ(irq)) {
  3315. apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  3316. ioapic);
  3317. return -EINVAL;
  3318. }
  3319. desc = irq_to_desc_alloc_cpu(irq, cpu);
  3320. if (!desc) {
  3321. printk(KERN_INFO "can not get irq_desc %d\n", irq);
  3322. return 0;
  3323. }
  3324. /*
  3325. * IRQs < 16 are already in the irq_2_pin[] map
  3326. */
  3327. if (irq >= NR_IRQS_LEGACY) {
  3328. cfg = desc->chip_data;
  3329. add_pin_to_irq_cpu(cfg, cpu, ioapic, pin);
  3330. }
  3331. setup_IO_APIC_irq(ioapic, pin, irq, desc, triggering, polarity);
  3332. return 0;
  3333. }
  3334. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  3335. {
  3336. int i;
  3337. if (skip_ioapic_setup)
  3338. return -1;
  3339. for (i = 0; i < mp_irq_entries; i++)
  3340. if (mp_irqs[i].irqtype == mp_INT &&
  3341. mp_irqs[i].srcbusirq == bus_irq)
  3342. break;
  3343. if (i >= mp_irq_entries)
  3344. return -1;
  3345. *trigger = irq_trigger(i);
  3346. *polarity = irq_polarity(i);
  3347. return 0;
  3348. }
  3349. #endif /* CONFIG_ACPI */
  3350. /*
  3351. * This function currently is only a helper for the i386 smp boot process where
  3352. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  3353. * so mask in all cases should simply be apic->target_cpus()
  3354. */
  3355. #ifdef CONFIG_SMP
  3356. void __init setup_ioapic_dest(void)
  3357. {
  3358. int pin, ioapic, irq, irq_entry;
  3359. struct irq_desc *desc;
  3360. struct irq_cfg *cfg;
  3361. const struct cpumask *mask;
  3362. if (skip_ioapic_setup == 1)
  3363. return;
  3364. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  3365. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  3366. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  3367. if (irq_entry == -1)
  3368. continue;
  3369. irq = pin_2_irq(irq_entry, ioapic, pin);
  3370. /* setup_IO_APIC_irqs could fail to get vector for some device
  3371. * when you have too many devices, because at that time only boot
  3372. * cpu is online.
  3373. */
  3374. desc = irq_to_desc(irq);
  3375. cfg = desc->chip_data;
  3376. if (!cfg->vector) {
  3377. setup_IO_APIC_irq(ioapic, pin, irq, desc,
  3378. irq_trigger(irq_entry),
  3379. irq_polarity(irq_entry));
  3380. continue;
  3381. }
  3382. /*
  3383. * Honour affinities which have been set in early boot
  3384. */
  3385. if (desc->status &
  3386. (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
  3387. mask = desc->affinity;
  3388. else
  3389. mask = apic->target_cpus();
  3390. if (intr_remapping_enabled)
  3391. set_ir_ioapic_affinity_irq_desc(desc, mask);
  3392. else
  3393. set_ioapic_affinity_irq_desc(desc, mask);
  3394. }
  3395. }
  3396. }
  3397. #endif
  3398. #define IOAPIC_RESOURCE_NAME_SIZE 11
  3399. static struct resource *ioapic_resources;
  3400. static struct resource * __init ioapic_setup_resources(void)
  3401. {
  3402. unsigned long n;
  3403. struct resource *res;
  3404. char *mem;
  3405. int i;
  3406. if (nr_ioapics <= 0)
  3407. return NULL;
  3408. n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
  3409. n *= nr_ioapics;
  3410. mem = alloc_bootmem(n);
  3411. res = (void *)mem;
  3412. if (mem != NULL) {
  3413. mem += sizeof(struct resource) * nr_ioapics;
  3414. for (i = 0; i < nr_ioapics; i++) {
  3415. res[i].name = mem;
  3416. res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  3417. sprintf(mem, "IOAPIC %u", i);
  3418. mem += IOAPIC_RESOURCE_NAME_SIZE;
  3419. }
  3420. }
  3421. ioapic_resources = res;
  3422. return res;
  3423. }
  3424. void __init ioapic_init_mappings(void)
  3425. {
  3426. unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
  3427. struct resource *ioapic_res;
  3428. int i;
  3429. ioapic_res = ioapic_setup_resources();
  3430. for (i = 0; i < nr_ioapics; i++) {
  3431. if (smp_found_config) {
  3432. ioapic_phys = mp_ioapics[i].apicaddr;
  3433. #ifdef CONFIG_X86_32
  3434. if (!ioapic_phys) {
  3435. printk(KERN_ERR
  3436. "WARNING: bogus zero IO-APIC "
  3437. "address found in MPTABLE, "
  3438. "disabling IO/APIC support!\n");
  3439. smp_found_config = 0;
  3440. skip_ioapic_setup = 1;
  3441. goto fake_ioapic_page;
  3442. }
  3443. #endif
  3444. } else {
  3445. #ifdef CONFIG_X86_32
  3446. fake_ioapic_page:
  3447. #endif
  3448. ioapic_phys = (unsigned long)
  3449. alloc_bootmem_pages(PAGE_SIZE);
  3450. ioapic_phys = __pa(ioapic_phys);
  3451. }
  3452. set_fixmap_nocache(idx, ioapic_phys);
  3453. apic_printk(APIC_VERBOSE,
  3454. "mapped IOAPIC to %08lx (%08lx)\n",
  3455. __fix_to_virt(idx), ioapic_phys);
  3456. idx++;
  3457. if (ioapic_res != NULL) {
  3458. ioapic_res->start = ioapic_phys;
  3459. ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
  3460. ioapic_res++;
  3461. }
  3462. }
  3463. }
  3464. static int __init ioapic_insert_resources(void)
  3465. {
  3466. int i;
  3467. struct resource *r = ioapic_resources;
  3468. if (!r) {
  3469. printk(KERN_ERR
  3470. "IO APIC resources could be not be allocated.\n");
  3471. return -1;
  3472. }
  3473. for (i = 0; i < nr_ioapics; i++) {
  3474. insert_resource(&iomem_resource, r);
  3475. r++;
  3476. }
  3477. return 0;
  3478. }
  3479. /* Insert the IO APIC resources after PCI initialization has occured to handle
  3480. * IO APICS that are mapped in on a BAR in PCI space. */
  3481. late_initcall(ioapic_insert_resources);